cx231xx-avcore.c 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/tuner.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include <media/v4l2-chip-ident.h>
  32. #include "cx231xx.h"
  33. #include "cx231xx-dif.h"
  34. #define TUNER_MODE_FM_RADIO 0
  35. /******************************************************************************
  36. -: BLOCK ARRANGEMENT :-
  37. I2S block ----------------------|
  38. [I2S audio] |
  39. |
  40. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  41. [video & audio] | [Audio]
  42. |
  43. |-> Cx25840 --> Video
  44. [Video]
  45. *******************************************************************************/
  46. /******************************************************************************
  47. * VERVE REGISTER *
  48. * *
  49. ******************************************************************************/
  50. static int verve_write_byte(struct cx231xx *dev, u8 saddr, u8 data)
  51. {
  52. return cx231xx_write_i2c_data(dev, VERVE_I2C_ADDRESS,
  53. saddr, 1, data, 1);
  54. }
  55. static int verve_read_byte(struct cx231xx *dev, u8 saddr, u8 *data)
  56. {
  57. int status;
  58. u32 temp = 0;
  59. status = cx231xx_read_i2c_data(dev, VERVE_I2C_ADDRESS,
  60. saddr, 1, &temp, 1);
  61. *data = (u8) temp;
  62. return status;
  63. }
  64. void initGPIO(struct cx231xx *dev)
  65. {
  66. u32 _gpio_direction = 0;
  67. u32 value = 0;
  68. u8 val = 0;
  69. _gpio_direction = _gpio_direction & 0xFC0003FF;
  70. _gpio_direction = _gpio_direction | 0x03FDFC00;
  71. cx231xx_send_gpio_cmd(dev, _gpio_direction, (u8 *)&value, 4, 0, 0);
  72. verve_read_byte(dev, 0x07, &val);
  73. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  74. verve_write_byte(dev, 0x07, 0xF4);
  75. verve_read_byte(dev, 0x07, &val);
  76. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  77. cx231xx_capture_start(dev, 1, 2);
  78. cx231xx_mode_register(dev, EP_MODE_SET, 0x0500FE00);
  79. cx231xx_mode_register(dev, GBULK_BIT_EN, 0xFFFDFFFF);
  80. }
  81. void uninitGPIO(struct cx231xx *dev)
  82. {
  83. u8 value[4] = { 0, 0, 0, 0 };
  84. cx231xx_capture_start(dev, 0, 2);
  85. verve_write_byte(dev, 0x07, 0x14);
  86. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  87. 0x68, value, 4);
  88. }
  89. /******************************************************************************
  90. * A F E - B L O C K C O N T R O L functions *
  91. * [ANALOG FRONT END] *
  92. ******************************************************************************/
  93. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  94. {
  95. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  96. saddr, 2, data, 1);
  97. }
  98. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  99. {
  100. int status;
  101. u32 temp = 0;
  102. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  103. saddr, 2, &temp, 1);
  104. *data = (u8) temp;
  105. return status;
  106. }
  107. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  108. {
  109. int status = 0;
  110. u8 temp = 0;
  111. u8 afe_power_status = 0;
  112. int i = 0;
  113. /* super block initialize */
  114. temp = (u8) (ref_count & 0xff);
  115. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  116. if (status < 0)
  117. return status;
  118. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  119. if (status < 0)
  120. return status;
  121. temp = (u8) ((ref_count & 0x300) >> 8);
  122. temp |= 0x40;
  123. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  124. if (status < 0)
  125. return status;
  126. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  127. if (status < 0)
  128. return status;
  129. /* enable pll */
  130. while (afe_power_status != 0x18) {
  131. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  132. if (status < 0) {
  133. cx231xx_info(
  134. ": Init Super Block failed in send cmd\n");
  135. break;
  136. }
  137. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  138. afe_power_status &= 0xff;
  139. if (status < 0) {
  140. cx231xx_info(
  141. ": Init Super Block failed in receive cmd\n");
  142. break;
  143. }
  144. i++;
  145. if (i == 10) {
  146. cx231xx_info(
  147. ": Init Super Block force break in loop !!!!\n");
  148. status = -1;
  149. break;
  150. }
  151. }
  152. if (status < 0)
  153. return status;
  154. /* start tuning filter */
  155. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  156. if (status < 0)
  157. return status;
  158. msleep(5);
  159. /* exit tuning */
  160. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  161. return status;
  162. }
  163. int cx231xx_afe_init_channels(struct cx231xx *dev)
  164. {
  165. int status = 0;
  166. /* power up all 3 channels, clear pd_buffer */
  167. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  168. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  169. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  170. /* Enable quantizer calibration */
  171. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  172. /* channel initialize, force modulator (fb) reset */
  173. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  174. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  175. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  176. /* start quantilizer calibration */
  177. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  178. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  179. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  180. msleep(5);
  181. /* exit modulator (fb) reset */
  182. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  183. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  184. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  185. /* enable the pre_clamp in each channel for single-ended input */
  186. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  187. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  188. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  189. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  190. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  191. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  192. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  193. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  194. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  195. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  196. /* dynamic element matching off */
  197. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  198. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  199. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  200. return status;
  201. }
  202. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  203. {
  204. u8 c_value = 0;
  205. int status = 0;
  206. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  207. c_value &= (~(0x50));
  208. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  209. return status;
  210. }
  211. /*
  212. The Analog Front End in Cx231xx has 3 channels. These
  213. channels are used to share between different inputs
  214. like tuner, s-video and composite inputs.
  215. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  216. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  217. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  218. */
  219. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  220. {
  221. u8 ch1_setting = (u8) input_mux;
  222. u8 ch2_setting = (u8) (input_mux >> 8);
  223. u8 ch3_setting = (u8) (input_mux >> 16);
  224. int status = 0;
  225. u8 value = 0;
  226. if (ch1_setting != 0) {
  227. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  228. value &= (!INPUT_SEL_MASK);
  229. value |= (ch1_setting - 1) << 4;
  230. value &= 0xff;
  231. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  232. }
  233. if (ch2_setting != 0) {
  234. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  235. value &= (!INPUT_SEL_MASK);
  236. value |= (ch2_setting - 1) << 4;
  237. value &= 0xff;
  238. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  239. }
  240. /* For ch3_setting, the value to put in the register is
  241. 7 less than the input number */
  242. if (ch3_setting != 0) {
  243. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  244. value &= (!INPUT_SEL_MASK);
  245. value |= (ch3_setting - 1) << 4;
  246. value &= 0xff;
  247. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  248. }
  249. return status;
  250. }
  251. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  252. {
  253. int status = 0;
  254. /*
  255. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  256. * Currently, only baseband works.
  257. */
  258. switch (mode) {
  259. case AFE_MODE_LOW_IF:
  260. cx231xx_Setup_AFE_for_LowIF(dev);
  261. break;
  262. case AFE_MODE_BASEBAND:
  263. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  264. break;
  265. case AFE_MODE_EU_HI_IF:
  266. /* SetupAFEforEuHiIF(); */
  267. break;
  268. case AFE_MODE_US_HI_IF:
  269. /* SetupAFEforUsHiIF(); */
  270. break;
  271. case AFE_MODE_JAPAN_HI_IF:
  272. /* SetupAFEforJapanHiIF(); */
  273. break;
  274. }
  275. if ((mode != dev->afe_mode) &&
  276. (dev->video_input == CX231XX_VMUX_TELEVISION))
  277. status = cx231xx_afe_adjust_ref_count(dev,
  278. CX231XX_VMUX_TELEVISION);
  279. dev->afe_mode = mode;
  280. return status;
  281. }
  282. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  283. enum AV_MODE avmode)
  284. {
  285. u8 afe_power_status = 0;
  286. int status = 0;
  287. switch (dev->model) {
  288. case CX231XX_BOARD_CNXT_CARRAERA:
  289. case CX231XX_BOARD_CNXT_RDE_250:
  290. case CX231XX_BOARD_CNXT_SHELBY:
  291. case CX231XX_BOARD_CNXT_RDU_250:
  292. case CX231XX_BOARD_CNXT_RDE_253S:
  293. case CX231XX_BOARD_CNXT_RDU_253S:
  294. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  295. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  296. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  297. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  298. FLD_PWRDN_ENABLE_PLL)) {
  299. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  300. FLD_PWRDN_TUNING_BIAS |
  301. FLD_PWRDN_ENABLE_PLL);
  302. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  303. &afe_power_status);
  304. if (status < 0)
  305. break;
  306. }
  307. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  308. 0x00);
  309. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  310. 0x00);
  311. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  312. 0x00);
  313. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  314. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  315. 0x70);
  316. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  317. 0x70);
  318. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  319. 0x70);
  320. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  321. &afe_power_status);
  322. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  323. FLD_PWRDN_PD_BIAS |
  324. FLD_PWRDN_PD_TUNECK;
  325. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  326. afe_power_status);
  327. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  328. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  329. FLD_PWRDN_ENABLE_PLL)) {
  330. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  331. FLD_PWRDN_TUNING_BIAS |
  332. FLD_PWRDN_ENABLE_PLL);
  333. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  334. &afe_power_status);
  335. if (status < 0)
  336. break;
  337. }
  338. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  339. 0x00);
  340. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  341. 0x00);
  342. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  343. 0x00);
  344. } else {
  345. cx231xx_info("Invalid AV mode input\n");
  346. status = -1;
  347. }
  348. break;
  349. default:
  350. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  351. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  352. FLD_PWRDN_ENABLE_PLL)) {
  353. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  354. FLD_PWRDN_TUNING_BIAS |
  355. FLD_PWRDN_ENABLE_PLL);
  356. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  357. &afe_power_status);
  358. if (status < 0)
  359. break;
  360. }
  361. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  362. 0x40);
  363. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  364. 0x40);
  365. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  366. 0x00);
  367. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  368. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  369. 0x70);
  370. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  371. 0x70);
  372. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  373. 0x70);
  374. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  375. &afe_power_status);
  376. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  377. FLD_PWRDN_PD_BIAS |
  378. FLD_PWRDN_PD_TUNECK;
  379. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  380. afe_power_status);
  381. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  382. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  383. FLD_PWRDN_ENABLE_PLL)) {
  384. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  385. FLD_PWRDN_TUNING_BIAS |
  386. FLD_PWRDN_ENABLE_PLL);
  387. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  388. &afe_power_status);
  389. if (status < 0)
  390. break;
  391. }
  392. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  393. 0x00);
  394. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  395. 0x00);
  396. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  397. 0x40);
  398. } else {
  399. cx231xx_info("Invalid AV mode input\n");
  400. status = -1;
  401. }
  402. } /* switch */
  403. return status;
  404. }
  405. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  406. {
  407. u8 input_mode = 0;
  408. u8 ntf_mode = 0;
  409. int status = 0;
  410. dev->video_input = video_input;
  411. if (video_input == CX231XX_VMUX_TELEVISION) {
  412. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  413. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  414. &ntf_mode);
  415. } else {
  416. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  417. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  418. &ntf_mode);
  419. }
  420. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  421. switch (input_mode) {
  422. case SINGLE_ENDED:
  423. dev->afe_ref_count = 0x23C;
  424. break;
  425. case LOW_IF:
  426. dev->afe_ref_count = 0x24C;
  427. break;
  428. case EU_IF:
  429. dev->afe_ref_count = 0x258;
  430. break;
  431. case US_IF:
  432. dev->afe_ref_count = 0x260;
  433. break;
  434. default:
  435. break;
  436. }
  437. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  438. return status;
  439. }
  440. /******************************************************************************
  441. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  442. ******************************************************************************/
  443. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  444. {
  445. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  446. saddr, 2, data, 1);
  447. }
  448. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  449. {
  450. int status;
  451. u32 temp = 0;
  452. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  453. saddr, 2, &temp, 1);
  454. *data = (u8) temp;
  455. return status;
  456. }
  457. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  458. {
  459. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  460. saddr, 2, data, 4);
  461. }
  462. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  463. {
  464. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  465. saddr, 2, data, 4);
  466. }
  467. int cx231xx_check_fw(struct cx231xx *dev)
  468. {
  469. u8 temp = 0;
  470. int status = 0;
  471. status = vid_blk_read_byte(dev, DL_CTL_ADDRESS_LOW, &temp);
  472. if (status < 0)
  473. return status;
  474. else
  475. return temp;
  476. }
  477. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  478. {
  479. int status = 0;
  480. switch (INPUT(input)->type) {
  481. case CX231XX_VMUX_COMPOSITE1:
  482. case CX231XX_VMUX_SVIDEO:
  483. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  484. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  485. /* External AV */
  486. status = cx231xx_set_power_mode(dev,
  487. POLARIS_AVMODE_ENXTERNAL_AV);
  488. if (status < 0) {
  489. cx231xx_errdev("%s: set_power_mode : Failed to"
  490. " set Power - errCode [%d]!\n",
  491. __func__, status);
  492. return status;
  493. }
  494. }
  495. status = cx231xx_set_decoder_video_input(dev,
  496. INPUT(input)->type,
  497. INPUT(input)->vmux);
  498. break;
  499. case CX231XX_VMUX_TELEVISION:
  500. case CX231XX_VMUX_CABLE:
  501. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  502. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  503. /* Tuner */
  504. status = cx231xx_set_power_mode(dev,
  505. POLARIS_AVMODE_ANALOGT_TV);
  506. if (status < 0) {
  507. cx231xx_errdev("%s: set_power_mode:Failed"
  508. " to set Power - errCode [%d]!\n",
  509. __func__, status);
  510. return status;
  511. }
  512. }
  513. if (dev->tuner_type == TUNER_NXP_TDA18271)
  514. status = cx231xx_set_decoder_video_input(dev,
  515. CX231XX_VMUX_TELEVISION,
  516. INPUT(input)->vmux);
  517. else
  518. status = cx231xx_set_decoder_video_input(dev,
  519. CX231XX_VMUX_COMPOSITE1,
  520. INPUT(input)->vmux);
  521. break;
  522. default:
  523. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  524. __func__, INPUT(input)->type);
  525. break;
  526. }
  527. /* save the selection */
  528. dev->video_input = input;
  529. return status;
  530. }
  531. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  532. u8 pin_type, u8 input)
  533. {
  534. int status = 0;
  535. u32 value = 0;
  536. if (pin_type != dev->video_input) {
  537. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  538. if (status < 0) {
  539. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  540. "AFE input mux - errCode [%d]!\n",
  541. __func__, status);
  542. return status;
  543. }
  544. }
  545. /* call afe block to set video inputs */
  546. status = cx231xx_afe_set_input_mux(dev, input);
  547. if (status < 0) {
  548. cx231xx_errdev("%s: set_input_mux :Failed to set"
  549. " AFE input mux - errCode [%d]!\n",
  550. __func__, status);
  551. return status;
  552. }
  553. switch (pin_type) {
  554. case CX231XX_VMUX_COMPOSITE1:
  555. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  556. value |= (0 << 13) | (1 << 4);
  557. value &= ~(1 << 5);
  558. /* set [24:23] [22:15] to 0 */
  559. value &= (~(0x1ff8000));
  560. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  561. value |= 0x1000000;
  562. status = vid_blk_write_word(dev, AFE_CTRL, value);
  563. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  564. value |= (1 << 7);
  565. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  566. /* Set vip 1.1 output mode */
  567. status = cx231xx_read_modify_write_i2c_dword(dev,
  568. VID_BLK_I2C_ADDRESS,
  569. OUT_CTRL1,
  570. FLD_OUT_MODE,
  571. OUT_MODE_VIP11);
  572. /* Tell DIF object to go to baseband mode */
  573. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  574. if (status < 0) {
  575. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  576. " mode- errCode [%d]!\n",
  577. __func__, status);
  578. return status;
  579. }
  580. /* Read the DFE_CTRL1 register */
  581. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  582. /* enable the VBI_GATE_EN */
  583. value |= FLD_VBI_GATE_EN;
  584. /* Enable the auto-VGA enable */
  585. value |= FLD_VGA_AUTO_EN;
  586. /* Write it back */
  587. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  588. /* Disable auto config of registers */
  589. status = cx231xx_read_modify_write_i2c_dword(dev,
  590. VID_BLK_I2C_ADDRESS,
  591. MODE_CTRL, FLD_ACFG_DIS,
  592. cx231xx_set_field(FLD_ACFG_DIS, 1));
  593. /* Set CVBS input mode */
  594. status = cx231xx_read_modify_write_i2c_dword(dev,
  595. VID_BLK_I2C_ADDRESS,
  596. MODE_CTRL, FLD_INPUT_MODE,
  597. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  598. break;
  599. case CX231XX_VMUX_SVIDEO:
  600. /* Disable the use of DIF */
  601. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  602. /* set [24:23] [22:15] to 0 */
  603. value &= (~(0x1ff8000));
  604. /* set FUNC_MODE[24:23] = 2
  605. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  606. value |= 0x1000010;
  607. status = vid_blk_write_word(dev, AFE_CTRL, value);
  608. /* Tell DIF object to go to baseband mode */
  609. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  610. if (status < 0) {
  611. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  612. " mode- errCode [%d]!\n",
  613. __func__, status);
  614. return status;
  615. }
  616. /* Read the DFE_CTRL1 register */
  617. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  618. /* enable the VBI_GATE_EN */
  619. value |= FLD_VBI_GATE_EN;
  620. /* Enable the auto-VGA enable */
  621. value |= FLD_VGA_AUTO_EN;
  622. /* Write it back */
  623. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  624. /* Disable auto config of registers */
  625. status = cx231xx_read_modify_write_i2c_dword(dev,
  626. VID_BLK_I2C_ADDRESS,
  627. MODE_CTRL, FLD_ACFG_DIS,
  628. cx231xx_set_field(FLD_ACFG_DIS, 1));
  629. /* Set YC input mode */
  630. status = cx231xx_read_modify_write_i2c_dword(dev,
  631. VID_BLK_I2C_ADDRESS,
  632. MODE_CTRL,
  633. FLD_INPUT_MODE,
  634. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  635. /* Chroma to ADC2 */
  636. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  637. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  638. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  639. This sets them to use video
  640. rather than audio. Only one of the two will be in use. */
  641. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  642. status = vid_blk_write_word(dev, AFE_CTRL, value);
  643. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  644. break;
  645. case CX231XX_VMUX_TELEVISION:
  646. case CX231XX_VMUX_CABLE:
  647. default:
  648. switch (dev->model) {
  649. case CX231XX_BOARD_CNXT_CARRAERA:
  650. case CX231XX_BOARD_CNXT_RDE_250:
  651. case CX231XX_BOARD_CNXT_SHELBY:
  652. case CX231XX_BOARD_CNXT_RDU_250:
  653. /* Disable the use of DIF */
  654. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  655. value |= (0 << 13) | (1 << 4);
  656. value &= ~(1 << 5);
  657. /* set [24:23] [22:15] to 0 */
  658. value &= (~(0x1FF8000));
  659. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  660. value |= 0x1000000;
  661. status = vid_blk_write_word(dev, AFE_CTRL, value);
  662. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  663. value |= (1 << 7);
  664. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  665. /* Set vip 1.1 output mode */
  666. status = cx231xx_read_modify_write_i2c_dword(dev,
  667. VID_BLK_I2C_ADDRESS,
  668. OUT_CTRL1, FLD_OUT_MODE,
  669. OUT_MODE_VIP11);
  670. /* Tell DIF object to go to baseband mode */
  671. status = cx231xx_dif_set_standard(dev,
  672. DIF_USE_BASEBAND);
  673. if (status < 0) {
  674. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  675. " mode- errCode [%d]!\n",
  676. __func__, status);
  677. return status;
  678. }
  679. /* Read the DFE_CTRL1 register */
  680. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  681. /* enable the VBI_GATE_EN */
  682. value |= FLD_VBI_GATE_EN;
  683. /* Enable the auto-VGA enable */
  684. value |= FLD_VGA_AUTO_EN;
  685. /* Write it back */
  686. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  687. /* Disable auto config of registers */
  688. status = cx231xx_read_modify_write_i2c_dword(dev,
  689. VID_BLK_I2C_ADDRESS,
  690. MODE_CTRL, FLD_ACFG_DIS,
  691. cx231xx_set_field(FLD_ACFG_DIS, 1));
  692. /* Set CVBS input mode */
  693. status = cx231xx_read_modify_write_i2c_dword(dev,
  694. VID_BLK_I2C_ADDRESS,
  695. MODE_CTRL, FLD_INPUT_MODE,
  696. cx231xx_set_field(FLD_INPUT_MODE,
  697. INPUT_MODE_CVBS_0));
  698. break;
  699. default:
  700. /* Enable the DIF for the tuner */
  701. /* Reinitialize the DIF */
  702. status = cx231xx_dif_set_standard(dev, dev->norm);
  703. if (status < 0) {
  704. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  705. " mode- errCode [%d]!\n",
  706. __func__, status);
  707. return status;
  708. }
  709. /* Make sure bypass is cleared */
  710. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  711. /* Clear the bypass bit */
  712. value &= ~FLD_DIF_DIF_BYPASS;
  713. /* Enable the use of the DIF block */
  714. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  715. /* Read the DFE_CTRL1 register */
  716. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  717. /* Disable the VBI_GATE_EN */
  718. value &= ~FLD_VBI_GATE_EN;
  719. /* Enable the auto-VGA enable, AGC, and
  720. set the skip count to 2 */
  721. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  722. /* Write it back */
  723. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  724. /* Wait until AGC locks up */
  725. msleep(1);
  726. /* Disable the auto-VGA enable AGC */
  727. value &= ~(FLD_VGA_AUTO_EN);
  728. /* Write it back */
  729. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  730. /* Enable Polaris B0 AGC output */
  731. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  732. value |= (FLD_OEF_AGC_RF) |
  733. (FLD_OEF_AGC_IFVGA) |
  734. (FLD_OEF_AGC_IF);
  735. status = vid_blk_write_word(dev, PIN_CTRL, value);
  736. /* Set vip 1.1 output mode */
  737. status = cx231xx_read_modify_write_i2c_dword(dev,
  738. VID_BLK_I2C_ADDRESS,
  739. OUT_CTRL1, FLD_OUT_MODE,
  740. OUT_MODE_VIP11);
  741. /* Disable auto config of registers */
  742. status = cx231xx_read_modify_write_i2c_dword(dev,
  743. VID_BLK_I2C_ADDRESS,
  744. MODE_CTRL, FLD_ACFG_DIS,
  745. cx231xx_set_field(FLD_ACFG_DIS, 1));
  746. /* Set CVBS input mode */
  747. status = cx231xx_read_modify_write_i2c_dword(dev,
  748. VID_BLK_I2C_ADDRESS,
  749. MODE_CTRL, FLD_INPUT_MODE,
  750. cx231xx_set_field(FLD_INPUT_MODE,
  751. INPUT_MODE_CVBS_0));
  752. /* Set some bits in AFE_CTRL so that channel 2 or 3
  753. * is ready to receive audio */
  754. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  755. /* Clear droop comp (bit 19-20) */
  756. /* Set VGA_SEL (for audio control) (bit 7-8) */
  757. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  758. /*Set Func mode:01-DIF 10-baseband 11-YUV*/
  759. value &= (~(FLD_FUNC_MODE));
  760. value |= 0x800000;
  761. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  762. status = vid_blk_write_word(dev, AFE_CTRL, value);
  763. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  764. status = vid_blk_read_word(dev, PIN_CTRL,
  765. &value);
  766. status = vid_blk_write_word(dev, PIN_CTRL,
  767. (value & 0xFFFFFFEF));
  768. }
  769. break;
  770. }
  771. break;
  772. }
  773. /* Set raw VBI mode */
  774. status = cx231xx_read_modify_write_i2c_dword(dev,
  775. VID_BLK_I2C_ADDRESS,
  776. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  777. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  778. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  779. if (value & 0x02) {
  780. value |= (1 << 19);
  781. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  782. }
  783. return status;
  784. }
  785. void cx231xx_enable656(struct cx231xx *dev)
  786. {
  787. u8 temp = 0;
  788. int status;
  789. /*enable TS1 data[0:7] as output to export 656*/
  790. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0xFF);
  791. /*enable TS1 clock as output to export 656*/
  792. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  793. temp = temp|0x04;
  794. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  795. }
  796. EXPORT_SYMBOL_GPL(cx231xx_enable656);
  797. void cx231xx_disable656(struct cx231xx *dev)
  798. {
  799. u8 temp = 0;
  800. int status;
  801. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0x00);
  802. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  803. temp = temp&0xFB;
  804. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  805. }
  806. EXPORT_SYMBOL_GPL(cx231xx_disable656);
  807. /*
  808. * Handle any video-mode specific overrides that are different
  809. * on a per video standards basis after touching the MODE_CTRL
  810. * register which resets many values for autodetect
  811. */
  812. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  813. {
  814. int status = 0;
  815. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  816. (unsigned int)dev->norm);
  817. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  818. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  819. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  820. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  821. /* Move the close caption lines out of active video,
  822. adjust the active video start point */
  823. status = cx231xx_read_modify_write_i2c_dword(dev,
  824. VID_BLK_I2C_ADDRESS,
  825. VERT_TIM_CTRL,
  826. FLD_VBLANK_CNT, 0x18);
  827. status = cx231xx_read_modify_write_i2c_dword(dev,
  828. VID_BLK_I2C_ADDRESS,
  829. VERT_TIM_CTRL,
  830. FLD_VACTIVE_CNT,
  831. 0x1E6000);
  832. status = cx231xx_read_modify_write_i2c_dword(dev,
  833. VID_BLK_I2C_ADDRESS,
  834. VERT_TIM_CTRL,
  835. FLD_V656BLANK_CNT,
  836. 0x1C000000);
  837. status = cx231xx_read_modify_write_i2c_dword(dev,
  838. VID_BLK_I2C_ADDRESS,
  839. HORIZ_TIM_CTRL,
  840. FLD_HBLANK_CNT,
  841. cx231xx_set_field
  842. (FLD_HBLANK_CNT, 0x79));
  843. } else if (dev->norm & V4L2_STD_SECAM) {
  844. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  845. status = cx231xx_read_modify_write_i2c_dword(dev,
  846. VID_BLK_I2C_ADDRESS,
  847. VERT_TIM_CTRL,
  848. FLD_VBLANK_CNT, 0x24);
  849. status = cx231xx_read_modify_write_i2c_dword(dev,
  850. VID_BLK_I2C_ADDRESS,
  851. VERT_TIM_CTRL,
  852. FLD_V656BLANK_CNT,
  853. cx231xx_set_field
  854. (FLD_V656BLANK_CNT,
  855. 0x28));
  856. /* Adjust the active video horizontal start point */
  857. status = cx231xx_read_modify_write_i2c_dword(dev,
  858. VID_BLK_I2C_ADDRESS,
  859. HORIZ_TIM_CTRL,
  860. FLD_HBLANK_CNT,
  861. cx231xx_set_field
  862. (FLD_HBLANK_CNT, 0x85));
  863. } else {
  864. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  865. status = cx231xx_read_modify_write_i2c_dword(dev,
  866. VID_BLK_I2C_ADDRESS,
  867. VERT_TIM_CTRL,
  868. FLD_VBLANK_CNT, 0x24);
  869. status = cx231xx_read_modify_write_i2c_dword(dev,
  870. VID_BLK_I2C_ADDRESS,
  871. VERT_TIM_CTRL,
  872. FLD_V656BLANK_CNT,
  873. cx231xx_set_field
  874. (FLD_V656BLANK_CNT,
  875. 0x28));
  876. /* Adjust the active video horizontal start point */
  877. status = cx231xx_read_modify_write_i2c_dword(dev,
  878. VID_BLK_I2C_ADDRESS,
  879. HORIZ_TIM_CTRL,
  880. FLD_HBLANK_CNT,
  881. cx231xx_set_field
  882. (FLD_HBLANK_CNT, 0x85));
  883. }
  884. return status;
  885. }
  886. int cx231xx_unmute_audio(struct cx231xx *dev)
  887. {
  888. return vid_blk_write_byte(dev, PATH1_VOL_CTL, 0x24);
  889. }
  890. EXPORT_SYMBOL_GPL(cx231xx_unmute_audio);
  891. int stopAudioFirmware(struct cx231xx *dev)
  892. {
  893. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x03);
  894. }
  895. int restartAudioFirmware(struct cx231xx *dev)
  896. {
  897. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x13);
  898. }
  899. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  900. {
  901. int status = 0;
  902. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  903. switch (INPUT(input)->amux) {
  904. case CX231XX_AMUX_VIDEO:
  905. ainput = AUDIO_INPUT_TUNER_TV;
  906. break;
  907. case CX231XX_AMUX_LINE_IN:
  908. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  909. ainput = AUDIO_INPUT_LINE;
  910. break;
  911. default:
  912. break;
  913. }
  914. status = cx231xx_set_audio_decoder_input(dev, ainput);
  915. return status;
  916. }
  917. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  918. enum AUDIO_INPUT audio_input)
  919. {
  920. u32 dwval;
  921. int status;
  922. u8 gen_ctrl;
  923. u32 value = 0;
  924. /* Put it in soft reset */
  925. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  926. gen_ctrl |= 1;
  927. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  928. switch (audio_input) {
  929. case AUDIO_INPUT_LINE:
  930. /* setup AUD_IO control from Merlin paralle output */
  931. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  932. AUD_CHAN_SRC_PARALLEL);
  933. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  934. /* setup input to Merlin, SRC2 connect to AC97
  935. bypass upsample-by-2, slave mode, sony mode, left justify
  936. adr 091c, dat 01000000 */
  937. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  938. status = vid_blk_write_word(dev, AC97_CTL,
  939. (dwval | FLD_AC97_UP2X_BYPASS));
  940. /* select the parallel1 and SRC3 */
  941. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  942. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  943. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  944. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  945. /* unmute all, AC97 in, independence mode
  946. adr 08d0, data 0x00063073 */
  947. status = vid_blk_write_word(dev, DL_CTL, 0x3000001);
  948. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  949. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  950. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  951. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  952. (dwval | FLD_PATH1_AVC_THRESHOLD));
  953. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  954. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  955. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  956. (dwval | FLD_PATH1_SC_THRESHOLD));
  957. break;
  958. case AUDIO_INPUT_TUNER_TV:
  959. default:
  960. status = stopAudioFirmware(dev);
  961. /* Setup SRC sources and clocks */
  962. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  963. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  964. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  965. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  966. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  967. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  968. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  969. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  970. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  971. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  972. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  973. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  974. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  975. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  976. /* Setup the AUD_IO control */
  977. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  978. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  979. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  980. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  981. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  982. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  983. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  984. /* setAudioStandard(_audio_standard); */
  985. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  986. status = restartAudioFirmware(dev);
  987. switch (dev->model) {
  988. case CX231XX_BOARD_CNXT_CARRAERA:
  989. case CX231XX_BOARD_CNXT_RDE_250:
  990. case CX231XX_BOARD_CNXT_SHELBY:
  991. case CX231XX_BOARD_CNXT_RDU_250:
  992. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  993. status = cx231xx_read_modify_write_i2c_dword(dev,
  994. VID_BLK_I2C_ADDRESS,
  995. CHIP_CTRL,
  996. FLD_SIF_EN,
  997. cx231xx_set_field(FLD_SIF_EN, 1));
  998. break;
  999. case CX231XX_BOARD_CNXT_RDE_253S:
  1000. case CX231XX_BOARD_CNXT_RDU_253S:
  1001. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  1002. status = cx231xx_read_modify_write_i2c_dword(dev,
  1003. VID_BLK_I2C_ADDRESS,
  1004. CHIP_CTRL,
  1005. FLD_SIF_EN,
  1006. cx231xx_set_field(FLD_SIF_EN, 0));
  1007. break;
  1008. default:
  1009. break;
  1010. }
  1011. break;
  1012. case AUDIO_INPUT_TUNER_FM:
  1013. /* use SIF for FM radio
  1014. setupFM();
  1015. setAudioStandard(_audio_standard);
  1016. */
  1017. break;
  1018. case AUDIO_INPUT_MUTE:
  1019. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  1020. break;
  1021. }
  1022. /* Take it out of soft reset */
  1023. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  1024. gen_ctrl &= ~1;
  1025. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  1026. return status;
  1027. }
  1028. /* Set resolution of the video */
  1029. int cx231xx_resolution_set(struct cx231xx *dev)
  1030. {
  1031. /* set horzontal scale */
  1032. int status = vid_blk_write_word(dev, HSCALE_CTRL, dev->hscale);
  1033. if (status)
  1034. return status;
  1035. /* set vertical scale */
  1036. status = vid_blk_write_word(dev, VSCALE_CTRL, dev->vscale);
  1037. return status;
  1038. }
  1039. /******************************************************************************
  1040. * C H I P Specific C O N T R O L functions *
  1041. ******************************************************************************/
  1042. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  1043. {
  1044. u32 value;
  1045. int status = 0;
  1046. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  1047. value |= (~dev->board.ctl_pin_status_mask);
  1048. status = vid_blk_write_word(dev, PIN_CTRL, value);
  1049. return status;
  1050. }
  1051. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  1052. u8 analog_or_digital)
  1053. {
  1054. int status = 0;
  1055. /* first set the direction to output */
  1056. status = cx231xx_set_gpio_direction(dev,
  1057. dev->board.
  1058. agc_analog_digital_select_gpio, 1);
  1059. /* 0 - demod ; 1 - Analog mode */
  1060. status = cx231xx_set_gpio_value(dev,
  1061. dev->board.agc_analog_digital_select_gpio,
  1062. analog_or_digital);
  1063. return status;
  1064. }
  1065. int cx231xx_enable_i2c_for_tuner(struct cx231xx *dev, u8 I2CIndex)
  1066. {
  1067. u8 value[4] = { 0, 0, 0, 0 };
  1068. int status = 0;
  1069. cx231xx_info("Changing the i2c port for tuner to %d\n", I2CIndex);
  1070. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  1071. PWR_CTL_EN, value, 4);
  1072. if (status < 0)
  1073. return status;
  1074. if (I2CIndex == I2C_1) {
  1075. if (value[0] & I2C_DEMOD_EN) {
  1076. value[0] &= ~I2C_DEMOD_EN;
  1077. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1078. PWR_CTL_EN, value, 4);
  1079. }
  1080. } else {
  1081. if (!(value[0] & I2C_DEMOD_EN)) {
  1082. value[0] |= I2C_DEMOD_EN;
  1083. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1084. PWR_CTL_EN, value, 4);
  1085. }
  1086. }
  1087. return status;
  1088. }
  1089. EXPORT_SYMBOL_GPL(cx231xx_enable_i2c_for_tuner);
  1090. void update_HH_register_after_set_DIF(struct cx231xx *dev)
  1091. {
  1092. /*
  1093. u8 status = 0;
  1094. u32 value = 0;
  1095. vid_blk_write_word(dev, PIN_CTRL, 0xA0FFF82F);
  1096. vid_blk_write_word(dev, DIF_MISC_CTRL, 0x0A203F11);
  1097. vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0x1BEFBF06);
  1098. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1099. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1100. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1101. */
  1102. }
  1103. void cx231xx_dump_HH_reg(struct cx231xx *dev)
  1104. {
  1105. u8 status = 0;
  1106. u32 value = 0;
  1107. u16 i = 0;
  1108. value = 0x45005390;
  1109. status = vid_blk_write_word(dev, 0x104, value);
  1110. for (i = 0x100; i < 0x140; i++) {
  1111. status = vid_blk_read_word(dev, i, &value);
  1112. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1113. i = i+3;
  1114. }
  1115. for (i = 0x300; i < 0x400; i++) {
  1116. status = vid_blk_read_word(dev, i, &value);
  1117. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1118. i = i+3;
  1119. }
  1120. for (i = 0x400; i < 0x440; i++) {
  1121. status = vid_blk_read_word(dev, i, &value);
  1122. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1123. i = i+3;
  1124. }
  1125. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1126. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1127. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1128. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1129. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1130. }
  1131. void cx231xx_dump_SC_reg(struct cx231xx *dev)
  1132. {
  1133. u8 value[4] = { 0, 0, 0, 0 };
  1134. int status = 0;
  1135. cx231xx_info("cx231xx_dump_SC_reg %s!\n", __TIME__);
  1136. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, BOARD_CFG_STAT,
  1137. value, 4);
  1138. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", BOARD_CFG_STAT, value[0],
  1139. value[1], value[2], value[3]);
  1140. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS_MODE_REG,
  1141. value, 4);
  1142. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS_MODE_REG, value[0],
  1143. value[1], value[2], value[3]);
  1144. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_CFG_REG,
  1145. value, 4);
  1146. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_CFG_REG, value[0],
  1147. value[1], value[2], value[3]);
  1148. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_LENGTH_REG,
  1149. value, 4);
  1150. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_LENGTH_REG, value[0],
  1151. value[1], value[2], value[3]);
  1152. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_CFG_REG,
  1153. value, 4);
  1154. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_CFG_REG, value[0],
  1155. value[1], value[2], value[3]);
  1156. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_LENGTH_REG,
  1157. value, 4);
  1158. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_LENGTH_REG, value[0],
  1159. value[1], value[2], value[3]);
  1160. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1161. value, 4);
  1162. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", EP_MODE_SET, value[0],
  1163. value[1], value[2], value[3]);
  1164. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN1,
  1165. value, 4);
  1166. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN1, value[0],
  1167. value[1], value[2], value[3]);
  1168. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN2,
  1169. value, 4);
  1170. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN2, value[0],
  1171. value[1], value[2], value[3]);
  1172. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN3,
  1173. value, 4);
  1174. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN3, value[0],
  1175. value[1], value[2], value[3]);
  1176. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK0,
  1177. value, 4);
  1178. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK0, value[0],
  1179. value[1], value[2], value[3]);
  1180. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK1,
  1181. value, 4);
  1182. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK1, value[0],
  1183. value[1], value[2], value[3]);
  1184. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK2,
  1185. value, 4);
  1186. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK2, value[0],
  1187. value[1], value[2], value[3]);
  1188. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_GAIN,
  1189. value, 4);
  1190. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_GAIN, value[0],
  1191. value[1], value[2], value[3]);
  1192. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_CAR_REG,
  1193. value, 4);
  1194. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_CAR_REG, value[0],
  1195. value[1], value[2], value[3]);
  1196. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG1,
  1197. value, 4);
  1198. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG1, value[0],
  1199. value[1], value[2], value[3]);
  1200. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG2,
  1201. value, 4);
  1202. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG2, value[0],
  1203. value[1], value[2], value[3]);
  1204. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1205. value, 4);
  1206. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", PWR_CTL_EN, value[0],
  1207. value[1], value[2], value[3]);
  1208. }
  1209. void cx231xx_Setup_AFE_for_LowIF(struct cx231xx *dev)
  1210. {
  1211. u8 status = 0;
  1212. u8 value = 0;
  1213. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1214. value = (value & 0xFE)|0x01;
  1215. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1216. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1217. value = (value & 0xFE)|0x00;
  1218. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1219. /*
  1220. config colibri to lo-if mode
  1221. FIXME: ntf_mode = 2'b00 by default. But set 0x1 would reduce
  1222. the diff IF input by half,
  1223. for low-if agc defect
  1224. */
  1225. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3, &value);
  1226. value = (value & 0xFC)|0x00;
  1227. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, value);
  1228. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  1229. value = (value & 0xF9)|0x02;
  1230. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  1231. status = afe_read_byte(dev, ADC_FB_FRCRST_CH3, &value);
  1232. value = (value & 0xFB)|0x04;
  1233. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, value);
  1234. status = afe_read_byte(dev, ADC_DCSERVO_DEM_CH3, &value);
  1235. value = (value & 0xFC)|0x03;
  1236. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, value);
  1237. status = afe_read_byte(dev, ADC_CTRL_DAC1_CH3, &value);
  1238. value = (value & 0xFB)|0x04;
  1239. status = afe_write_byte(dev, ADC_CTRL_DAC1_CH3, value);
  1240. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1241. value = (value & 0xF8)|0x06;
  1242. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1243. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1244. value = (value & 0x8F)|0x40;
  1245. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1246. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH3, &value);
  1247. value = (value & 0xDF)|0x20;
  1248. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, value);
  1249. }
  1250. void cx231xx_set_Colibri_For_LowIF(struct cx231xx *dev, u32 if_freq,
  1251. u8 spectral_invert, u32 mode)
  1252. {
  1253. u32 colibri_carrier_offset = 0;
  1254. u8 status = 0;
  1255. u32 func_mode = 0;
  1256. u32 standard = 0;
  1257. u8 value[4] = { 0, 0, 0, 0 };
  1258. switch (dev->model) {
  1259. case CX231XX_BOARD_CNXT_CARRAERA:
  1260. case CX231XX_BOARD_CNXT_RDE_250:
  1261. case CX231XX_BOARD_CNXT_SHELBY:
  1262. case CX231XX_BOARD_CNXT_RDU_250:
  1263. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1264. func_mode = 0x03;
  1265. break;
  1266. case CX231XX_BOARD_CNXT_RDE_253S:
  1267. case CX231XX_BOARD_CNXT_RDU_253S:
  1268. func_mode = 0x01;
  1269. break;
  1270. default:
  1271. func_mode = 0x01;
  1272. }
  1273. cx231xx_info("Enter cx231xx_set_Colibri_For_LowIF()\n");
  1274. value[0] = (u8) 0x6F;
  1275. value[1] = (u8) 0x6F;
  1276. value[2] = (u8) 0x6F;
  1277. value[3] = (u8) 0x6F;
  1278. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1279. PWR_CTL_EN, value, 4);
  1280. if (1) {
  1281. /*Set colibri for low IF*/
  1282. status = cx231xx_afe_set_mode(dev, AFE_MODE_LOW_IF);
  1283. /* Set C2HH for low IF operation.*/
  1284. standard = dev->norm;
  1285. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1286. func_mode, standard);
  1287. /* Get colibri offsets.*/
  1288. colibri_carrier_offset = cx231xx_Get_Colibri_CarrierOffset(mode,
  1289. standard);
  1290. cx231xx_info("colibri_carrier_offset=%d, standard=0x%x\n",
  1291. colibri_carrier_offset, standard);
  1292. /* Set the band Pass filter for DIF*/
  1293. cx231xx_set_DIF_bandpass(dev, (if_freq+colibri_carrier_offset)
  1294. , spectral_invert, mode);
  1295. }
  1296. }
  1297. u32 cx231xx_Get_Colibri_CarrierOffset(u32 mode, u32 standerd)
  1298. {
  1299. u32 colibri_carrier_offset = 0;
  1300. if (mode == TUNER_MODE_FM_RADIO) {
  1301. colibri_carrier_offset = 1100000;
  1302. } else if (standerd & (V4L2_STD_NTSC | V4L2_STD_NTSC_M_JP)) {
  1303. colibri_carrier_offset = 4832000; /*4.83MHz */
  1304. } else if (standerd & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {
  1305. colibri_carrier_offset = 2700000; /*2.70MHz */
  1306. } else if (standerd & (V4L2_STD_PAL_D | V4L2_STD_PAL_I
  1307. | V4L2_STD_SECAM)) {
  1308. colibri_carrier_offset = 2100000; /*2.10MHz */
  1309. }
  1310. return colibri_carrier_offset;
  1311. }
  1312. void cx231xx_set_DIF_bandpass(struct cx231xx *dev, u32 if_freq,
  1313. u8 spectral_invert, u32 mode)
  1314. {
  1315. unsigned long pll_freq_word;
  1316. int status = 0;
  1317. u32 dif_misc_ctrl_value = 0;
  1318. u64 pll_freq_u64 = 0;
  1319. u32 i = 0;
  1320. cx231xx_info("if_freq=%d;spectral_invert=0x%x;mode=0x%x\n",
  1321. if_freq, spectral_invert, mode);
  1322. if (mode == TUNER_MODE_FM_RADIO) {
  1323. pll_freq_word = 0x905A1CAC;
  1324. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1325. } else /*KSPROPERTY_TUNER_MODE_TV*/{
  1326. /* Calculate the PLL frequency word based on the adjusted if_freq*/
  1327. pll_freq_word = if_freq;
  1328. pll_freq_u64 = (u64)pll_freq_word << 28L;
  1329. do_div(pll_freq_u64, 50000000);
  1330. pll_freq_word = (u32)pll_freq_u64;
  1331. /*pll_freq_word = 0x3463497;*/
  1332. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1333. if (spectral_invert) {
  1334. if_freq -= 400000;
  1335. /* Enable Spectral Invert*/
  1336. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1337. &dif_misc_ctrl_value);
  1338. dif_misc_ctrl_value = dif_misc_ctrl_value | 0x00200000;
  1339. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1340. dif_misc_ctrl_value);
  1341. } else {
  1342. if_freq += 400000;
  1343. /* Disable Spectral Invert*/
  1344. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1345. &dif_misc_ctrl_value);
  1346. dif_misc_ctrl_value = dif_misc_ctrl_value & 0xFFDFFFFF;
  1347. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1348. dif_misc_ctrl_value);
  1349. }
  1350. if_freq = (if_freq/100000)*100000;
  1351. if (if_freq < 3000000)
  1352. if_freq = 3000000;
  1353. if (if_freq > 16000000)
  1354. if_freq = 16000000;
  1355. }
  1356. cx231xx_info("Enter IF=%d\n",
  1357. sizeof(Dif_set_array)/sizeof(struct dif_settings));
  1358. for (i = 0; i < sizeof(Dif_set_array)/sizeof(struct dif_settings); i++) {
  1359. if (Dif_set_array[i].if_freq == if_freq) {
  1360. status = vid_blk_write_word(dev,
  1361. Dif_set_array[i].register_address, Dif_set_array[i].value);
  1362. }
  1363. }
  1364. }
  1365. /******************************************************************************
  1366. * D I F - B L O C K C O N T R O L functions *
  1367. ******************************************************************************/
  1368. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  1369. u32 function_mode, u32 standard)
  1370. {
  1371. int status = 0;
  1372. if (mode == V4L2_TUNER_RADIO) {
  1373. /* C2HH */
  1374. /* lo if big signal */
  1375. status = cx231xx_reg_mask_write(dev,
  1376. VID_BLK_I2C_ADDRESS, 32,
  1377. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1378. /* FUNC_MODE = DIF */
  1379. status = cx231xx_reg_mask_write(dev,
  1380. VID_BLK_I2C_ADDRESS, 32,
  1381. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  1382. /* IF_MODE */
  1383. status = cx231xx_reg_mask_write(dev,
  1384. VID_BLK_I2C_ADDRESS, 32,
  1385. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  1386. /* no inv */
  1387. status = cx231xx_reg_mask_write(dev,
  1388. VID_BLK_I2C_ADDRESS, 32,
  1389. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1390. } else if (standard != DIF_USE_BASEBAND) {
  1391. if (standard & V4L2_STD_MN) {
  1392. /* lo if big signal */
  1393. status = cx231xx_reg_mask_write(dev,
  1394. VID_BLK_I2C_ADDRESS, 32,
  1395. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1396. /* FUNC_MODE = DIF */
  1397. status = cx231xx_reg_mask_write(dev,
  1398. VID_BLK_I2C_ADDRESS, 32,
  1399. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1400. function_mode);
  1401. /* IF_MODE */
  1402. status = cx231xx_reg_mask_write(dev,
  1403. VID_BLK_I2C_ADDRESS, 32,
  1404. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  1405. /* no inv */
  1406. status = cx231xx_reg_mask_write(dev,
  1407. VID_BLK_I2C_ADDRESS, 32,
  1408. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1409. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  1410. status = cx231xx_reg_mask_write(dev,
  1411. VID_BLK_I2C_ADDRESS, 32,
  1412. AUD_IO_CTRL, 0, 31, 0x00000003);
  1413. } else if ((standard == V4L2_STD_PAL_I) |
  1414. (standard & V4L2_STD_PAL_D) |
  1415. (standard & V4L2_STD_SECAM)) {
  1416. /* C2HH setup */
  1417. /* lo if big signal */
  1418. status = cx231xx_reg_mask_write(dev,
  1419. VID_BLK_I2C_ADDRESS, 32,
  1420. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1421. /* FUNC_MODE = DIF */
  1422. status = cx231xx_reg_mask_write(dev,
  1423. VID_BLK_I2C_ADDRESS, 32,
  1424. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1425. function_mode);
  1426. /* IF_MODE */
  1427. status = cx231xx_reg_mask_write(dev,
  1428. VID_BLK_I2C_ADDRESS, 32,
  1429. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1430. /* no inv */
  1431. status = cx231xx_reg_mask_write(dev,
  1432. VID_BLK_I2C_ADDRESS, 32,
  1433. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1434. } else {
  1435. /* default PAL BG */
  1436. /* C2HH setup */
  1437. /* lo if big signal */
  1438. status = cx231xx_reg_mask_write(dev,
  1439. VID_BLK_I2C_ADDRESS, 32,
  1440. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1441. /* FUNC_MODE = DIF */
  1442. status = cx231xx_reg_mask_write(dev,
  1443. VID_BLK_I2C_ADDRESS, 32,
  1444. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1445. function_mode);
  1446. /* IF_MODE */
  1447. status = cx231xx_reg_mask_write(dev,
  1448. VID_BLK_I2C_ADDRESS, 32,
  1449. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1450. /* no inv */
  1451. status = cx231xx_reg_mask_write(dev,
  1452. VID_BLK_I2C_ADDRESS, 32,
  1453. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1454. }
  1455. }
  1456. return status;
  1457. }
  1458. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1459. {
  1460. int status = 0;
  1461. u32 dif_misc_ctrl_value = 0;
  1462. u32 func_mode = 0;
  1463. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1464. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1465. if (standard != DIF_USE_BASEBAND)
  1466. dev->norm = standard;
  1467. switch (dev->model) {
  1468. case CX231XX_BOARD_CNXT_CARRAERA:
  1469. case CX231XX_BOARD_CNXT_RDE_250:
  1470. case CX231XX_BOARD_CNXT_SHELBY:
  1471. case CX231XX_BOARD_CNXT_RDU_250:
  1472. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1473. case CX231XX_BOARD_HAUPPAUGE_EXETER:
  1474. func_mode = 0x03;
  1475. break;
  1476. case CX231XX_BOARD_CNXT_RDE_253S:
  1477. case CX231XX_BOARD_CNXT_RDU_253S:
  1478. func_mode = 0x01;
  1479. break;
  1480. default:
  1481. func_mode = 0x01;
  1482. }
  1483. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1484. func_mode, standard);
  1485. if (standard == DIF_USE_BASEBAND) { /* base band */
  1486. /* There is a different SRC_PHASE_INC value
  1487. for baseband vs. DIF */
  1488. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1489. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1490. &dif_misc_ctrl_value);
  1491. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1492. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1493. dif_misc_ctrl_value);
  1494. } else if (standard & V4L2_STD_PAL_D) {
  1495. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1496. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1497. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1498. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1499. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1500. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1501. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1502. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1503. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1504. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1505. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1506. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1507. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1508. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1509. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1510. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1511. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1512. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1513. 0x26001700);
  1514. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1515. DIF_AGC_RF_CURRENT, 0, 31,
  1516. 0x00002660);
  1517. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1518. DIF_VIDEO_AGC_CTRL, 0, 31,
  1519. 0x72500800);
  1520. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1521. DIF_VID_AUD_OVERRIDE, 0, 31,
  1522. 0x27000100);
  1523. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1524. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1525. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1526. DIF_COMP_FLT_CTRL, 0, 31,
  1527. 0x00000000);
  1528. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1529. DIF_SRC_PHASE_INC, 0, 31,
  1530. 0x1befbf06);
  1531. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1532. DIF_SRC_GAIN_CONTROL, 0, 31,
  1533. 0x000035e8);
  1534. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1535. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1536. /* Save the Spec Inversion value */
  1537. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1538. dif_misc_ctrl_value |= 0x3a023F11;
  1539. } else if (standard & V4L2_STD_PAL_I) {
  1540. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1541. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1542. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1543. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1544. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1545. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1546. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1547. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1548. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1549. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1550. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1551. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1552. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1553. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1554. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1555. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1556. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1557. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1558. 0x26001700);
  1559. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1560. DIF_AGC_RF_CURRENT, 0, 31,
  1561. 0x00002660);
  1562. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1563. DIF_VIDEO_AGC_CTRL, 0, 31,
  1564. 0x72500800);
  1565. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1566. DIF_VID_AUD_OVERRIDE, 0, 31,
  1567. 0x27000100);
  1568. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1569. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1570. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1571. DIF_COMP_FLT_CTRL, 0, 31,
  1572. 0x00000000);
  1573. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1574. DIF_SRC_PHASE_INC, 0, 31,
  1575. 0x1befbf06);
  1576. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1577. DIF_SRC_GAIN_CONTROL, 0, 31,
  1578. 0x000035e8);
  1579. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1580. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1581. /* Save the Spec Inversion value */
  1582. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1583. dif_misc_ctrl_value |= 0x3a033F11;
  1584. } else if (standard & V4L2_STD_PAL_M) {
  1585. /* improved Low Frequency Phase Noise */
  1586. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1587. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1588. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1589. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1590. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1591. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1592. 0x26001700);
  1593. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1594. 0x00002660);
  1595. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1596. 0x72500800);
  1597. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1598. 0x27000100);
  1599. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1600. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1601. 0x009f50c1);
  1602. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1603. 0x1befbf06);
  1604. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1605. 0x000035e8);
  1606. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1607. 0x00000000);
  1608. /* Save the Spec Inversion value */
  1609. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1610. dif_misc_ctrl_value |= 0x3A0A3F10;
  1611. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1612. /* improved Low Frequency Phase Noise */
  1613. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1614. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1615. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1616. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1617. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1618. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1619. 0x26001700);
  1620. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1621. 0x00002660);
  1622. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1623. 0x72500800);
  1624. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1625. 0x27000100);
  1626. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1627. 0x012c405d);
  1628. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1629. 0x009f50c1);
  1630. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1631. 0x1befbf06);
  1632. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1633. 0x000035e8);
  1634. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1635. 0x00000000);
  1636. /* Save the Spec Inversion value */
  1637. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1638. dif_misc_ctrl_value = 0x3A093F10;
  1639. } else if (standard &
  1640. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1641. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1642. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1643. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1644. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1645. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1646. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1647. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1648. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1649. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1650. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1651. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1652. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1653. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1654. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1655. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1656. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1657. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1658. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1659. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1660. 0x26001700);
  1661. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1662. DIF_AGC_RF_CURRENT, 0, 31,
  1663. 0x00002660);
  1664. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1665. DIF_VID_AUD_OVERRIDE, 0, 31,
  1666. 0x27000100);
  1667. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1668. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1669. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1670. DIF_COMP_FLT_CTRL, 0, 31,
  1671. 0x00000000);
  1672. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1673. DIF_SRC_PHASE_INC, 0, 31,
  1674. 0x1befbf06);
  1675. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1676. DIF_SRC_GAIN_CONTROL, 0, 31,
  1677. 0x000035e8);
  1678. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1679. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1680. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1681. DIF_VIDEO_AGC_CTRL, 0, 31,
  1682. 0xf4000000);
  1683. /* Save the Spec Inversion value */
  1684. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1685. dif_misc_ctrl_value |= 0x3a023F11;
  1686. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1687. /* Is it SECAM_L1? */
  1688. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1689. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1690. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1691. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1692. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1693. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1694. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1695. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1696. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1697. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1698. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1699. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1700. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1701. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1702. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1703. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1704. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1705. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1706. 0x26001700);
  1707. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1708. DIF_AGC_RF_CURRENT, 0, 31,
  1709. 0x00002660);
  1710. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1711. DIF_VID_AUD_OVERRIDE, 0, 31,
  1712. 0x27000100);
  1713. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1714. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1715. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1716. DIF_COMP_FLT_CTRL, 0, 31,
  1717. 0x00000000);
  1718. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1719. DIF_SRC_PHASE_INC, 0, 31,
  1720. 0x1befbf06);
  1721. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1722. DIF_SRC_GAIN_CONTROL, 0, 31,
  1723. 0x000035e8);
  1724. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1725. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1726. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1727. DIF_VIDEO_AGC_CTRL, 0, 31,
  1728. 0xf2560000);
  1729. /* Save the Spec Inversion value */
  1730. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1731. dif_misc_ctrl_value |= 0x3a023F11;
  1732. } else if (standard & V4L2_STD_NTSC_M) {
  1733. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1734. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1735. /* For NTSC the centre frequency of video coming out of
  1736. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1737. spectral inversion. so for a non spectrally inverted channel
  1738. the pll freq word is 0x03420c49
  1739. */
  1740. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1741. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1742. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1743. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1744. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1745. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1746. 0x26001700);
  1747. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1748. 0x00002660);
  1749. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1750. 0x04000800);
  1751. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1752. 0x27000100);
  1753. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1754. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1755. 0x009f50c1);
  1756. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1757. 0x1befbf06);
  1758. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1759. 0x000035e8);
  1760. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1761. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1762. 0xC2262600);
  1763. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1764. /* Save the Spec Inversion value */
  1765. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1766. dif_misc_ctrl_value |= 0x3a003F10;
  1767. } else {
  1768. /* default PAL BG */
  1769. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1770. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1771. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1772. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1773. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1774. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1775. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1776. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1777. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1778. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1779. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1780. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1781. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1782. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1783. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1784. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1785. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1786. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1787. 0x26001700);
  1788. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1789. DIF_AGC_RF_CURRENT, 0, 31,
  1790. 0x00002660);
  1791. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1792. DIF_VIDEO_AGC_CTRL, 0, 31,
  1793. 0x72500800);
  1794. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1795. DIF_VID_AUD_OVERRIDE, 0, 31,
  1796. 0x27000100);
  1797. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1798. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1799. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1800. DIF_COMP_FLT_CTRL, 0, 31,
  1801. 0x00A653A8);
  1802. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1803. DIF_SRC_PHASE_INC, 0, 31,
  1804. 0x1befbf06);
  1805. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1806. DIF_SRC_GAIN_CONTROL, 0, 31,
  1807. 0x000035e8);
  1808. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1809. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1810. /* Save the Spec Inversion value */
  1811. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1812. dif_misc_ctrl_value |= 0x3a013F11;
  1813. }
  1814. /* The AGC values should be the same for all standards,
  1815. AUD_SRC_SEL[19] should always be disabled */
  1816. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1817. /* It is still possible to get Set Standard calls even when we
  1818. are in FM mode.
  1819. This is done to override the value for FM. */
  1820. if (dev->active_mode == V4L2_TUNER_RADIO)
  1821. dif_misc_ctrl_value = 0x7a080000;
  1822. /* Write the calculated value for misc ontrol register */
  1823. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1824. return status;
  1825. }
  1826. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1827. {
  1828. int status = 0;
  1829. u32 dwval;
  1830. /* Set the RF and IF k_agc values to 3 */
  1831. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1832. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1833. dwval |= 0x33000000;
  1834. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1835. return status;
  1836. }
  1837. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1838. {
  1839. int status = 0;
  1840. u32 dwval;
  1841. cx231xx_info("cx231xx_tuner_post_channel_change dev->tuner_type =0%d\n",
  1842. dev->tuner_type);
  1843. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1844. * SECAM L/B/D standards */
  1845. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1846. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1847. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1848. V4L2_STD_SECAM_D)) {
  1849. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1850. dwval &= ~FLD_DIF_IF_REF;
  1851. dwval |= 0x88000300;
  1852. } else
  1853. dwval |= 0x88000000;
  1854. } else {
  1855. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1856. dwval &= ~FLD_DIF_IF_REF;
  1857. dwval |= 0xCC000300;
  1858. } else
  1859. dwval |= 0x44000000;
  1860. }
  1861. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1862. return status;
  1863. }
  1864. /******************************************************************************
  1865. * I 2 S - B L O C K C O N T R O L functions *
  1866. ******************************************************************************/
  1867. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1868. {
  1869. int status = 0;
  1870. u32 value;
  1871. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1872. CH_PWR_CTRL1, 1, &value, 1);
  1873. /* enables clock to delta-sigma and decimation filter */
  1874. value |= 0x80;
  1875. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1876. CH_PWR_CTRL1, 1, value, 1);
  1877. /* power up all channel */
  1878. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1879. CH_PWR_CTRL2, 1, 0x00, 1);
  1880. return status;
  1881. }
  1882. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1883. enum AV_MODE avmode)
  1884. {
  1885. int status = 0;
  1886. u32 value = 0;
  1887. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1888. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1889. CH_PWR_CTRL2, 1, &value, 1);
  1890. value |= 0xfe;
  1891. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1892. CH_PWR_CTRL2, 1, value, 1);
  1893. } else {
  1894. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1895. CH_PWR_CTRL2, 1, 0x00, 1);
  1896. }
  1897. return status;
  1898. }
  1899. /* set i2s_blk for audio input types */
  1900. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1901. {
  1902. int status = 0;
  1903. switch (audio_input) {
  1904. case CX231XX_AMUX_LINE_IN:
  1905. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1906. CH_PWR_CTRL2, 1, 0x00, 1);
  1907. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1908. CH_PWR_CTRL1, 1, 0x80, 1);
  1909. break;
  1910. case CX231XX_AMUX_VIDEO:
  1911. default:
  1912. break;
  1913. }
  1914. dev->ctl_ainput = audio_input;
  1915. return status;
  1916. }
  1917. /******************************************************************************
  1918. * P O W E R C O N T R O L functions *
  1919. ******************************************************************************/
  1920. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1921. {
  1922. u8 value[4] = { 0, 0, 0, 0 };
  1923. u32 tmp = 0;
  1924. int status = 0;
  1925. if (dev->power_mode != mode)
  1926. dev->power_mode = mode;
  1927. else {
  1928. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1929. mode);
  1930. return 0;
  1931. }
  1932. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1933. 4);
  1934. if (status < 0)
  1935. return status;
  1936. tmp = *((u32 *) value);
  1937. switch (mode) {
  1938. case POLARIS_AVMODE_ENXTERNAL_AV:
  1939. tmp &= (~PWR_MODE_MASK);
  1940. tmp |= PWR_AV_EN;
  1941. value[0] = (u8) tmp;
  1942. value[1] = (u8) (tmp >> 8);
  1943. value[2] = (u8) (tmp >> 16);
  1944. value[3] = (u8) (tmp >> 24);
  1945. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1946. PWR_CTL_EN, value, 4);
  1947. msleep(PWR_SLEEP_INTERVAL);
  1948. tmp |= PWR_ISO_EN;
  1949. value[0] = (u8) tmp;
  1950. value[1] = (u8) (tmp >> 8);
  1951. value[2] = (u8) (tmp >> 16);
  1952. value[3] = (u8) (tmp >> 24);
  1953. status =
  1954. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1955. value, 4);
  1956. msleep(PWR_SLEEP_INTERVAL);
  1957. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1958. value[0] = (u8) tmp;
  1959. value[1] = (u8) (tmp >> 8);
  1960. value[2] = (u8) (tmp >> 16);
  1961. value[3] = (u8) (tmp >> 24);
  1962. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1963. PWR_CTL_EN, value, 4);
  1964. /* reset state of xceive tuner */
  1965. dev->xc_fw_load_done = 0;
  1966. break;
  1967. case POLARIS_AVMODE_ANALOGT_TV:
  1968. tmp |= PWR_DEMOD_EN;
  1969. tmp |= (I2C_DEMOD_EN);
  1970. value[0] = (u8) tmp;
  1971. value[1] = (u8) (tmp >> 8);
  1972. value[2] = (u8) (tmp >> 16);
  1973. value[3] = (u8) (tmp >> 24);
  1974. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1975. PWR_CTL_EN, value, 4);
  1976. msleep(PWR_SLEEP_INTERVAL);
  1977. if (!(tmp & PWR_TUNER_EN)) {
  1978. tmp |= (PWR_TUNER_EN);
  1979. value[0] = (u8) tmp;
  1980. value[1] = (u8) (tmp >> 8);
  1981. value[2] = (u8) (tmp >> 16);
  1982. value[3] = (u8) (tmp >> 24);
  1983. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1984. PWR_CTL_EN, value, 4);
  1985. msleep(PWR_SLEEP_INTERVAL);
  1986. }
  1987. if (!(tmp & PWR_AV_EN)) {
  1988. tmp |= PWR_AV_EN;
  1989. value[0] = (u8) tmp;
  1990. value[1] = (u8) (tmp >> 8);
  1991. value[2] = (u8) (tmp >> 16);
  1992. value[3] = (u8) (tmp >> 24);
  1993. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1994. PWR_CTL_EN, value, 4);
  1995. msleep(PWR_SLEEP_INTERVAL);
  1996. }
  1997. if (!(tmp & PWR_ISO_EN)) {
  1998. tmp |= PWR_ISO_EN;
  1999. value[0] = (u8) tmp;
  2000. value[1] = (u8) (tmp >> 8);
  2001. value[2] = (u8) (tmp >> 16);
  2002. value[3] = (u8) (tmp >> 24);
  2003. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2004. PWR_CTL_EN, value, 4);
  2005. msleep(PWR_SLEEP_INTERVAL);
  2006. }
  2007. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  2008. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  2009. value[0] = (u8) tmp;
  2010. value[1] = (u8) (tmp >> 8);
  2011. value[2] = (u8) (tmp >> 16);
  2012. value[3] = (u8) (tmp >> 24);
  2013. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2014. PWR_CTL_EN, value, 4);
  2015. msleep(PWR_SLEEP_INTERVAL);
  2016. }
  2017. if ((dev->model == CX231XX_BOARD_CNXT_CARRAERA) ||
  2018. (dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  2019. (dev->model == CX231XX_BOARD_CNXT_SHELBY) ||
  2020. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  2021. /* tuner path to channel 1 from port 3 */
  2022. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2023. /* reset the Tuner */
  2024. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2025. if (dev->cx231xx_reset_analog_tuner)
  2026. dev->cx231xx_reset_analog_tuner(dev);
  2027. } else if ((dev->model == CX231XX_BOARD_CNXT_RDE_253S) ||
  2028. (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) ||
  2029. (dev->model == CX231XX_BOARD_CNXT_RDU_253S)) {
  2030. /* tuner path to channel 1 from port 3 */
  2031. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2032. if (dev->cx231xx_reset_analog_tuner)
  2033. dev->cx231xx_reset_analog_tuner(dev);
  2034. } else if (dev->model == CX231XX_BOARD_HAUPPAUGE_EXETER) {
  2035. /* tuner path to channel 1 from port 1 ?? */
  2036. cx231xx_enable_i2c_for_tuner(dev, I2C_1);
  2037. if (dev->cx231xx_reset_analog_tuner)
  2038. dev->cx231xx_reset_analog_tuner(dev);
  2039. }
  2040. break;
  2041. case POLARIS_AVMODE_DIGITAL:
  2042. if (!(tmp & PWR_TUNER_EN)) {
  2043. tmp |= (PWR_TUNER_EN);
  2044. value[0] = (u8) tmp;
  2045. value[1] = (u8) (tmp >> 8);
  2046. value[2] = (u8) (tmp >> 16);
  2047. value[3] = (u8) (tmp >> 24);
  2048. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2049. PWR_CTL_EN, value, 4);
  2050. msleep(PWR_SLEEP_INTERVAL);
  2051. }
  2052. if (!(tmp & PWR_AV_EN)) {
  2053. tmp |= PWR_AV_EN;
  2054. value[0] = (u8) tmp;
  2055. value[1] = (u8) (tmp >> 8);
  2056. value[2] = (u8) (tmp >> 16);
  2057. value[3] = (u8) (tmp >> 24);
  2058. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2059. PWR_CTL_EN, value, 4);
  2060. msleep(PWR_SLEEP_INTERVAL);
  2061. }
  2062. if (!(tmp & PWR_ISO_EN)) {
  2063. tmp |= PWR_ISO_EN;
  2064. value[0] = (u8) tmp;
  2065. value[1] = (u8) (tmp >> 8);
  2066. value[2] = (u8) (tmp >> 16);
  2067. value[3] = (u8) (tmp >> 24);
  2068. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2069. PWR_CTL_EN, value, 4);
  2070. msleep(PWR_SLEEP_INTERVAL);
  2071. }
  2072. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  2073. value[0] = (u8) tmp;
  2074. value[1] = (u8) (tmp >> 8);
  2075. value[2] = (u8) (tmp >> 16);
  2076. value[3] = (u8) (tmp >> 24);
  2077. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2078. PWR_CTL_EN, value, 4);
  2079. msleep(PWR_SLEEP_INTERVAL);
  2080. if (!(tmp & PWR_DEMOD_EN)) {
  2081. tmp |= PWR_DEMOD_EN;
  2082. value[0] = (u8) tmp;
  2083. value[1] = (u8) (tmp >> 8);
  2084. value[2] = (u8) (tmp >> 16);
  2085. value[3] = (u8) (tmp >> 24);
  2086. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2087. PWR_CTL_EN, value, 4);
  2088. msleep(PWR_SLEEP_INTERVAL);
  2089. }
  2090. if ((dev->model == CX231XX_BOARD_CNXT_CARRAERA) ||
  2091. (dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  2092. (dev->model == CX231XX_BOARD_CNXT_SHELBY) ||
  2093. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  2094. /* tuner path to channel 1 from port 3 */
  2095. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2096. /* reset the Tuner */
  2097. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2098. if (dev->cx231xx_reset_analog_tuner)
  2099. dev->cx231xx_reset_analog_tuner(dev);
  2100. } else if ((dev->model == CX231XX_BOARD_CNXT_RDE_253S) ||
  2101. (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) ||
  2102. (dev->model == CX231XX_BOARD_CNXT_RDU_253S)) {
  2103. /* tuner path to channel 1 from port 3 */
  2104. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2105. if (dev->cx231xx_reset_analog_tuner)
  2106. dev->cx231xx_reset_analog_tuner(dev);
  2107. } else if (dev->model == CX231XX_BOARD_HAUPPAUGE_EXETER) {
  2108. /* tuner path to channel 1 from port 1 ?? */
  2109. cx231xx_enable_i2c_for_tuner(dev, I2C_1);
  2110. if (dev->cx231xx_reset_analog_tuner)
  2111. dev->cx231xx_reset_analog_tuner(dev);
  2112. }
  2113. break;
  2114. default:
  2115. break;
  2116. }
  2117. msleep(PWR_SLEEP_INTERVAL);
  2118. /* For power saving, only enable Pwr_resetout_n
  2119. when digital TV is selected. */
  2120. if (mode == POLARIS_AVMODE_DIGITAL) {
  2121. tmp |= PWR_RESETOUT_EN;
  2122. value[0] = (u8) tmp;
  2123. value[1] = (u8) (tmp >> 8);
  2124. value[2] = (u8) (tmp >> 16);
  2125. value[3] = (u8) (tmp >> 24);
  2126. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2127. PWR_CTL_EN, value, 4);
  2128. msleep(PWR_SLEEP_INTERVAL);
  2129. }
  2130. /* update power control for afe */
  2131. status = cx231xx_afe_update_power_control(dev, mode);
  2132. /* update power control for i2s_blk */
  2133. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  2134. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  2135. 4);
  2136. return status;
  2137. }
  2138. int cx231xx_power_suspend(struct cx231xx *dev)
  2139. {
  2140. u8 value[4] = { 0, 0, 0, 0 };
  2141. u32 tmp = 0;
  2142. int status = 0;
  2143. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  2144. value, 4);
  2145. if (status > 0)
  2146. return status;
  2147. tmp = *((u32 *) value);
  2148. tmp &= (~PWR_MODE_MASK);
  2149. value[0] = (u8) tmp;
  2150. value[1] = (u8) (tmp >> 8);
  2151. value[2] = (u8) (tmp >> 16);
  2152. value[3] = (u8) (tmp >> 24);
  2153. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  2154. value, 4);
  2155. return status;
  2156. }
  2157. /******************************************************************************
  2158. * S T R E A M C O N T R O L functions *
  2159. ******************************************************************************/
  2160. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  2161. {
  2162. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2163. u32 tmp = 0;
  2164. int status = 0;
  2165. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  2166. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  2167. value, 4);
  2168. if (status < 0)
  2169. return status;
  2170. tmp = *((u32 *) value);
  2171. tmp |= ep_mask;
  2172. value[0] = (u8) tmp;
  2173. value[1] = (u8) (tmp >> 8);
  2174. value[2] = (u8) (tmp >> 16);
  2175. value[3] = (u8) (tmp >> 24);
  2176. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2177. value, 4);
  2178. return status;
  2179. }
  2180. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  2181. {
  2182. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2183. u32 tmp = 0;
  2184. int status = 0;
  2185. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  2186. status =
  2187. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  2188. if (status < 0)
  2189. return status;
  2190. tmp = *((u32 *) value);
  2191. tmp &= (~ep_mask);
  2192. value[0] = (u8) tmp;
  2193. value[1] = (u8) (tmp >> 8);
  2194. value[2] = (u8) (tmp >> 16);
  2195. value[3] = (u8) (tmp >> 24);
  2196. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2197. value, 4);
  2198. return status;
  2199. }
  2200. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  2201. {
  2202. int status = 0;
  2203. u32 value = 0;
  2204. u8 val[4] = { 0, 0, 0, 0 };
  2205. if (dev->udev->speed == USB_SPEED_HIGH) {
  2206. switch (media_type) {
  2207. case 81: /* audio */
  2208. cx231xx_info("%s: Audio enter HANC\n", __func__);
  2209. status =
  2210. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  2211. break;
  2212. case 2: /* vbi */
  2213. cx231xx_info("%s: set vanc registers\n", __func__);
  2214. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  2215. break;
  2216. case 3: /* sliced cc */
  2217. cx231xx_info("%s: set hanc registers\n", __func__);
  2218. status =
  2219. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  2220. break;
  2221. case 0: /* video */
  2222. cx231xx_info("%s: set video registers\n", __func__);
  2223. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2224. break;
  2225. case 4: /* ts1 */
  2226. cx231xx_info("%s: set ts1 registers", __func__);
  2227. if (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) {
  2228. cx231xx_info(" MPEG\n");
  2229. value &= 0xFFFFFFFC;
  2230. value |= 0x3;
  2231. status = cx231xx_mode_register(dev, TS_MODE_REG, value);
  2232. val[0] = 0x04;
  2233. val[1] = 0xA3;
  2234. val[2] = 0x3B;
  2235. val[3] = 0x00;
  2236. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2237. TS1_CFG_REG, val, 4);
  2238. val[0] = 0x00;
  2239. val[1] = 0x08;
  2240. val[2] = 0x00;
  2241. val[3] = 0x08;
  2242. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2243. TS1_LENGTH_REG, val, 4);
  2244. } else {
  2245. cx231xx_info(" BDA\n");
  2246. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2247. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x010);
  2248. }
  2249. break;
  2250. case 6: /* ts1 parallel mode */
  2251. cx231xx_info("%s: set ts1 parrallel mode registers\n",
  2252. __func__);
  2253. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2254. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  2255. break;
  2256. }
  2257. } else {
  2258. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2259. }
  2260. return status;
  2261. }
  2262. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  2263. {
  2264. int rc = -1;
  2265. u32 ep_mask = -1;
  2266. struct pcb_config *pcb_config;
  2267. /* get EP for media type */
  2268. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  2269. if (pcb_config->config_num == 1) {
  2270. switch (media_type) {
  2271. case 0: /* Video */
  2272. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2273. break;
  2274. case 1: /* Audio */
  2275. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2276. break;
  2277. case 2: /* Vbi */
  2278. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2279. break;
  2280. case 3: /* Sliced_cc */
  2281. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2282. break;
  2283. case 4: /* ts1 */
  2284. case 6: /* ts1 parallel mode */
  2285. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2286. break;
  2287. case 5: /* ts2 */
  2288. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2289. break;
  2290. }
  2291. } else if (pcb_config->config_num > 1) {
  2292. switch (media_type) {
  2293. case 0: /* Video */
  2294. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2295. break;
  2296. case 1: /* Audio */
  2297. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2298. break;
  2299. case 2: /* Vbi */
  2300. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2301. break;
  2302. case 3: /* Sliced_cc */
  2303. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2304. break;
  2305. case 4: /* ts1 */
  2306. case 6: /* ts1 parallel mode */
  2307. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2308. break;
  2309. case 5: /* ts2 */
  2310. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2311. break;
  2312. }
  2313. }
  2314. if (start) {
  2315. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  2316. if (rc < 0)
  2317. return rc;
  2318. /* enable video capture */
  2319. if (ep_mask > 0)
  2320. rc = cx231xx_start_stream(dev, ep_mask);
  2321. } else {
  2322. /* disable video capture */
  2323. if (ep_mask > 0)
  2324. rc = cx231xx_stop_stream(dev, ep_mask);
  2325. }
  2326. if (dev->mode == CX231XX_ANALOG_MODE)
  2327. ;/* do any in Analog mode */
  2328. else
  2329. ;/* do any in digital mode */
  2330. return rc;
  2331. }
  2332. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  2333. /*****************************************************************************
  2334. * G P I O B I T control functions *
  2335. ******************************************************************************/
  2336. int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2337. {
  2338. int status = 0;
  2339. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
  2340. return status;
  2341. }
  2342. int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2343. {
  2344. int status = 0;
  2345. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
  2346. return status;
  2347. }
  2348. /*
  2349. * cx231xx_set_gpio_direction
  2350. * Sets the direction of the GPIO pin to input or output
  2351. *
  2352. * Parameters :
  2353. * pin_number : The GPIO Pin number to program the direction for
  2354. * from 0 to 31
  2355. * pin_value : The Direction of the GPIO Pin under reference.
  2356. * 0 = Input direction
  2357. * 1 = Output direction
  2358. */
  2359. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  2360. int pin_number, int pin_value)
  2361. {
  2362. int status = 0;
  2363. u32 value = 0;
  2364. /* Check for valid pin_number - if 32 , bail out */
  2365. if (pin_number >= 32)
  2366. return -EINVAL;
  2367. /* input */
  2368. if (pin_value == 0)
  2369. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  2370. else
  2371. value = dev->gpio_dir | (1 << pin_number);
  2372. status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
  2373. /* cache the value for future */
  2374. dev->gpio_dir = value;
  2375. return status;
  2376. }
  2377. /*
  2378. * cx231xx_set_gpio_value
  2379. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  2380. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  2381. *
  2382. * Parameters :
  2383. * pin_number : The GPIO Pin number to program the direction for
  2384. * pin_value : The value of the GPIO Pin under reference.
  2385. * 0 = set it to 0
  2386. * 1 = set it to 1
  2387. */
  2388. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  2389. {
  2390. int status = 0;
  2391. u32 value = 0;
  2392. /* Check for valid pin_number - if 0xFF , bail out */
  2393. if (pin_number >= 32)
  2394. return -EINVAL;
  2395. /* first do a sanity check - if the Pin is not output, make it output */
  2396. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  2397. /* It was in input mode */
  2398. value = dev->gpio_dir | (1 << pin_number);
  2399. dev->gpio_dir = value;
  2400. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2401. (u8 *) &dev->gpio_val);
  2402. value = 0;
  2403. }
  2404. if (pin_value == 0)
  2405. value = dev->gpio_val & (~(1 << pin_number));
  2406. else
  2407. value = dev->gpio_val | (1 << pin_number);
  2408. /* store the value */
  2409. dev->gpio_val = value;
  2410. /* toggle bit0 of GP_IO */
  2411. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2412. return status;
  2413. }
  2414. /*****************************************************************************
  2415. * G P I O I2C related functions *
  2416. ******************************************************************************/
  2417. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  2418. {
  2419. int status = 0;
  2420. /* set SCL to output 1 ; set SDA to output 1 */
  2421. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2422. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2423. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2424. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2425. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2426. if (status < 0)
  2427. return -EINVAL;
  2428. /* set SCL to output 1; set SDA to output 0 */
  2429. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2430. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2431. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2432. if (status < 0)
  2433. return -EINVAL;
  2434. /* set SCL to output 0; set SDA to output 0 */
  2435. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2436. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2437. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2438. if (status < 0)
  2439. return -EINVAL;
  2440. return status;
  2441. }
  2442. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  2443. {
  2444. int status = 0;
  2445. /* set SCL to output 0; set SDA to output 0 */
  2446. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2447. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2448. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2449. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2450. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2451. if (status < 0)
  2452. return -EINVAL;
  2453. /* set SCL to output 1; set SDA to output 0 */
  2454. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2455. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2456. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2457. if (status < 0)
  2458. return -EINVAL;
  2459. /* set SCL to input ,release SCL cable control
  2460. set SDA to input ,release SDA cable control */
  2461. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2462. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2463. status =
  2464. cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2465. if (status < 0)
  2466. return -EINVAL;
  2467. return status;
  2468. }
  2469. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  2470. {
  2471. int status = 0;
  2472. u8 i;
  2473. /* set SCL to output ; set SDA to output */
  2474. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2475. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2476. for (i = 0; i < 8; i++) {
  2477. if (((data << i) & 0x80) == 0) {
  2478. /* set SCL to output 0; set SDA to output 0 */
  2479. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2480. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2481. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2482. (u8 *)&dev->gpio_val);
  2483. /* set SCL to output 1; set SDA to output 0 */
  2484. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2485. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2486. (u8 *)&dev->gpio_val);
  2487. /* set SCL to output 0; set SDA to output 0 */
  2488. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2489. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2490. (u8 *)&dev->gpio_val);
  2491. } else {
  2492. /* set SCL to output 0; set SDA to output 1 */
  2493. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2494. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2495. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2496. (u8 *)&dev->gpio_val);
  2497. /* set SCL to output 1; set SDA to output 1 */
  2498. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2499. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2500. (u8 *)&dev->gpio_val);
  2501. /* set SCL to output 0; set SDA to output 1 */
  2502. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2503. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2504. (u8 *)&dev->gpio_val);
  2505. }
  2506. }
  2507. return status;
  2508. }
  2509. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 *buf)
  2510. {
  2511. u8 value = 0;
  2512. int status = 0;
  2513. u32 gpio_logic_value = 0;
  2514. u8 i;
  2515. /* read byte */
  2516. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2517. /* set SCL to output 0; set SDA to input */
  2518. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2519. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2520. (u8 *)&dev->gpio_val);
  2521. /* set SCL to output 1; set SDA to input */
  2522. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2523. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2524. (u8 *)&dev->gpio_val);
  2525. /* get SDA data bit */
  2526. gpio_logic_value = dev->gpio_val;
  2527. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2528. (u8 *)&dev->gpio_val);
  2529. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2530. value |= (1 << (8 - i - 1));
  2531. dev->gpio_val = gpio_logic_value;
  2532. }
  2533. /* set SCL to output 0,finish the read latest SCL signal.
  2534. !!!set SDA to input, never to modify SDA direction at
  2535. the same times */
  2536. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2537. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2538. /* store the value */
  2539. *buf = value & 0xff;
  2540. return status;
  2541. }
  2542. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2543. {
  2544. int status = 0;
  2545. u32 gpio_logic_value = 0;
  2546. int nCnt = 10;
  2547. int nInit = nCnt;
  2548. /* clock stretch; set SCL to input; set SDA to input;
  2549. get SCL value till SCL = 1 */
  2550. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2551. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2552. gpio_logic_value = dev->gpio_val;
  2553. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2554. do {
  2555. msleep(2);
  2556. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2557. (u8 *)&dev->gpio_val);
  2558. nCnt--;
  2559. } while (((dev->gpio_val &
  2560. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2561. (nCnt > 0));
  2562. if (nCnt == 0)
  2563. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2564. nInit * 10);
  2565. /*
  2566. * readAck
  2567. * through clock stretch, slave has given a SCL signal,
  2568. * so the SDA data can be directly read.
  2569. */
  2570. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2571. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2572. dev->gpio_val = gpio_logic_value;
  2573. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2574. status = 0;
  2575. } else {
  2576. dev->gpio_val = gpio_logic_value;
  2577. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2578. }
  2579. /* read SDA end, set the SCL to output 0, after this operation,
  2580. SDA direction can be changed. */
  2581. dev->gpio_val = gpio_logic_value;
  2582. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2583. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2584. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2585. return status;
  2586. }
  2587. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2588. {
  2589. int status = 0;
  2590. /* set SDA to ouput */
  2591. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2592. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2593. /* set SCL = 0 (output); set SDA = 0 (output) */
  2594. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2595. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2596. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2597. /* set SCL = 1 (output); set SDA = 0 (output) */
  2598. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2599. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2600. /* set SCL = 0 (output); set SDA = 0 (output) */
  2601. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2602. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2603. /* set SDA to input,and then the slave will read data from SDA. */
  2604. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2605. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2606. return status;
  2607. }
  2608. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2609. {
  2610. int status = 0;
  2611. /* set scl to output ; set sda to input */
  2612. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2613. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2614. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2615. /* set scl to output 0; set sda to input */
  2616. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2617. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2618. /* set scl to output 1; set sda to input */
  2619. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2620. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2621. return status;
  2622. }
  2623. /*****************************************************************************
  2624. * G P I O I2C related functions *
  2625. ******************************************************************************/
  2626. /* cx231xx_gpio_i2c_read
  2627. * Function to read data from gpio based I2C interface
  2628. */
  2629. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2630. {
  2631. int status = 0;
  2632. int i = 0;
  2633. /* get the lock */
  2634. mutex_lock(&dev->gpio_i2c_lock);
  2635. /* start */
  2636. status = cx231xx_gpio_i2c_start(dev);
  2637. /* write dev_addr */
  2638. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2639. /* readAck */
  2640. status = cx231xx_gpio_i2c_read_ack(dev);
  2641. /* read data */
  2642. for (i = 0; i < len; i++) {
  2643. /* read data */
  2644. buf[i] = 0;
  2645. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2646. if ((i + 1) != len) {
  2647. /* only do write ack if we more length */
  2648. status = cx231xx_gpio_i2c_write_ack(dev);
  2649. }
  2650. }
  2651. /* write NAK - inform reads are complete */
  2652. status = cx231xx_gpio_i2c_write_nak(dev);
  2653. /* write end */
  2654. status = cx231xx_gpio_i2c_end(dev);
  2655. /* release the lock */
  2656. mutex_unlock(&dev->gpio_i2c_lock);
  2657. return status;
  2658. }
  2659. /* cx231xx_gpio_i2c_write
  2660. * Function to write data to gpio based I2C interface
  2661. */
  2662. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2663. {
  2664. int status = 0;
  2665. int i = 0;
  2666. /* get the lock */
  2667. mutex_lock(&dev->gpio_i2c_lock);
  2668. /* start */
  2669. status = cx231xx_gpio_i2c_start(dev);
  2670. /* write dev_addr */
  2671. status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2672. /* read Ack */
  2673. status = cx231xx_gpio_i2c_read_ack(dev);
  2674. for (i = 0; i < len; i++) {
  2675. /* Write data */
  2676. status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2677. /* read Ack */
  2678. status = cx231xx_gpio_i2c_read_ack(dev);
  2679. }
  2680. /* write End */
  2681. status = cx231xx_gpio_i2c_end(dev);
  2682. /* release the lock */
  2683. mutex_unlock(&dev->gpio_i2c_lock);
  2684. return 0;
  2685. }