tlbflush.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. #ifndef _ASM_POWERPC_TLBFLUSH_H
  2. #define _ASM_POWERPC_TLBFLUSH_H
  3. /*
  4. * TLB flushing:
  5. *
  6. * - flush_tlb_mm(mm) flushes the specified mm context TLB's
  7. * - flush_tlb_page(vma, vmaddr) flushes one page
  8. * - local_flush_tlb_page(vmaddr) flushes one page on the local processor
  9. * - flush_tlb_page_nohash(vma, vmaddr) flushes one page if SW loaded TLB
  10. * - flush_tlb_range(vma, start, end) flushes a range of pages
  11. * - flush_tlb_kernel_range(start, end) flushes a range of kernel pages
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #ifdef __KERNEL__
  19. #if defined(CONFIG_4xx) || defined(CONFIG_8xx) || defined(CONFIG_FSL_BOOKE)
  20. /*
  21. * TLB flushing for software loaded TLB chips
  22. *
  23. * TODO: (CONFIG_FSL_BOOKE) determine if flush_tlb_range &
  24. * flush_tlb_kernel_range are best implemented as tlbia vs
  25. * specific tlbie's
  26. */
  27. #include <linux/mm.h>
  28. extern void _tlbie(unsigned long address, unsigned int pid);
  29. extern void _tlbil_all(void);
  30. extern void _tlbil_pid(unsigned int pid);
  31. extern void _tlbil_va(unsigned long address, unsigned int pid);
  32. #if defined(CONFIG_40x) || defined(CONFIG_8xx)
  33. #define _tlbia() asm volatile ("tlbia; sync" : : : "memory")
  34. #else /* CONFIG_44x || CONFIG_FSL_BOOKE */
  35. extern void _tlbia(void);
  36. #endif
  37. static inline void local_flush_tlb_mm(struct mm_struct *mm)
  38. {
  39. _tlbil_pid(mm->context.id);
  40. }
  41. static inline void flush_tlb_mm(struct mm_struct *mm)
  42. {
  43. _tlbil_pid(mm->context.id);
  44. }
  45. static inline void local_flush_tlb_page(unsigned long vmaddr)
  46. {
  47. _tlbil_va(vmaddr, 0);
  48. }
  49. static inline void flush_tlb_page(struct vm_area_struct *vma,
  50. unsigned long vmaddr)
  51. {
  52. _tlbil_va(vmaddr, vma ? vma->vm_mm->context.id : 0);
  53. }
  54. static inline void flush_tlb_page_nohash(struct vm_area_struct *vma,
  55. unsigned long vmaddr)
  56. {
  57. flush_tlb_page(vma, vmaddr);
  58. }
  59. static inline void flush_tlb_range(struct vm_area_struct *vma,
  60. unsigned long start, unsigned long end)
  61. {
  62. _tlbil_pid(vma->vm_mm->context.id);
  63. }
  64. static inline void flush_tlb_kernel_range(unsigned long start,
  65. unsigned long end)
  66. {
  67. _tlbil_pid(0);
  68. }
  69. #elif defined(CONFIG_PPC32)
  70. /*
  71. * TLB flushing for "classic" hash-MMMU 32-bit CPUs, 6xx, 7xx, 7xxx
  72. */
  73. extern void _tlbie(unsigned long address);
  74. extern void _tlbia(void);
  75. extern void flush_tlb_mm(struct mm_struct *mm);
  76. extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr);
  77. extern void flush_tlb_page_nohash(struct vm_area_struct *vma, unsigned long addr);
  78. extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  79. unsigned long end);
  80. extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
  81. static inline void local_flush_tlb_page(unsigned long vmaddr)
  82. {
  83. flush_tlb_page(NULL, vmaddr);
  84. }
  85. #else
  86. /*
  87. * TLB flushing for 64-bit has-MMU CPUs
  88. */
  89. #include <linux/percpu.h>
  90. #include <asm/page.h>
  91. #define PPC64_TLB_BATCH_NR 192
  92. struct ppc64_tlb_batch {
  93. int active;
  94. unsigned long index;
  95. struct mm_struct *mm;
  96. real_pte_t pte[PPC64_TLB_BATCH_NR];
  97. unsigned long vaddr[PPC64_TLB_BATCH_NR];
  98. unsigned int psize;
  99. int ssize;
  100. };
  101. DECLARE_PER_CPU(struct ppc64_tlb_batch, ppc64_tlb_batch);
  102. extern void __flush_tlb_pending(struct ppc64_tlb_batch *batch);
  103. extern void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
  104. pte_t *ptep, unsigned long pte, int huge);
  105. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  106. static inline void arch_enter_lazy_mmu_mode(void)
  107. {
  108. struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
  109. batch->active = 1;
  110. }
  111. static inline void arch_leave_lazy_mmu_mode(void)
  112. {
  113. struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
  114. if (batch->index)
  115. __flush_tlb_pending(batch);
  116. batch->active = 0;
  117. }
  118. #define arch_flush_lazy_mmu_mode() do {} while (0)
  119. extern void flush_hash_page(unsigned long va, real_pte_t pte, int psize,
  120. int ssize, int local);
  121. extern void flush_hash_range(unsigned long number, int local);
  122. static inline void flush_tlb_mm(struct mm_struct *mm)
  123. {
  124. }
  125. static inline void local_flush_tlb_page(unsigned long vmaddr)
  126. {
  127. }
  128. static inline void flush_tlb_page(struct vm_area_struct *vma,
  129. unsigned long vmaddr)
  130. {
  131. }
  132. static inline void flush_tlb_page_nohash(struct vm_area_struct *vma,
  133. unsigned long vmaddr)
  134. {
  135. }
  136. static inline void flush_tlb_range(struct vm_area_struct *vma,
  137. unsigned long start, unsigned long end)
  138. {
  139. }
  140. static inline void flush_tlb_kernel_range(unsigned long start,
  141. unsigned long end)
  142. {
  143. }
  144. /* Private function for use by PCI IO mapping code */
  145. extern void __flush_hash_table_range(struct mm_struct *mm, unsigned long start,
  146. unsigned long end);
  147. #endif
  148. #endif /*__KERNEL__ */
  149. #endif /* _ASM_POWERPC_TLBFLUSH_H */