hda_intel.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. module_param(index, int, 0444);
  56. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  57. module_param(id, charp, 0444);
  58. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  59. module_param(model, charp, 0444);
  60. MODULE_PARM_DESC(model, "Use the given board model.");
  61. module_param(position_fix, int, 0444);
  62. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  63. module_param(probe_mask, int, 0444);
  64. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  65. module_param(single_cmd, bool, 0444);
  66. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  67. /* just for backward compatibility */
  68. static int enable;
  69. module_param(enable, bool, 0444);
  70. MODULE_LICENSE("GPL");
  71. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  72. "{Intel, ICH6M},"
  73. "{Intel, ICH7},"
  74. "{Intel, ESB2},"
  75. "{Intel, ICH8},"
  76. "{ATI, SB450},"
  77. "{ATI, SB600},"
  78. "{VIA, VT8251},"
  79. "{VIA, VT8237A},"
  80. "{SiS, SIS966},"
  81. "{ULI, M5461}}");
  82. MODULE_DESCRIPTION("Intel HDA driver");
  83. #define SFX "hda-intel: "
  84. /*
  85. * registers
  86. */
  87. #define ICH6_REG_GCAP 0x00
  88. #define ICH6_REG_VMIN 0x02
  89. #define ICH6_REG_VMAJ 0x03
  90. #define ICH6_REG_OUTPAY 0x04
  91. #define ICH6_REG_INPAY 0x06
  92. #define ICH6_REG_GCTL 0x08
  93. #define ICH6_REG_WAKEEN 0x0c
  94. #define ICH6_REG_STATESTS 0x0e
  95. #define ICH6_REG_GSTS 0x10
  96. #define ICH6_REG_INTCTL 0x20
  97. #define ICH6_REG_INTSTS 0x24
  98. #define ICH6_REG_WALCLK 0x30
  99. #define ICH6_REG_SYNC 0x34
  100. #define ICH6_REG_CORBLBASE 0x40
  101. #define ICH6_REG_CORBUBASE 0x44
  102. #define ICH6_REG_CORBWP 0x48
  103. #define ICH6_REG_CORBRP 0x4A
  104. #define ICH6_REG_CORBCTL 0x4c
  105. #define ICH6_REG_CORBSTS 0x4d
  106. #define ICH6_REG_CORBSIZE 0x4e
  107. #define ICH6_REG_RIRBLBASE 0x50
  108. #define ICH6_REG_RIRBUBASE 0x54
  109. #define ICH6_REG_RIRBWP 0x58
  110. #define ICH6_REG_RINTCNT 0x5a
  111. #define ICH6_REG_RIRBCTL 0x5c
  112. #define ICH6_REG_RIRBSTS 0x5d
  113. #define ICH6_REG_RIRBSIZE 0x5e
  114. #define ICH6_REG_IC 0x60
  115. #define ICH6_REG_IR 0x64
  116. #define ICH6_REG_IRS 0x68
  117. #define ICH6_IRS_VALID (1<<1)
  118. #define ICH6_IRS_BUSY (1<<0)
  119. #define ICH6_REG_DPLBASE 0x70
  120. #define ICH6_REG_DPUBASE 0x74
  121. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  122. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  123. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  124. /* stream register offsets from stream base */
  125. #define ICH6_REG_SD_CTL 0x00
  126. #define ICH6_REG_SD_STS 0x03
  127. #define ICH6_REG_SD_LPIB 0x04
  128. #define ICH6_REG_SD_CBL 0x08
  129. #define ICH6_REG_SD_LVI 0x0c
  130. #define ICH6_REG_SD_FIFOW 0x0e
  131. #define ICH6_REG_SD_FIFOSIZE 0x10
  132. #define ICH6_REG_SD_FORMAT 0x12
  133. #define ICH6_REG_SD_BDLPL 0x18
  134. #define ICH6_REG_SD_BDLPU 0x1c
  135. /* PCI space */
  136. #define ICH6_PCIREG_TCSEL 0x44
  137. /*
  138. * other constants
  139. */
  140. /* max number of SDs */
  141. /* ICH, ATI and VIA have 4 playback and 4 capture */
  142. #define ICH6_CAPTURE_INDEX 0
  143. #define ICH6_NUM_CAPTURE 4
  144. #define ICH6_PLAYBACK_INDEX 4
  145. #define ICH6_NUM_PLAYBACK 4
  146. /* ULI has 6 playback and 5 capture */
  147. #define ULI_CAPTURE_INDEX 0
  148. #define ULI_NUM_CAPTURE 5
  149. #define ULI_PLAYBACK_INDEX 5
  150. #define ULI_NUM_PLAYBACK 6
  151. /* this number is statically defined for simplicity */
  152. #define MAX_AZX_DEV 16
  153. /* max number of fragments - we may use more if allocating more pages for BDL */
  154. #define BDL_SIZE PAGE_ALIGN(8192)
  155. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  156. /* max buffer size - no h/w limit, you can increase as you like */
  157. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  158. /* max number of PCM devics per card */
  159. #define AZX_MAX_AUDIO_PCMS 6
  160. #define AZX_MAX_MODEM_PCMS 2
  161. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  162. /* RIRB int mask: overrun[2], response[0] */
  163. #define RIRB_INT_RESPONSE 0x01
  164. #define RIRB_INT_OVERRUN 0x04
  165. #define RIRB_INT_MASK 0x05
  166. /* STATESTS int mask: SD2,SD1,SD0 */
  167. #define STATESTS_INT_MASK 0x07
  168. #define AZX_MAX_CODECS 4
  169. /* SD_CTL bits */
  170. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  171. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  172. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  173. #define SD_CTL_STREAM_TAG_SHIFT 20
  174. /* SD_CTL and SD_STS */
  175. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  176. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  177. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  178. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  179. /* SD_STS */
  180. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  181. /* INTCTL and INTSTS */
  182. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  183. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  184. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  185. /* GCTL unsolicited response enable bit */
  186. #define ICH6_GCTL_UREN (1<<8)
  187. /* GCTL reset bit */
  188. #define ICH6_GCTL_RESET (1<<0)
  189. /* CORB/RIRB control, read/write pointer */
  190. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  191. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  192. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  193. /* below are so far hardcoded - should read registers in future */
  194. #define ICH6_MAX_CORB_ENTRIES 256
  195. #define ICH6_MAX_RIRB_ENTRIES 256
  196. /* position fix mode */
  197. enum {
  198. POS_FIX_AUTO,
  199. POS_FIX_NONE,
  200. POS_FIX_POSBUF,
  201. POS_FIX_FIFO,
  202. };
  203. /* Defines for ATI HD Audio support in SB450 south bridge */
  204. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  205. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  206. /* Defines for Nvidia HDA support */
  207. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  208. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  209. /*
  210. */
  211. struct azx_dev {
  212. u32 *bdl; /* virtual address of the BDL */
  213. dma_addr_t bdl_addr; /* physical address of the BDL */
  214. volatile u32 *posbuf; /* position buffer pointer */
  215. unsigned int bufsize; /* size of the play buffer in bytes */
  216. unsigned int fragsize; /* size of each period in bytes */
  217. unsigned int frags; /* number for period in the play buffer */
  218. unsigned int fifo_size; /* FIFO size */
  219. void __iomem *sd_addr; /* stream descriptor pointer */
  220. u32 sd_int_sta_mask; /* stream int status mask */
  221. /* pcm support */
  222. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  223. unsigned int format_val; /* format value to be set in the controller and the codec */
  224. unsigned char stream_tag; /* assigned stream */
  225. unsigned char index; /* stream index */
  226. /* for sanity check of position buffer */
  227. unsigned int period_intr;
  228. unsigned int opened: 1;
  229. unsigned int running: 1;
  230. };
  231. /* CORB/RIRB */
  232. struct azx_rb {
  233. u32 *buf; /* CORB/RIRB buffer
  234. * Each CORB entry is 4byte, RIRB is 8byte
  235. */
  236. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  237. /* for RIRB */
  238. unsigned short rp, wp; /* read/write pointers */
  239. int cmds; /* number of pending requests */
  240. u32 res; /* last read value */
  241. };
  242. struct azx {
  243. struct snd_card *card;
  244. struct pci_dev *pci;
  245. /* chip type specific */
  246. int driver_type;
  247. int playback_streams;
  248. int playback_index_offset;
  249. int capture_streams;
  250. int capture_index_offset;
  251. int num_streams;
  252. /* pci resources */
  253. unsigned long addr;
  254. void __iomem *remap_addr;
  255. int irq;
  256. /* locks */
  257. spinlock_t reg_lock;
  258. struct mutex open_mutex;
  259. /* streams (x num_streams) */
  260. struct azx_dev *azx_dev;
  261. /* PCM */
  262. unsigned int pcm_devs;
  263. struct snd_pcm *pcm[AZX_MAX_PCMS];
  264. /* HD codec */
  265. unsigned short codec_mask;
  266. struct hda_bus *bus;
  267. /* CORB/RIRB */
  268. struct azx_rb corb;
  269. struct azx_rb rirb;
  270. /* BDL, CORB/RIRB and position buffers */
  271. struct snd_dma_buffer bdl;
  272. struct snd_dma_buffer rb;
  273. struct snd_dma_buffer posbuf;
  274. /* flags */
  275. int position_fix;
  276. unsigned int initialized: 1;
  277. unsigned int single_cmd: 1;
  278. };
  279. /* driver types */
  280. enum {
  281. AZX_DRIVER_ICH,
  282. AZX_DRIVER_ATI,
  283. AZX_DRIVER_VIA,
  284. AZX_DRIVER_SIS,
  285. AZX_DRIVER_ULI,
  286. AZX_DRIVER_NVIDIA,
  287. };
  288. static char *driver_short_names[] __devinitdata = {
  289. [AZX_DRIVER_ICH] = "HDA Intel",
  290. [AZX_DRIVER_ATI] = "HDA ATI SB",
  291. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  292. [AZX_DRIVER_SIS] = "HDA SIS966",
  293. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  294. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  295. };
  296. /*
  297. * macros for easy use
  298. */
  299. #define azx_writel(chip,reg,value) \
  300. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  301. #define azx_readl(chip,reg) \
  302. readl((chip)->remap_addr + ICH6_REG_##reg)
  303. #define azx_writew(chip,reg,value) \
  304. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  305. #define azx_readw(chip,reg) \
  306. readw((chip)->remap_addr + ICH6_REG_##reg)
  307. #define azx_writeb(chip,reg,value) \
  308. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  309. #define azx_readb(chip,reg) \
  310. readb((chip)->remap_addr + ICH6_REG_##reg)
  311. #define azx_sd_writel(dev,reg,value) \
  312. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  313. #define azx_sd_readl(dev,reg) \
  314. readl((dev)->sd_addr + ICH6_REG_##reg)
  315. #define azx_sd_writew(dev,reg,value) \
  316. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  317. #define azx_sd_readw(dev,reg) \
  318. readw((dev)->sd_addr + ICH6_REG_##reg)
  319. #define azx_sd_writeb(dev,reg,value) \
  320. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  321. #define azx_sd_readb(dev,reg) \
  322. readb((dev)->sd_addr + ICH6_REG_##reg)
  323. /* for pcm support */
  324. #define get_azx_dev(substream) (substream->runtime->private_data)
  325. /* Get the upper 32bit of the given dma_addr_t
  326. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  327. */
  328. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  329. /*
  330. * Interface for HD codec
  331. */
  332. /*
  333. * CORB / RIRB interface
  334. */
  335. static int azx_alloc_cmd_io(struct azx *chip)
  336. {
  337. int err;
  338. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  339. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  340. PAGE_SIZE, &chip->rb);
  341. if (err < 0) {
  342. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  343. return err;
  344. }
  345. return 0;
  346. }
  347. static void azx_init_cmd_io(struct azx *chip)
  348. {
  349. /* CORB set up */
  350. chip->corb.addr = chip->rb.addr;
  351. chip->corb.buf = (u32 *)chip->rb.area;
  352. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  353. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  354. /* set the corb size to 256 entries (ULI requires explicitly) */
  355. azx_writeb(chip, CORBSIZE, 0x02);
  356. /* set the corb write pointer to 0 */
  357. azx_writew(chip, CORBWP, 0);
  358. /* reset the corb hw read pointer */
  359. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  360. /* enable corb dma */
  361. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  362. /* RIRB set up */
  363. chip->rirb.addr = chip->rb.addr + 2048;
  364. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  365. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  366. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  367. /* set the rirb size to 256 entries (ULI requires explicitly) */
  368. azx_writeb(chip, RIRBSIZE, 0x02);
  369. /* reset the rirb hw write pointer */
  370. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  371. /* set N=1, get RIRB response interrupt for new entry */
  372. azx_writew(chip, RINTCNT, 1);
  373. /* enable rirb dma and response irq */
  374. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  375. chip->rirb.rp = chip->rirb.cmds = 0;
  376. }
  377. static void azx_free_cmd_io(struct azx *chip)
  378. {
  379. /* disable ringbuffer DMAs */
  380. azx_writeb(chip, RIRBCTL, 0);
  381. azx_writeb(chip, CORBCTL, 0);
  382. }
  383. /* send a command */
  384. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  385. unsigned int verb, unsigned int para)
  386. {
  387. struct azx *chip = codec->bus->private_data;
  388. unsigned int wp;
  389. u32 val;
  390. val = (u32)(codec->addr & 0x0f) << 28;
  391. val |= (u32)direct << 27;
  392. val |= (u32)nid << 20;
  393. val |= verb << 8;
  394. val |= para;
  395. /* add command to corb */
  396. wp = azx_readb(chip, CORBWP);
  397. wp++;
  398. wp %= ICH6_MAX_CORB_ENTRIES;
  399. spin_lock_irq(&chip->reg_lock);
  400. chip->rirb.cmds++;
  401. chip->corb.buf[wp] = cpu_to_le32(val);
  402. azx_writel(chip, CORBWP, wp);
  403. spin_unlock_irq(&chip->reg_lock);
  404. return 0;
  405. }
  406. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  407. /* retrieve RIRB entry - called from interrupt handler */
  408. static void azx_update_rirb(struct azx *chip)
  409. {
  410. unsigned int rp, wp;
  411. u32 res, res_ex;
  412. wp = azx_readb(chip, RIRBWP);
  413. if (wp == chip->rirb.wp)
  414. return;
  415. chip->rirb.wp = wp;
  416. while (chip->rirb.rp != wp) {
  417. chip->rirb.rp++;
  418. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  419. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  420. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  421. res = le32_to_cpu(chip->rirb.buf[rp]);
  422. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  423. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  424. else if (chip->rirb.cmds) {
  425. chip->rirb.cmds--;
  426. chip->rirb.res = res;
  427. }
  428. }
  429. }
  430. /* receive a response */
  431. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  432. {
  433. struct azx *chip = codec->bus->private_data;
  434. int timeout = 50;
  435. while (chip->rirb.cmds) {
  436. if (! --timeout) {
  437. snd_printk(KERN_ERR
  438. "hda_intel: azx_get_response timeout, "
  439. "switching to single_cmd mode...\n");
  440. chip->rirb.rp = azx_readb(chip, RIRBWP);
  441. chip->rirb.cmds = 0;
  442. /* switch to single_cmd mode */
  443. chip->single_cmd = 1;
  444. azx_free_cmd_io(chip);
  445. return -1;
  446. }
  447. msleep(1);
  448. }
  449. return chip->rirb.res; /* the last value */
  450. }
  451. /*
  452. * Use the single immediate command instead of CORB/RIRB for simplicity
  453. *
  454. * Note: according to Intel, this is not preferred use. The command was
  455. * intended for the BIOS only, and may get confused with unsolicited
  456. * responses. So, we shouldn't use it for normal operation from the
  457. * driver.
  458. * I left the codes, however, for debugging/testing purposes.
  459. */
  460. /* send a command */
  461. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  462. int direct, unsigned int verb,
  463. unsigned int para)
  464. {
  465. struct azx *chip = codec->bus->private_data;
  466. u32 val;
  467. int timeout = 50;
  468. val = (u32)(codec->addr & 0x0f) << 28;
  469. val |= (u32)direct << 27;
  470. val |= (u32)nid << 20;
  471. val |= verb << 8;
  472. val |= para;
  473. while (timeout--) {
  474. /* check ICB busy bit */
  475. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  476. /* Clear IRV valid bit */
  477. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  478. azx_writel(chip, IC, val);
  479. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  480. return 0;
  481. }
  482. udelay(1);
  483. }
  484. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  485. return -EIO;
  486. }
  487. /* receive a response */
  488. static unsigned int azx_single_get_response(struct hda_codec *codec)
  489. {
  490. struct azx *chip = codec->bus->private_data;
  491. int timeout = 50;
  492. while (timeout--) {
  493. /* check IRV busy bit */
  494. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  495. return azx_readl(chip, IR);
  496. udelay(1);
  497. }
  498. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  499. return (unsigned int)-1;
  500. }
  501. /*
  502. * The below are the main callbacks from hda_codec.
  503. *
  504. * They are just the skeleton to call sub-callbacks according to the
  505. * current setting of chip->single_cmd.
  506. */
  507. /* send a command */
  508. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  509. int direct, unsigned int verb,
  510. unsigned int para)
  511. {
  512. struct azx *chip = codec->bus->private_data;
  513. if (chip->single_cmd)
  514. return azx_single_send_cmd(codec, nid, direct, verb, para);
  515. else
  516. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  517. }
  518. /* get a response */
  519. static unsigned int azx_get_response(struct hda_codec *codec)
  520. {
  521. struct azx *chip = codec->bus->private_data;
  522. if (chip->single_cmd)
  523. return azx_single_get_response(codec);
  524. else
  525. return azx_rirb_get_response(codec);
  526. }
  527. /* reset codec link */
  528. static int azx_reset(struct azx *chip)
  529. {
  530. int count;
  531. /* reset controller */
  532. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  533. count = 50;
  534. while (azx_readb(chip, GCTL) && --count)
  535. msleep(1);
  536. /* delay for >= 100us for codec PLL to settle per spec
  537. * Rev 0.9 section 5.5.1
  538. */
  539. msleep(1);
  540. /* Bring controller out of reset */
  541. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  542. count = 50;
  543. while (! azx_readb(chip, GCTL) && --count)
  544. msleep(1);
  545. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  546. msleep(1);
  547. /* check to see if controller is ready */
  548. if (! azx_readb(chip, GCTL)) {
  549. snd_printd("azx_reset: controller not ready!\n");
  550. return -EBUSY;
  551. }
  552. /* Accept unsolicited responses */
  553. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  554. /* detect codecs */
  555. if (! chip->codec_mask) {
  556. chip->codec_mask = azx_readw(chip, STATESTS);
  557. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  558. }
  559. return 0;
  560. }
  561. /*
  562. * Lowlevel interface
  563. */
  564. /* enable interrupts */
  565. static void azx_int_enable(struct azx *chip)
  566. {
  567. /* enable controller CIE and GIE */
  568. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  569. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  570. }
  571. /* disable interrupts */
  572. static void azx_int_disable(struct azx *chip)
  573. {
  574. int i;
  575. /* disable interrupts in stream descriptor */
  576. for (i = 0; i < chip->num_streams; i++) {
  577. struct azx_dev *azx_dev = &chip->azx_dev[i];
  578. azx_sd_writeb(azx_dev, SD_CTL,
  579. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  580. }
  581. /* disable SIE for all streams */
  582. azx_writeb(chip, INTCTL, 0);
  583. /* disable controller CIE and GIE */
  584. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  585. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  586. }
  587. /* clear interrupts */
  588. static void azx_int_clear(struct azx *chip)
  589. {
  590. int i;
  591. /* clear stream status */
  592. for (i = 0; i < chip->num_streams; i++) {
  593. struct azx_dev *azx_dev = &chip->azx_dev[i];
  594. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  595. }
  596. /* clear STATESTS */
  597. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  598. /* clear rirb status */
  599. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  600. /* clear int status */
  601. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  602. }
  603. /* start a stream */
  604. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  605. {
  606. /* enable SIE */
  607. azx_writeb(chip, INTCTL,
  608. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  609. /* set DMA start and interrupt mask */
  610. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  611. SD_CTL_DMA_START | SD_INT_MASK);
  612. }
  613. /* stop a stream */
  614. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  615. {
  616. /* stop DMA */
  617. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  618. ~(SD_CTL_DMA_START | SD_INT_MASK));
  619. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  620. /* disable SIE */
  621. azx_writeb(chip, INTCTL,
  622. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  623. }
  624. /*
  625. * initialize the chip
  626. */
  627. static void azx_init_chip(struct azx *chip)
  628. {
  629. unsigned char reg;
  630. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  631. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  632. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  633. */
  634. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  635. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  636. /* reset controller */
  637. azx_reset(chip);
  638. /* initialize interrupts */
  639. azx_int_clear(chip);
  640. azx_int_enable(chip);
  641. /* initialize the codec command I/O */
  642. if (! chip->single_cmd)
  643. azx_init_cmd_io(chip);
  644. /* program the position buffer */
  645. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  646. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  647. switch (chip->driver_type) {
  648. case AZX_DRIVER_ATI:
  649. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  650. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  651. &reg);
  652. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  653. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  654. break;
  655. case AZX_DRIVER_NVIDIA:
  656. /* For NVIDIA HDA, enable snoop */
  657. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  658. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  659. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  660. break;
  661. }
  662. }
  663. /*
  664. * interrupt handler
  665. */
  666. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  667. {
  668. struct azx *chip = dev_id;
  669. struct azx_dev *azx_dev;
  670. u32 status;
  671. int i;
  672. spin_lock(&chip->reg_lock);
  673. status = azx_readl(chip, INTSTS);
  674. if (status == 0) {
  675. spin_unlock(&chip->reg_lock);
  676. return IRQ_NONE;
  677. }
  678. for (i = 0; i < chip->num_streams; i++) {
  679. azx_dev = &chip->azx_dev[i];
  680. if (status & azx_dev->sd_int_sta_mask) {
  681. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  682. if (azx_dev->substream && azx_dev->running) {
  683. azx_dev->period_intr++;
  684. spin_unlock(&chip->reg_lock);
  685. snd_pcm_period_elapsed(azx_dev->substream);
  686. spin_lock(&chip->reg_lock);
  687. }
  688. }
  689. }
  690. /* clear rirb int */
  691. status = azx_readb(chip, RIRBSTS);
  692. if (status & RIRB_INT_MASK) {
  693. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  694. azx_update_rirb(chip);
  695. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  696. }
  697. #if 0
  698. /* clear state status int */
  699. if (azx_readb(chip, STATESTS) & 0x04)
  700. azx_writeb(chip, STATESTS, 0x04);
  701. #endif
  702. spin_unlock(&chip->reg_lock);
  703. return IRQ_HANDLED;
  704. }
  705. /*
  706. * set up BDL entries
  707. */
  708. static void azx_setup_periods(struct azx_dev *azx_dev)
  709. {
  710. u32 *bdl = azx_dev->bdl;
  711. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  712. int idx;
  713. /* reset BDL address */
  714. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  715. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  716. /* program the initial BDL entries */
  717. for (idx = 0; idx < azx_dev->frags; idx++) {
  718. unsigned int off = idx << 2; /* 4 dword step */
  719. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  720. /* program the address field of the BDL entry */
  721. bdl[off] = cpu_to_le32((u32)addr);
  722. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  723. /* program the size field of the BDL entry */
  724. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  725. /* program the IOC to enable interrupt when buffer completes */
  726. bdl[off+3] = cpu_to_le32(0x01);
  727. }
  728. }
  729. /*
  730. * set up the SD for streaming
  731. */
  732. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  733. {
  734. unsigned char val;
  735. int timeout;
  736. /* make sure the run bit is zero for SD */
  737. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  738. /* reset stream */
  739. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  740. udelay(3);
  741. timeout = 300;
  742. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  743. --timeout)
  744. ;
  745. val &= ~SD_CTL_STREAM_RESET;
  746. azx_sd_writeb(azx_dev, SD_CTL, val);
  747. udelay(3);
  748. timeout = 300;
  749. /* waiting for hardware to report that the stream is out of reset */
  750. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  751. --timeout)
  752. ;
  753. /* program the stream_tag */
  754. azx_sd_writel(azx_dev, SD_CTL,
  755. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  756. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  757. /* program the length of samples in cyclic buffer */
  758. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  759. /* program the stream format */
  760. /* this value needs to be the same as the one programmed */
  761. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  762. /* program the stream LVI (last valid index) of the BDL */
  763. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  764. /* program the BDL address */
  765. /* lower BDL address */
  766. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  767. /* upper BDL address */
  768. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  769. /* enable the position buffer */
  770. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  771. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  772. /* set the interrupt enable bits in the descriptor control register */
  773. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  774. return 0;
  775. }
  776. /*
  777. * Codec initialization
  778. */
  779. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  780. {
  781. struct hda_bus_template bus_temp;
  782. int c, codecs, err;
  783. memset(&bus_temp, 0, sizeof(bus_temp));
  784. bus_temp.private_data = chip;
  785. bus_temp.modelname = model;
  786. bus_temp.pci = chip->pci;
  787. bus_temp.ops.command = azx_send_cmd;
  788. bus_temp.ops.get_response = azx_get_response;
  789. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  790. return err;
  791. codecs = 0;
  792. for (c = 0; c < AZX_MAX_CODECS; c++) {
  793. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  794. err = snd_hda_codec_new(chip->bus, c, NULL);
  795. if (err < 0)
  796. continue;
  797. codecs++;
  798. }
  799. }
  800. if (! codecs) {
  801. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  802. return -ENXIO;
  803. }
  804. return 0;
  805. }
  806. /*
  807. * PCM support
  808. */
  809. /* assign a stream for the PCM */
  810. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  811. {
  812. int dev, i, nums;
  813. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  814. dev = chip->playback_index_offset;
  815. nums = chip->playback_streams;
  816. } else {
  817. dev = chip->capture_index_offset;
  818. nums = chip->capture_streams;
  819. }
  820. for (i = 0; i < nums; i++, dev++)
  821. if (! chip->azx_dev[dev].opened) {
  822. chip->azx_dev[dev].opened = 1;
  823. return &chip->azx_dev[dev];
  824. }
  825. return NULL;
  826. }
  827. /* release the assigned stream */
  828. static inline void azx_release_device(struct azx_dev *azx_dev)
  829. {
  830. azx_dev->opened = 0;
  831. }
  832. static struct snd_pcm_hardware azx_pcm_hw = {
  833. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  834. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  835. SNDRV_PCM_INFO_MMAP_VALID |
  836. SNDRV_PCM_INFO_PAUSE /*|*/
  837. /*SNDRV_PCM_INFO_RESUME*/),
  838. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  839. .rates = SNDRV_PCM_RATE_48000,
  840. .rate_min = 48000,
  841. .rate_max = 48000,
  842. .channels_min = 2,
  843. .channels_max = 2,
  844. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  845. .period_bytes_min = 128,
  846. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  847. .periods_min = 2,
  848. .periods_max = AZX_MAX_FRAG,
  849. .fifo_size = 0,
  850. };
  851. struct azx_pcm {
  852. struct azx *chip;
  853. struct hda_codec *codec;
  854. struct hda_pcm_stream *hinfo[2];
  855. };
  856. static int azx_pcm_open(struct snd_pcm_substream *substream)
  857. {
  858. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  859. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  860. struct azx *chip = apcm->chip;
  861. struct azx_dev *azx_dev;
  862. struct snd_pcm_runtime *runtime = substream->runtime;
  863. unsigned long flags;
  864. int err;
  865. mutex_lock(&chip->open_mutex);
  866. azx_dev = azx_assign_device(chip, substream->stream);
  867. if (azx_dev == NULL) {
  868. mutex_unlock(&chip->open_mutex);
  869. return -EBUSY;
  870. }
  871. runtime->hw = azx_pcm_hw;
  872. runtime->hw.channels_min = hinfo->channels_min;
  873. runtime->hw.channels_max = hinfo->channels_max;
  874. runtime->hw.formats = hinfo->formats;
  875. runtime->hw.rates = hinfo->rates;
  876. snd_pcm_limit_hw_rates(runtime);
  877. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  878. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  879. azx_release_device(azx_dev);
  880. mutex_unlock(&chip->open_mutex);
  881. return err;
  882. }
  883. spin_lock_irqsave(&chip->reg_lock, flags);
  884. azx_dev->substream = substream;
  885. azx_dev->running = 0;
  886. spin_unlock_irqrestore(&chip->reg_lock, flags);
  887. runtime->private_data = azx_dev;
  888. mutex_unlock(&chip->open_mutex);
  889. return 0;
  890. }
  891. static int azx_pcm_close(struct snd_pcm_substream *substream)
  892. {
  893. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  894. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  895. struct azx *chip = apcm->chip;
  896. struct azx_dev *azx_dev = get_azx_dev(substream);
  897. unsigned long flags;
  898. mutex_lock(&chip->open_mutex);
  899. spin_lock_irqsave(&chip->reg_lock, flags);
  900. azx_dev->substream = NULL;
  901. azx_dev->running = 0;
  902. spin_unlock_irqrestore(&chip->reg_lock, flags);
  903. azx_release_device(azx_dev);
  904. hinfo->ops.close(hinfo, apcm->codec, substream);
  905. mutex_unlock(&chip->open_mutex);
  906. return 0;
  907. }
  908. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  909. {
  910. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  911. }
  912. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  913. {
  914. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  915. struct azx_dev *azx_dev = get_azx_dev(substream);
  916. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  917. /* reset BDL address */
  918. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  919. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  920. azx_sd_writel(azx_dev, SD_CTL, 0);
  921. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  922. return snd_pcm_lib_free_pages(substream);
  923. }
  924. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  925. {
  926. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  927. struct azx *chip = apcm->chip;
  928. struct azx_dev *azx_dev = get_azx_dev(substream);
  929. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  930. struct snd_pcm_runtime *runtime = substream->runtime;
  931. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  932. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  933. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  934. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  935. runtime->channels,
  936. runtime->format,
  937. hinfo->maxbps);
  938. if (! azx_dev->format_val) {
  939. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  940. runtime->rate, runtime->channels, runtime->format);
  941. return -EINVAL;
  942. }
  943. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  944. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  945. azx_setup_periods(azx_dev);
  946. azx_setup_controller(chip, azx_dev);
  947. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  948. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  949. else
  950. azx_dev->fifo_size = 0;
  951. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  952. azx_dev->format_val, substream);
  953. }
  954. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  955. {
  956. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  957. struct azx_dev *azx_dev = get_azx_dev(substream);
  958. struct azx *chip = apcm->chip;
  959. int err = 0;
  960. spin_lock(&chip->reg_lock);
  961. switch (cmd) {
  962. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  963. case SNDRV_PCM_TRIGGER_RESUME:
  964. case SNDRV_PCM_TRIGGER_START:
  965. azx_stream_start(chip, azx_dev);
  966. azx_dev->running = 1;
  967. break;
  968. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  969. case SNDRV_PCM_TRIGGER_SUSPEND:
  970. case SNDRV_PCM_TRIGGER_STOP:
  971. azx_stream_stop(chip, azx_dev);
  972. azx_dev->running = 0;
  973. break;
  974. default:
  975. err = -EINVAL;
  976. }
  977. spin_unlock(&chip->reg_lock);
  978. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  979. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  980. cmd == SNDRV_PCM_TRIGGER_STOP) {
  981. int timeout = 5000;
  982. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  983. ;
  984. }
  985. return err;
  986. }
  987. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  988. {
  989. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  990. struct azx *chip = apcm->chip;
  991. struct azx_dev *azx_dev = get_azx_dev(substream);
  992. unsigned int pos;
  993. if (chip->position_fix == POS_FIX_POSBUF ||
  994. chip->position_fix == POS_FIX_AUTO) {
  995. /* use the position buffer */
  996. pos = *azx_dev->posbuf;
  997. if (chip->position_fix == POS_FIX_AUTO &&
  998. azx_dev->period_intr == 1 && ! pos) {
  999. printk(KERN_WARNING
  1000. "hda-intel: Invalid position buffer, "
  1001. "using LPIB read method instead.\n");
  1002. chip->position_fix = POS_FIX_NONE;
  1003. goto read_lpib;
  1004. }
  1005. } else {
  1006. read_lpib:
  1007. /* read LPIB */
  1008. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1009. if (chip->position_fix == POS_FIX_FIFO)
  1010. pos += azx_dev->fifo_size;
  1011. }
  1012. if (pos >= azx_dev->bufsize)
  1013. pos = 0;
  1014. return bytes_to_frames(substream->runtime, pos);
  1015. }
  1016. static struct snd_pcm_ops azx_pcm_ops = {
  1017. .open = azx_pcm_open,
  1018. .close = azx_pcm_close,
  1019. .ioctl = snd_pcm_lib_ioctl,
  1020. .hw_params = azx_pcm_hw_params,
  1021. .hw_free = azx_pcm_hw_free,
  1022. .prepare = azx_pcm_prepare,
  1023. .trigger = azx_pcm_trigger,
  1024. .pointer = azx_pcm_pointer,
  1025. };
  1026. static void azx_pcm_free(struct snd_pcm *pcm)
  1027. {
  1028. kfree(pcm->private_data);
  1029. }
  1030. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1031. struct hda_pcm *cpcm, int pcm_dev)
  1032. {
  1033. int err;
  1034. struct snd_pcm *pcm;
  1035. struct azx_pcm *apcm;
  1036. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1037. snd_assert(cpcm->name, return -EINVAL);
  1038. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1039. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1040. &pcm);
  1041. if (err < 0)
  1042. return err;
  1043. strcpy(pcm->name, cpcm->name);
  1044. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1045. if (apcm == NULL)
  1046. return -ENOMEM;
  1047. apcm->chip = chip;
  1048. apcm->codec = codec;
  1049. apcm->hinfo[0] = &cpcm->stream[0];
  1050. apcm->hinfo[1] = &cpcm->stream[1];
  1051. pcm->private_data = apcm;
  1052. pcm->private_free = azx_pcm_free;
  1053. if (cpcm->stream[0].substreams)
  1054. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1055. if (cpcm->stream[1].substreams)
  1056. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1057. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1058. snd_dma_pci_data(chip->pci),
  1059. 1024 * 64, 1024 * 128);
  1060. chip->pcm[pcm_dev] = pcm;
  1061. chip->pcm_devs = pcm_dev + 1;
  1062. return 0;
  1063. }
  1064. static int __devinit azx_pcm_create(struct azx *chip)
  1065. {
  1066. struct list_head *p;
  1067. struct hda_codec *codec;
  1068. int c, err;
  1069. int pcm_dev;
  1070. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1071. return err;
  1072. /* create audio PCMs */
  1073. pcm_dev = 0;
  1074. list_for_each(p, &chip->bus->codec_list) {
  1075. codec = list_entry(p, struct hda_codec, list);
  1076. for (c = 0; c < codec->num_pcms; c++) {
  1077. if (codec->pcm_info[c].is_modem)
  1078. continue; /* create later */
  1079. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1080. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1081. return -EINVAL;
  1082. }
  1083. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1084. if (err < 0)
  1085. return err;
  1086. pcm_dev++;
  1087. }
  1088. }
  1089. /* create modem PCMs */
  1090. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1091. list_for_each(p, &chip->bus->codec_list) {
  1092. codec = list_entry(p, struct hda_codec, list);
  1093. for (c = 0; c < codec->num_pcms; c++) {
  1094. if (! codec->pcm_info[c].is_modem)
  1095. continue; /* already created */
  1096. if (pcm_dev >= AZX_MAX_PCMS) {
  1097. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1098. return -EINVAL;
  1099. }
  1100. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1101. if (err < 0)
  1102. return err;
  1103. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1104. pcm_dev++;
  1105. }
  1106. }
  1107. return 0;
  1108. }
  1109. /*
  1110. * mixer creation - all stuff is implemented in hda module
  1111. */
  1112. static int __devinit azx_mixer_create(struct azx *chip)
  1113. {
  1114. return snd_hda_build_controls(chip->bus);
  1115. }
  1116. /*
  1117. * initialize SD streams
  1118. */
  1119. static int __devinit azx_init_stream(struct azx *chip)
  1120. {
  1121. int i;
  1122. /* initialize each stream (aka device)
  1123. * assign the starting bdl address to each stream (device) and initialize
  1124. */
  1125. for (i = 0; i < chip->num_streams; i++) {
  1126. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1127. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1128. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1129. azx_dev->bdl_addr = chip->bdl.addr + off;
  1130. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1131. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1132. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1133. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1134. azx_dev->sd_int_sta_mask = 1 << i;
  1135. /* stream tag: must be non-zero and unique */
  1136. azx_dev->index = i;
  1137. azx_dev->stream_tag = i + 1;
  1138. }
  1139. return 0;
  1140. }
  1141. #ifdef CONFIG_PM
  1142. /*
  1143. * power management
  1144. */
  1145. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1146. {
  1147. struct snd_card *card = pci_get_drvdata(pci);
  1148. struct azx *chip = card->private_data;
  1149. int i;
  1150. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1151. for (i = 0; i < chip->pcm_devs; i++)
  1152. snd_pcm_suspend_all(chip->pcm[i]);
  1153. snd_hda_suspend(chip->bus, state);
  1154. azx_free_cmd_io(chip);
  1155. pci_disable_device(pci);
  1156. pci_save_state(pci);
  1157. return 0;
  1158. }
  1159. static int azx_resume(struct pci_dev *pci)
  1160. {
  1161. struct snd_card *card = pci_get_drvdata(pci);
  1162. struct azx *chip = card->private_data;
  1163. pci_restore_state(pci);
  1164. pci_enable_device(pci);
  1165. pci_set_master(pci);
  1166. azx_init_chip(chip);
  1167. snd_hda_resume(chip->bus);
  1168. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1169. return 0;
  1170. }
  1171. #endif /* CONFIG_PM */
  1172. /*
  1173. * destructor
  1174. */
  1175. static int azx_free(struct azx *chip)
  1176. {
  1177. if (chip->initialized) {
  1178. int i;
  1179. for (i = 0; i < chip->num_streams; i++)
  1180. azx_stream_stop(chip, &chip->azx_dev[i]);
  1181. /* disable interrupts */
  1182. azx_int_disable(chip);
  1183. azx_int_clear(chip);
  1184. /* disable CORB/RIRB */
  1185. azx_free_cmd_io(chip);
  1186. /* disable position buffer */
  1187. azx_writel(chip, DPLBASE, 0);
  1188. azx_writel(chip, DPUBASE, 0);
  1189. /* wait a little for interrupts to finish */
  1190. msleep(1);
  1191. }
  1192. if (chip->remap_addr)
  1193. iounmap(chip->remap_addr);
  1194. if (chip->irq >= 0)
  1195. free_irq(chip->irq, (void*)chip);
  1196. if (chip->bdl.area)
  1197. snd_dma_free_pages(&chip->bdl);
  1198. if (chip->rb.area)
  1199. snd_dma_free_pages(&chip->rb);
  1200. if (chip->posbuf.area)
  1201. snd_dma_free_pages(&chip->posbuf);
  1202. pci_release_regions(chip->pci);
  1203. pci_disable_device(chip->pci);
  1204. kfree(chip->azx_dev);
  1205. kfree(chip);
  1206. return 0;
  1207. }
  1208. static int azx_dev_free(struct snd_device *device)
  1209. {
  1210. return azx_free(device->device_data);
  1211. }
  1212. /*
  1213. * constructor
  1214. */
  1215. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1216. int driver_type,
  1217. struct azx **rchip)
  1218. {
  1219. struct azx *chip;
  1220. int err = 0;
  1221. static struct snd_device_ops ops = {
  1222. .dev_free = azx_dev_free,
  1223. };
  1224. *rchip = NULL;
  1225. if ((err = pci_enable_device(pci)) < 0)
  1226. return err;
  1227. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1228. if (NULL == chip) {
  1229. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1230. pci_disable_device(pci);
  1231. return -ENOMEM;
  1232. }
  1233. spin_lock_init(&chip->reg_lock);
  1234. mutex_init(&chip->open_mutex);
  1235. chip->card = card;
  1236. chip->pci = pci;
  1237. chip->irq = -1;
  1238. chip->driver_type = driver_type;
  1239. chip->position_fix = position_fix;
  1240. chip->single_cmd = single_cmd;
  1241. #if BITS_PER_LONG != 64
  1242. /* Fix up base address on ULI M5461 */
  1243. if (chip->driver_type == AZX_DRIVER_ULI) {
  1244. u16 tmp3;
  1245. pci_read_config_word(pci, 0x40, &tmp3);
  1246. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1247. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1248. }
  1249. #endif
  1250. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1251. kfree(chip);
  1252. pci_disable_device(pci);
  1253. return err;
  1254. }
  1255. chip->addr = pci_resource_start(pci,0);
  1256. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1257. if (chip->remap_addr == NULL) {
  1258. snd_printk(KERN_ERR SFX "ioremap error\n");
  1259. err = -ENXIO;
  1260. goto errout;
  1261. }
  1262. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1263. "HDA Intel", (void*)chip)) {
  1264. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1265. err = -EBUSY;
  1266. goto errout;
  1267. }
  1268. chip->irq = pci->irq;
  1269. pci_set_master(pci);
  1270. synchronize_irq(chip->irq);
  1271. switch (chip->driver_type) {
  1272. case AZX_DRIVER_ULI:
  1273. chip->playback_streams = ULI_NUM_PLAYBACK;
  1274. chip->capture_streams = ULI_NUM_CAPTURE;
  1275. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1276. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1277. break;
  1278. default:
  1279. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1280. chip->capture_streams = ICH6_NUM_CAPTURE;
  1281. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1282. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1283. break;
  1284. }
  1285. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1286. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1287. if (! chip->azx_dev) {
  1288. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1289. goto errout;
  1290. }
  1291. /* allocate memory for the BDL for each stream */
  1292. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1293. BDL_SIZE, &chip->bdl)) < 0) {
  1294. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1295. goto errout;
  1296. }
  1297. /* allocate memory for the position buffer */
  1298. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1299. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1300. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1301. goto errout;
  1302. }
  1303. /* allocate CORB/RIRB */
  1304. if (! chip->single_cmd)
  1305. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1306. goto errout;
  1307. /* initialize streams */
  1308. azx_init_stream(chip);
  1309. /* initialize chip */
  1310. azx_init_chip(chip);
  1311. chip->initialized = 1;
  1312. /* codec detection */
  1313. if (! chip->codec_mask) {
  1314. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1315. err = -ENODEV;
  1316. goto errout;
  1317. }
  1318. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1319. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1320. goto errout;
  1321. }
  1322. strcpy(card->driver, "HDA-Intel");
  1323. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1324. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1325. *rchip = chip;
  1326. return 0;
  1327. errout:
  1328. azx_free(chip);
  1329. return err;
  1330. }
  1331. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1332. {
  1333. struct snd_card *card;
  1334. struct azx *chip;
  1335. int err = 0;
  1336. card = snd_card_new(index, id, THIS_MODULE, 0);
  1337. if (NULL == card) {
  1338. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1339. return -ENOMEM;
  1340. }
  1341. if ((err = azx_create(card, pci, pci_id->driver_data,
  1342. &chip)) < 0) {
  1343. snd_card_free(card);
  1344. return err;
  1345. }
  1346. card->private_data = chip;
  1347. /* create codec instances */
  1348. if ((err = azx_codec_create(chip, model)) < 0) {
  1349. snd_card_free(card);
  1350. return err;
  1351. }
  1352. /* create PCM streams */
  1353. if ((err = azx_pcm_create(chip)) < 0) {
  1354. snd_card_free(card);
  1355. return err;
  1356. }
  1357. /* create mixer controls */
  1358. if ((err = azx_mixer_create(chip)) < 0) {
  1359. snd_card_free(card);
  1360. return err;
  1361. }
  1362. snd_card_set_dev(card, &pci->dev);
  1363. if ((err = snd_card_register(card)) < 0) {
  1364. snd_card_free(card);
  1365. return err;
  1366. }
  1367. pci_set_drvdata(pci, card);
  1368. return err;
  1369. }
  1370. static void __devexit azx_remove(struct pci_dev *pci)
  1371. {
  1372. snd_card_free(pci_get_drvdata(pci));
  1373. pci_set_drvdata(pci, NULL);
  1374. }
  1375. /* PCI IDs */
  1376. static struct pci_device_id azx_ids[] = {
  1377. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1378. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1379. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1380. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1381. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1382. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1383. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1384. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1385. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1386. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1387. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1388. { 0, }
  1389. };
  1390. MODULE_DEVICE_TABLE(pci, azx_ids);
  1391. /* pci_driver definition */
  1392. static struct pci_driver driver = {
  1393. .name = "HDA Intel",
  1394. .id_table = azx_ids,
  1395. .probe = azx_probe,
  1396. .remove = __devexit_p(azx_remove),
  1397. #ifdef CONFIG_PM
  1398. .suspend = azx_suspend,
  1399. .resume = azx_resume,
  1400. #endif
  1401. };
  1402. static int __init alsa_card_azx_init(void)
  1403. {
  1404. return pci_register_driver(&driver);
  1405. }
  1406. static void __exit alsa_card_azx_exit(void)
  1407. {
  1408. pci_unregister_driver(&driver);
  1409. }
  1410. module_init(alsa_card_azx_init)
  1411. module_exit(alsa_card_azx_exit)