cs8427.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * Routines for control of the CS8427 via i2c bus
  3. * IEC958 (S/PDIF) receiver & transmitter by Cirrus Logic
  4. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  5. *
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. */
  22. #include <sound/driver.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <sound/core.h>
  27. #include <sound/control.h>
  28. #include <sound/pcm.h>
  29. #include <sound/cs8427.h>
  30. #include <sound/asoundef.h>
  31. static void snd_cs8427_reset(struct snd_i2c_device *cs8427);
  32. MODULE_AUTHOR("Jaroslav Kysela <perex@suse.cz>");
  33. MODULE_DESCRIPTION("IEC958 (S/PDIF) receiver & transmitter by Cirrus Logic");
  34. MODULE_LICENSE("GPL");
  35. #define CS8427_ADDR (0x20>>1) /* fixed address */
  36. struct cs8427_stream {
  37. struct snd_pcm_substream *substream;
  38. char hw_status[24]; /* hardware status */
  39. char def_status[24]; /* default status */
  40. char pcm_status[24]; /* PCM private status */
  41. char hw_udata[32];
  42. struct snd_kcontrol *pcm_ctl;
  43. };
  44. struct cs8427 {
  45. unsigned char regmap[0x14]; /* map of first 1 + 13 registers */
  46. unsigned int rate;
  47. unsigned int reset_timeout;
  48. struct cs8427_stream playback;
  49. struct cs8427_stream capture;
  50. };
  51. static unsigned char swapbits(unsigned char val)
  52. {
  53. int bit;
  54. unsigned char res = 0;
  55. for (bit = 0; bit < 8; bit++) {
  56. res <<= 1;
  57. res |= val & 1;
  58. val >>= 1;
  59. }
  60. return res;
  61. }
  62. int snd_cs8427_reg_write(struct snd_i2c_device *device, unsigned char reg,
  63. unsigned char val)
  64. {
  65. int err;
  66. unsigned char buf[2];
  67. buf[0] = reg & 0x7f;
  68. buf[1] = val;
  69. if ((err = snd_i2c_sendbytes(device, buf, 2)) != 2) {
  70. snd_printk(KERN_ERR "unable to send bytes 0x%02x:0x%02x to CS8427 (%i)\n", buf[0], buf[1], err);
  71. return err < 0 ? err : -EIO;
  72. }
  73. return 0;
  74. }
  75. static int snd_cs8427_reg_read(struct snd_i2c_device *device, unsigned char reg)
  76. {
  77. int err;
  78. unsigned char buf;
  79. if ((err = snd_i2c_sendbytes(device, &reg, 1)) != 1) {
  80. snd_printk(KERN_ERR "unable to send register 0x%x byte to CS8427\n", reg);
  81. return err < 0 ? err : -EIO;
  82. }
  83. if ((err = snd_i2c_readbytes(device, &buf, 1)) != 1) {
  84. snd_printk(KERN_ERR "unable to read register 0x%x byte from CS8427\n", reg);
  85. return err < 0 ? err : -EIO;
  86. }
  87. return buf;
  88. }
  89. static int snd_cs8427_select_corudata(struct snd_i2c_device *device, int udata)
  90. {
  91. struct cs8427 *chip = device->private_data;
  92. int err;
  93. udata = udata ? CS8427_BSEL : 0;
  94. if (udata != (chip->regmap[CS8427_REG_CSDATABUF] & udata)) {
  95. chip->regmap[CS8427_REG_CSDATABUF] &= ~CS8427_BSEL;
  96. chip->regmap[CS8427_REG_CSDATABUF] |= udata;
  97. err = snd_cs8427_reg_write(device, CS8427_REG_CSDATABUF,
  98. chip->regmap[CS8427_REG_CSDATABUF]);
  99. if (err < 0)
  100. return err;
  101. }
  102. return 0;
  103. }
  104. static int snd_cs8427_send_corudata(struct snd_i2c_device *device,
  105. int udata,
  106. unsigned char *ndata,
  107. int count)
  108. {
  109. struct cs8427 *chip = device->private_data;
  110. char *hw_data = udata ? chip->playback.hw_udata : chip->playback.hw_status;
  111. char data[32];
  112. int err, idx;
  113. if (!memcmp(hw_data, ndata, count))
  114. return 0;
  115. if ((err = snd_cs8427_select_corudata(device, udata)) < 0)
  116. return err;
  117. memcpy(hw_data, ndata, count);
  118. if (udata) {
  119. memset(data, 0, sizeof(data));
  120. if (memcmp(hw_data, data, count) == 0) {
  121. chip->regmap[CS8427_REG_UDATABUF] &= ~CS8427_UBMMASK;
  122. chip->regmap[CS8427_REG_UDATABUF] |= CS8427_UBMZEROS | CS8427_EFTUI;
  123. if ((err = snd_cs8427_reg_write(device, CS8427_REG_UDATABUF,
  124. chip->regmap[CS8427_REG_UDATABUF])) < 0)
  125. return err;
  126. return 0;
  127. }
  128. }
  129. data[0] = CS8427_REG_AUTOINC | CS8427_REG_CORU_DATABUF;
  130. for (idx = 0; idx < count; idx++)
  131. data[idx + 1] = swapbits(ndata[idx]);
  132. if (snd_i2c_sendbytes(device, data, count + 1) != count + 1)
  133. return -EIO;
  134. return 1;
  135. }
  136. static void snd_cs8427_free(struct snd_i2c_device *device)
  137. {
  138. kfree(device->private_data);
  139. }
  140. int snd_cs8427_create(struct snd_i2c_bus *bus,
  141. unsigned char addr,
  142. unsigned int reset_timeout,
  143. struct snd_i2c_device **r_cs8427)
  144. {
  145. static unsigned char initvals1[] = {
  146. CS8427_REG_CONTROL1 | CS8427_REG_AUTOINC,
  147. /* CS8427_REG_CONTROL1: RMCK to OMCK, valid PCM audio, disable mutes, TCBL=output */
  148. CS8427_SWCLK | CS8427_TCBLDIR,
  149. /* CS8427_REG_CONTROL2: hold last valid audio sample, RMCK=256*Fs, normal stereo operation */
  150. 0x00,
  151. /* CS8427_REG_DATAFLOW: output drivers normal operation, Tx<=serial, Rx=>serial */
  152. CS8427_TXDSERIAL | CS8427_SPDAES3RECEIVER,
  153. /* CS8427_REG_CLOCKSOURCE: Run off, CMCK=256*Fs, output time base = OMCK, input time base =
  154. recovered input clock, recovered input clock source is ILRCK changed to AES3INPUT (workaround, see snd_cs8427_reset) */
  155. CS8427_RXDILRCK,
  156. /* CS8427_REG_SERIALINPUT: Serial audio input port data format = I2S, 24-bit, 64*Fsi */
  157. CS8427_SIDEL | CS8427_SILRPOL,
  158. /* CS8427_REG_SERIALOUTPUT: Serial audio output port data format = I2S, 24-bit, 64*Fsi */
  159. CS8427_SODEL | CS8427_SOLRPOL,
  160. };
  161. static unsigned char initvals2[] = {
  162. CS8427_REG_RECVERRMASK | CS8427_REG_AUTOINC,
  163. /* CS8427_REG_RECVERRMASK: unmask the input PLL clock, V, confidence, biphase, parity status bits */
  164. /* CS8427_UNLOCK | CS8427_V | CS8427_CONF | CS8427_BIP | CS8427_PAR, */
  165. 0xff, /* set everything */
  166. /* CS8427_REG_CSDATABUF:
  167. Registers 32-55 window to CS buffer
  168. Inhibit D->E transfers from overwriting first 5 bytes of CS data.
  169. Inhibit D->E transfers (all) of CS data.
  170. Allow E->F transfer of CS data.
  171. One byte mode; both A/B channels get same written CB data.
  172. A channel info is output to chip's EMPH* pin. */
  173. CS8427_CBMR | CS8427_DETCI,
  174. /* CS8427_REG_UDATABUF:
  175. Use internal buffer to transmit User (U) data.
  176. Chip's U pin is an output.
  177. Transmit all O's for user data.
  178. Inhibit D->E transfers.
  179. Inhibit E->F transfers. */
  180. CS8427_UD | CS8427_EFTUI | CS8427_DETUI,
  181. };
  182. int err;
  183. struct cs8427 *chip;
  184. struct snd_i2c_device *device;
  185. unsigned char buf[24];
  186. if ((err = snd_i2c_device_create(bus, "CS8427", CS8427_ADDR | (addr & 7),
  187. &device)) < 0)
  188. return err;
  189. chip = device->private_data = kzalloc(sizeof(*chip), GFP_KERNEL);
  190. if (chip == NULL) {
  191. snd_i2c_device_free(device);
  192. return -ENOMEM;
  193. }
  194. device->private_free = snd_cs8427_free;
  195. snd_i2c_lock(bus);
  196. if ((err = snd_cs8427_reg_read(device, CS8427_REG_ID_AND_VER)) !=
  197. CS8427_VER8427A) {
  198. snd_i2c_unlock(bus);
  199. snd_printk(KERN_ERR "unable to find CS8427 signature "
  200. "(expected 0x%x, read 0x%x),\n",
  201. CS8427_VER8427A, err);
  202. snd_printk(KERN_ERR " initialization is not completed\n");
  203. return -EFAULT;
  204. }
  205. /* turn off run bit while making changes to configuration */
  206. if ((err = snd_cs8427_reg_write(device, CS8427_REG_CLOCKSOURCE, 0x00)) < 0)
  207. goto __fail;
  208. /* send initial values */
  209. memcpy(chip->regmap + (initvals1[0] & 0x7f), initvals1 + 1, 6);
  210. if ((err = snd_i2c_sendbytes(device, initvals1, 7)) != 7) {
  211. err = err < 0 ? err : -EIO;
  212. goto __fail;
  213. }
  214. /* Turn off CS8427 interrupt stuff that is not used in hardware */
  215. memset(buf, 0, 7);
  216. /* from address 9 to 15 */
  217. buf[0] = 9; /* register */
  218. if ((err = snd_i2c_sendbytes(device, buf, 7)) != 7)
  219. goto __fail;
  220. /* send transfer initialization sequence */
  221. memcpy(chip->regmap + (initvals2[0] & 0x7f), initvals2 + 1, 3);
  222. if ((err = snd_i2c_sendbytes(device, initvals2, 4)) != 4) {
  223. err = err < 0 ? err : -EIO;
  224. goto __fail;
  225. }
  226. /* write default channel status bytes */
  227. buf[0] = ((unsigned char)(SNDRV_PCM_DEFAULT_CON_SPDIF >> 0));
  228. buf[1] = ((unsigned char)(SNDRV_PCM_DEFAULT_CON_SPDIF >> 8));
  229. buf[2] = ((unsigned char)(SNDRV_PCM_DEFAULT_CON_SPDIF >> 16));
  230. buf[3] = ((unsigned char)(SNDRV_PCM_DEFAULT_CON_SPDIF >> 24));
  231. memset(buf + 4, 0, 24 - 4);
  232. if (snd_cs8427_send_corudata(device, 0, buf, 24) < 0)
  233. goto __fail;
  234. memcpy(chip->playback.def_status, buf, 24);
  235. memcpy(chip->playback.pcm_status, buf, 24);
  236. snd_i2c_unlock(bus);
  237. /* turn on run bit and rock'n'roll */
  238. if (reset_timeout < 1)
  239. reset_timeout = 1;
  240. chip->reset_timeout = reset_timeout;
  241. snd_cs8427_reset(device);
  242. #if 0 // it's nice for read tests
  243. {
  244. char buf[128];
  245. int xx;
  246. buf[0] = 0x81;
  247. snd_i2c_sendbytes(device, buf, 1);
  248. snd_i2c_readbytes(device, buf, 127);
  249. for (xx = 0; xx < 127; xx++)
  250. printk(KERN_DEBUG "reg[0x%x] = 0x%x\n", xx+1, buf[xx]);
  251. }
  252. #endif
  253. if (r_cs8427)
  254. *r_cs8427 = device;
  255. return 0;
  256. __fail:
  257. snd_i2c_unlock(bus);
  258. snd_i2c_device_free(device);
  259. return err < 0 ? err : -EIO;
  260. }
  261. /*
  262. * Reset the chip using run bit, also lock PLL using ILRCK and
  263. * put back AES3INPUT. This workaround is described in latest
  264. * CS8427 datasheet, otherwise TXDSERIAL will not work.
  265. */
  266. static void snd_cs8427_reset(struct snd_i2c_device *cs8427)
  267. {
  268. struct cs8427 *chip;
  269. unsigned long end_time;
  270. int data, aes3input = 0;
  271. snd_assert(cs8427, return);
  272. chip = cs8427->private_data;
  273. snd_i2c_lock(cs8427->bus);
  274. if ((chip->regmap[CS8427_REG_CLOCKSOURCE] & CS8427_RXDAES3INPUT) == CS8427_RXDAES3INPUT) /* AES3 bit is set */
  275. aes3input = 1;
  276. chip->regmap[CS8427_REG_CLOCKSOURCE] &= ~(CS8427_RUN | CS8427_RXDMASK);
  277. snd_cs8427_reg_write(cs8427, CS8427_REG_CLOCKSOURCE,
  278. chip->regmap[CS8427_REG_CLOCKSOURCE]);
  279. udelay(200);
  280. chip->regmap[CS8427_REG_CLOCKSOURCE] |= CS8427_RUN | CS8427_RXDILRCK;
  281. snd_cs8427_reg_write(cs8427, CS8427_REG_CLOCKSOURCE,
  282. chip->regmap[CS8427_REG_CLOCKSOURCE]);
  283. udelay(200);
  284. snd_i2c_unlock(cs8427->bus);
  285. end_time = jiffies + chip->reset_timeout;
  286. while (time_after_eq(end_time, jiffies)) {
  287. snd_i2c_lock(cs8427->bus);
  288. data = snd_cs8427_reg_read(cs8427, CS8427_REG_RECVERRORS);
  289. snd_i2c_unlock(cs8427->bus);
  290. if (!(data & CS8427_UNLOCK))
  291. break;
  292. schedule_timeout_uninterruptible(1);
  293. }
  294. snd_i2c_lock(cs8427->bus);
  295. chip->regmap[CS8427_REG_CLOCKSOURCE] &= ~CS8427_RXDMASK;
  296. if (aes3input)
  297. chip->regmap[CS8427_REG_CLOCKSOURCE] |= CS8427_RXDAES3INPUT;
  298. snd_cs8427_reg_write(cs8427, CS8427_REG_CLOCKSOURCE,
  299. chip->regmap[CS8427_REG_CLOCKSOURCE]);
  300. snd_i2c_unlock(cs8427->bus);
  301. }
  302. static int snd_cs8427_in_status_info(struct snd_kcontrol *kcontrol,
  303. struct snd_ctl_elem_info *uinfo)
  304. {
  305. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  306. uinfo->count = 1;
  307. uinfo->value.integer.min = 0;
  308. uinfo->value.integer.max = 255;
  309. return 0;
  310. }
  311. static int snd_cs8427_in_status_get(struct snd_kcontrol *kcontrol,
  312. struct snd_ctl_elem_value *ucontrol)
  313. {
  314. struct snd_i2c_device *device = snd_kcontrol_chip(kcontrol);
  315. int data;
  316. snd_i2c_lock(device->bus);
  317. data = snd_cs8427_reg_read(device, kcontrol->private_value);
  318. snd_i2c_unlock(device->bus);
  319. if (data < 0)
  320. return data;
  321. ucontrol->value.integer.value[0] = data;
  322. return 0;
  323. }
  324. static int snd_cs8427_qsubcode_info(struct snd_kcontrol *kcontrol,
  325. struct snd_ctl_elem_info *uinfo)
  326. {
  327. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  328. uinfo->count = 10;
  329. return 0;
  330. }
  331. static int snd_cs8427_qsubcode_get(struct snd_kcontrol *kcontrol,
  332. struct snd_ctl_elem_value *ucontrol)
  333. {
  334. struct snd_i2c_device *device = snd_kcontrol_chip(kcontrol);
  335. unsigned char reg = CS8427_REG_QSUBCODE;
  336. int err;
  337. snd_i2c_lock(device->bus);
  338. if ((err = snd_i2c_sendbytes(device, &reg, 1)) != 1) {
  339. snd_printk(KERN_ERR "unable to send register 0x%x byte to CS8427\n", reg);
  340. snd_i2c_unlock(device->bus);
  341. return err < 0 ? err : -EIO;
  342. }
  343. if ((err = snd_i2c_readbytes(device, ucontrol->value.bytes.data, 10)) != 10) {
  344. snd_printk(KERN_ERR "unable to read Q-subcode bytes from CS8427\n");
  345. snd_i2c_unlock(device->bus);
  346. return err < 0 ? err : -EIO;
  347. }
  348. snd_i2c_unlock(device->bus);
  349. return 0;
  350. }
  351. static int snd_cs8427_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  352. {
  353. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  354. uinfo->count = 1;
  355. return 0;
  356. }
  357. static int snd_cs8427_spdif_get(struct snd_kcontrol *kcontrol,
  358. struct snd_ctl_elem_value *ucontrol)
  359. {
  360. struct snd_i2c_device *device = snd_kcontrol_chip(kcontrol);
  361. struct cs8427 *chip = device->private_data;
  362. snd_i2c_lock(device->bus);
  363. memcpy(ucontrol->value.iec958.status, chip->playback.def_status, 24);
  364. snd_i2c_unlock(device->bus);
  365. return 0;
  366. }
  367. static int snd_cs8427_spdif_put(struct snd_kcontrol *kcontrol,
  368. struct snd_ctl_elem_value *ucontrol)
  369. {
  370. struct snd_i2c_device *device = snd_kcontrol_chip(kcontrol);
  371. struct cs8427 *chip = device->private_data;
  372. unsigned char *status = kcontrol->private_value ?
  373. chip->playback.pcm_status : chip->playback.def_status;
  374. struct snd_pcm_runtime *runtime = chip->playback.substream ?
  375. chip->playback.substream->runtime : NULL;
  376. int err, change;
  377. snd_i2c_lock(device->bus);
  378. change = memcmp(ucontrol->value.iec958.status, status, 24) != 0;
  379. memcpy(status, ucontrol->value.iec958.status, 24);
  380. if (change && (kcontrol->private_value ? runtime != NULL : runtime == NULL)) {
  381. err = snd_cs8427_send_corudata(device, 0, status, 24);
  382. if (err < 0)
  383. change = err;
  384. }
  385. snd_i2c_unlock(device->bus);
  386. return change;
  387. }
  388. static int snd_cs8427_spdif_mask_info(struct snd_kcontrol *kcontrol,
  389. struct snd_ctl_elem_info *uinfo)
  390. {
  391. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  392. uinfo->count = 1;
  393. return 0;
  394. }
  395. static int snd_cs8427_spdif_mask_get(struct snd_kcontrol *kcontrol,
  396. struct snd_ctl_elem_value *ucontrol)
  397. {
  398. memset(ucontrol->value.iec958.status, 0xff, 24);
  399. return 0;
  400. }
  401. static struct snd_kcontrol_new snd_cs8427_iec958_controls[] = {
  402. {
  403. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  404. .info = snd_cs8427_in_status_info,
  405. .name = "IEC958 CS8427 Input Status",
  406. .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  407. .get = snd_cs8427_in_status_get,
  408. .private_value = 15,
  409. },
  410. {
  411. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  412. .info = snd_cs8427_in_status_info,
  413. .name = "IEC958 CS8427 Error Status",
  414. .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  415. .get = snd_cs8427_in_status_get,
  416. .private_value = 16,
  417. },
  418. {
  419. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  420. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  421. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,MASK),
  422. .info = snd_cs8427_spdif_mask_info,
  423. .get = snd_cs8427_spdif_mask_get,
  424. },
  425. {
  426. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  427. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  428. .info = snd_cs8427_spdif_info,
  429. .get = snd_cs8427_spdif_get,
  430. .put = snd_cs8427_spdif_put,
  431. .private_value = 0
  432. },
  433. {
  434. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  435. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  436. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  437. .info = snd_cs8427_spdif_info,
  438. .get = snd_cs8427_spdif_get,
  439. .put = snd_cs8427_spdif_put,
  440. .private_value = 1
  441. },
  442. {
  443. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  444. .info = snd_cs8427_qsubcode_info,
  445. .name = "IEC958 Q-subcode Capture Default",
  446. .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  447. .get = snd_cs8427_qsubcode_get
  448. }};
  449. int snd_cs8427_iec958_build(struct snd_i2c_device *cs8427,
  450. struct snd_pcm_substream *play_substream,
  451. struct snd_pcm_substream *cap_substream)
  452. {
  453. struct cs8427 *chip = cs8427->private_data;
  454. struct snd_kcontrol *kctl;
  455. unsigned int idx;
  456. int err;
  457. snd_assert(play_substream && cap_substream, return -EINVAL);
  458. for (idx = 0; idx < ARRAY_SIZE(snd_cs8427_iec958_controls); idx++) {
  459. kctl = snd_ctl_new1(&snd_cs8427_iec958_controls[idx], cs8427);
  460. if (kctl == NULL)
  461. return -ENOMEM;
  462. kctl->id.device = play_substream->pcm->device;
  463. kctl->id.subdevice = play_substream->number;
  464. err = snd_ctl_add(cs8427->bus->card, kctl);
  465. if (err < 0)
  466. return err;
  467. if (!strcmp(kctl->id.name, SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM)))
  468. chip->playback.pcm_ctl = kctl;
  469. }
  470. chip->playback.substream = play_substream;
  471. chip->capture.substream = cap_substream;
  472. snd_assert(chip->playback.pcm_ctl, return -EIO);
  473. return 0;
  474. }
  475. int snd_cs8427_iec958_active(struct snd_i2c_device *cs8427, int active)
  476. {
  477. struct cs8427 *chip;
  478. snd_assert(cs8427, return -ENXIO);
  479. chip = cs8427->private_data;
  480. if (active)
  481. memcpy(chip->playback.pcm_status, chip->playback.def_status, 24);
  482. chip->playback.pcm_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  483. snd_ctl_notify(cs8427->bus->card, SNDRV_CTL_EVENT_MASK_VALUE |
  484. SNDRV_CTL_EVENT_MASK_INFO, &chip->playback.pcm_ctl->id);
  485. return 0;
  486. }
  487. int snd_cs8427_iec958_pcm(struct snd_i2c_device *cs8427, unsigned int rate)
  488. {
  489. struct cs8427 *chip;
  490. char *status;
  491. int err, reset;
  492. snd_assert(cs8427, return -ENXIO);
  493. chip = cs8427->private_data;
  494. status = chip->playback.pcm_status;
  495. snd_i2c_lock(cs8427->bus);
  496. if (status[0] & IEC958_AES0_PROFESSIONAL) {
  497. status[0] &= ~IEC958_AES0_PRO_FS;
  498. switch (rate) {
  499. case 32000: status[0] |= IEC958_AES0_PRO_FS_32000; break;
  500. case 44100: status[0] |= IEC958_AES0_PRO_FS_44100; break;
  501. case 48000: status[0] |= IEC958_AES0_PRO_FS_48000; break;
  502. default: status[0] |= IEC958_AES0_PRO_FS_NOTID; break;
  503. }
  504. } else {
  505. status[3] &= ~IEC958_AES3_CON_FS;
  506. switch (rate) {
  507. case 32000: status[3] |= IEC958_AES3_CON_FS_32000; break;
  508. case 44100: status[3] |= IEC958_AES3_CON_FS_44100; break;
  509. case 48000: status[3] |= IEC958_AES3_CON_FS_48000; break;
  510. }
  511. }
  512. err = snd_cs8427_send_corudata(cs8427, 0, status, 24);
  513. if (err > 0)
  514. snd_ctl_notify(cs8427->bus->card,
  515. SNDRV_CTL_EVENT_MASK_VALUE,
  516. &chip->playback.pcm_ctl->id);
  517. reset = chip->rate != rate;
  518. chip->rate = rate;
  519. snd_i2c_unlock(cs8427->bus);
  520. if (reset)
  521. snd_cs8427_reset(cs8427);
  522. return err < 0 ? err : 0;
  523. }
  524. static int __init alsa_cs8427_module_init(void)
  525. {
  526. return 0;
  527. }
  528. static void __exit alsa_cs8427_module_exit(void)
  529. {
  530. }
  531. module_init(alsa_cs8427_module_init)
  532. module_exit(alsa_cs8427_module_exit)
  533. EXPORT_SYMBOL(snd_cs8427_create);
  534. EXPORT_SYMBOL(snd_cs8427_reset);
  535. EXPORT_SYMBOL(snd_cs8427_reg_write);
  536. EXPORT_SYMBOL(snd_cs8427_iec958_build);
  537. EXPORT_SYMBOL(snd_cs8427_iec958_active);
  538. EXPORT_SYMBOL(snd_cs8427_iec958_pcm);