vga.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * linux/include/video/vga.h -- standard VGA chipset interaction
  3. *
  4. * Copyright 1999 Jeff Garzik <jgarzik@pobox.com>
  5. *
  6. * Copyright history from vga16fb.c:
  7. * Copyright 1999 Ben Pfaff and Petr Vandrovec
  8. * Based on VGA info at http://www.goodnet.com/~tinara/FreeVGA/home.htm
  9. * Based on VESA framebuffer (c) 1998 Gerd Knorr
  10. *
  11. * This file is subject to the terms and conditions of the GNU General
  12. * Public License. See the file COPYING in the main directory of this
  13. * archive for more details.
  14. *
  15. */
  16. #ifndef __linux_video_vga_h__
  17. #define __linux_video_vga_h__
  18. #include <linux/config.h>
  19. #include <linux/types.h>
  20. #include <asm/io.h>
  21. #ifndef CONFIG_AMIGA
  22. #include <asm/vga.h>
  23. #else
  24. /*
  25. * FIXME
  26. * Ugh, we don't have PCI space, so map readb() and friends to use Zorro space
  27. * for MMIO accesses. This should make cirrusfb work again on Amiga
  28. */
  29. #undef inb_p
  30. #undef inw_p
  31. #undef outb_p
  32. #undef outw
  33. #undef readb
  34. #undef writeb
  35. #undef writew
  36. #define inb_p(port) 0
  37. #define inw_p(port) 0
  38. #define outb_p(port, val) do { } while (0)
  39. #define outw(port, val) do { } while (0)
  40. #define readb z_readb
  41. #define writeb z_writeb
  42. #define writew z_writew
  43. #endif
  44. #include <asm/byteorder.h>
  45. /* Some of the code below is taken from SVGAlib. The original,
  46. unmodified copyright notice for that code is below. */
  47. /* VGAlib version 1.2 - (c) 1993 Tommy Frandsen */
  48. /* */
  49. /* This library is free software; you can redistribute it and/or */
  50. /* modify it without any restrictions. This library is distributed */
  51. /* in the hope that it will be useful, but without any warranty. */
  52. /* Multi-chipset support Copyright 1993 Harm Hanemaayer */
  53. /* partially copyrighted (C) 1993 by Hartmut Schirmer */
  54. /* VGA data register ports */
  55. #define VGA_CRT_DC 0x3D5 /* CRT Controller Data Register - color emulation */
  56. #define VGA_CRT_DM 0x3B5 /* CRT Controller Data Register - mono emulation */
  57. #define VGA_ATT_R 0x3C1 /* Attribute Controller Data Read Register */
  58. #define VGA_ATT_W 0x3C0 /* Attribute Controller Data Write Register */
  59. #define VGA_GFX_D 0x3CF /* Graphics Controller Data Register */
  60. #define VGA_SEQ_D 0x3C5 /* Sequencer Data Register */
  61. #define VGA_MIS_R 0x3CC /* Misc Output Read Register */
  62. #define VGA_MIS_W 0x3C2 /* Misc Output Write Register */
  63. #define VGA_FTC_R 0x3CA /* Feature Control Read Register */
  64. #define VGA_IS1_RC 0x3DA /* Input Status Register 1 - color emulation */
  65. #define VGA_IS1_RM 0x3BA /* Input Status Register 1 - mono emulation */
  66. #define VGA_PEL_D 0x3C9 /* PEL Data Register */
  67. #define VGA_PEL_MSK 0x3C6 /* PEL mask register */
  68. /* EGA-specific registers */
  69. #define EGA_GFX_E0 0x3CC /* Graphics enable processor 0 */
  70. #define EGA_GFX_E1 0x3CA /* Graphics enable processor 1 */
  71. /* VGA index register ports */
  72. #define VGA_CRT_IC 0x3D4 /* CRT Controller Index - color emulation */
  73. #define VGA_CRT_IM 0x3B4 /* CRT Controller Index - mono emulation */
  74. #define VGA_ATT_IW 0x3C0 /* Attribute Controller Index & Data Write Register */
  75. #define VGA_GFX_I 0x3CE /* Graphics Controller Index */
  76. #define VGA_SEQ_I 0x3C4 /* Sequencer Index */
  77. #define VGA_PEL_IW 0x3C8 /* PEL Write Index */
  78. #define VGA_PEL_IR 0x3C7 /* PEL Read Index */
  79. /* standard VGA indexes max counts */
  80. #define VGA_CRT_C 0x19 /* Number of CRT Controller Registers */
  81. #define VGA_ATT_C 0x15 /* Number of Attribute Controller Registers */
  82. #define VGA_GFX_C 0x09 /* Number of Graphics Controller Registers */
  83. #define VGA_SEQ_C 0x05 /* Number of Sequencer Registers */
  84. #define VGA_MIS_C 0x01 /* Number of Misc Output Register */
  85. /* VGA misc register bit masks */
  86. #define VGA_MIS_COLOR 0x01
  87. #define VGA_MIS_ENB_MEM_ACCESS 0x02
  88. #define VGA_MIS_DCLK_28322_720 0x04
  89. #define VGA_MIS_ENB_PLL_LOAD (0x04 | 0x08)
  90. #define VGA_MIS_SEL_HIGH_PAGE 0x20
  91. /* VGA CRT controller register indices */
  92. #define VGA_CRTC_H_TOTAL 0
  93. #define VGA_CRTC_H_DISP 1
  94. #define VGA_CRTC_H_BLANK_START 2
  95. #define VGA_CRTC_H_BLANK_END 3
  96. #define VGA_CRTC_H_SYNC_START 4
  97. #define VGA_CRTC_H_SYNC_END 5
  98. #define VGA_CRTC_V_TOTAL 6
  99. #define VGA_CRTC_OVERFLOW 7
  100. #define VGA_CRTC_PRESET_ROW 8
  101. #define VGA_CRTC_MAX_SCAN 9
  102. #define VGA_CRTC_CURSOR_START 0x0A
  103. #define VGA_CRTC_CURSOR_END 0x0B
  104. #define VGA_CRTC_START_HI 0x0C
  105. #define VGA_CRTC_START_LO 0x0D
  106. #define VGA_CRTC_CURSOR_HI 0x0E
  107. #define VGA_CRTC_CURSOR_LO 0x0F
  108. #define VGA_CRTC_V_SYNC_START 0x10
  109. #define VGA_CRTC_V_SYNC_END 0x11
  110. #define VGA_CRTC_V_DISP_END 0x12
  111. #define VGA_CRTC_OFFSET 0x13
  112. #define VGA_CRTC_UNDERLINE 0x14
  113. #define VGA_CRTC_V_BLANK_START 0x15
  114. #define VGA_CRTC_V_BLANK_END 0x16
  115. #define VGA_CRTC_MODE 0x17
  116. #define VGA_CRTC_LINE_COMPARE 0x18
  117. #define VGA_CRTC_REGS VGA_CRT_C
  118. /* VGA CRT controller bit masks */
  119. #define VGA_CR11_LOCK_CR0_CR7 0x80 /* lock writes to CR0 - CR7 */
  120. #define VGA_CR17_H_V_SIGNALS_ENABLED 0x80
  121. /* VGA attribute controller register indices */
  122. #define VGA_ATC_PALETTE0 0x00
  123. #define VGA_ATC_PALETTE1 0x01
  124. #define VGA_ATC_PALETTE2 0x02
  125. #define VGA_ATC_PALETTE3 0x03
  126. #define VGA_ATC_PALETTE4 0x04
  127. #define VGA_ATC_PALETTE5 0x05
  128. #define VGA_ATC_PALETTE6 0x06
  129. #define VGA_ATC_PALETTE7 0x07
  130. #define VGA_ATC_PALETTE8 0x08
  131. #define VGA_ATC_PALETTE9 0x09
  132. #define VGA_ATC_PALETTEA 0x0A
  133. #define VGA_ATC_PALETTEB 0x0B
  134. #define VGA_ATC_PALETTEC 0x0C
  135. #define VGA_ATC_PALETTED 0x0D
  136. #define VGA_ATC_PALETTEE 0x0E
  137. #define VGA_ATC_PALETTEF 0x0F
  138. #define VGA_ATC_MODE 0x10
  139. #define VGA_ATC_OVERSCAN 0x11
  140. #define VGA_ATC_PLANE_ENABLE 0x12
  141. #define VGA_ATC_PEL 0x13
  142. #define VGA_ATC_COLOR_PAGE 0x14
  143. #define VGA_AR_ENABLE_DISPLAY 0x20
  144. /* VGA sequencer register indices */
  145. #define VGA_SEQ_RESET 0x00
  146. #define VGA_SEQ_CLOCK_MODE 0x01
  147. #define VGA_SEQ_PLANE_WRITE 0x02
  148. #define VGA_SEQ_CHARACTER_MAP 0x03
  149. #define VGA_SEQ_MEMORY_MODE 0x04
  150. /* VGA sequencer register bit masks */
  151. #define VGA_SR01_CHAR_CLK_8DOTS 0x01 /* bit 0: character clocks 8 dots wide are generated */
  152. #define VGA_SR01_SCREEN_OFF 0x20 /* bit 5: Screen is off */
  153. #define VGA_SR02_ALL_PLANES 0x0F /* bits 3-0: enable access to all planes */
  154. #define VGA_SR04_EXT_MEM 0x02 /* bit 1: allows complete mem access to 256K */
  155. #define VGA_SR04_SEQ_MODE 0x04 /* bit 2: directs system to use a sequential addressing mode */
  156. #define VGA_SR04_CHN_4M 0x08 /* bit 3: selects modulo 4 addressing for CPU access to display memory */
  157. /* VGA graphics controller register indices */
  158. #define VGA_GFX_SR_VALUE 0x00
  159. #define VGA_GFX_SR_ENABLE 0x01
  160. #define VGA_GFX_COMPARE_VALUE 0x02
  161. #define VGA_GFX_DATA_ROTATE 0x03
  162. #define VGA_GFX_PLANE_READ 0x04
  163. #define VGA_GFX_MODE 0x05
  164. #define VGA_GFX_MISC 0x06
  165. #define VGA_GFX_COMPARE_MASK 0x07
  166. #define VGA_GFX_BIT_MASK 0x08
  167. /* VGA graphics controller bit masks */
  168. #define VGA_GR06_GRAPHICS_MODE 0x01
  169. /* macro for composing an 8-bit VGA register index and value
  170. * into a single 16-bit quantity */
  171. #define VGA_OUT16VAL(v, r) (((v) << 8) | (r))
  172. /* decide whether we should enable the faster 16-bit VGA register writes */
  173. #ifdef __LITTLE_ENDIAN
  174. #define VGA_OUTW_WRITE
  175. #endif
  176. /* VGA State Save and Restore */
  177. #define VGA_SAVE_FONT0 1 /* save/restore plane 2 fonts */
  178. #define VGA_SAVE_FONT1 2 /* save/restore plane 3 fonts */
  179. #define VGA_SAVE_TEXT 4 /* save/restore plane 0/1 fonts */
  180. #define VGA_SAVE_FONTS 7 /* save/restore all fonts */
  181. #define VGA_SAVE_MODE 8 /* save/restore video mode */
  182. #define VGA_SAVE_CMAP 16 /* save/restore color map/DAC */
  183. struct vgastate {
  184. void __iomem *vgabase; /* mmio base, if supported */
  185. unsigned long membase; /* VGA window base, 0 for default - 0xA000 */
  186. __u32 memsize; /* VGA window size, 0 for default 64K */
  187. __u32 flags; /* what state[s] to save (see VGA_SAVE_*) */
  188. __u32 depth; /* current fb depth, not important */
  189. __u32 num_attr; /* number of att registers, 0 for default */
  190. __u32 num_crtc; /* number of crt registers, 0 for default */
  191. __u32 num_gfx; /* number of gfx registers, 0 for default */
  192. __u32 num_seq; /* number of seq registers, 0 for default */
  193. void *vidstate;
  194. };
  195. extern int save_vga(struct vgastate *state);
  196. extern int restore_vga(struct vgastate *state);
  197. /*
  198. * generic VGA port read/write
  199. */
  200. static inline unsigned char vga_io_r (unsigned short port)
  201. {
  202. return inb_p(port);
  203. }
  204. static inline void vga_io_w (unsigned short port, unsigned char val)
  205. {
  206. outb_p(val, port);
  207. }
  208. static inline void vga_io_w_fast (unsigned short port, unsigned char reg,
  209. unsigned char val)
  210. {
  211. outw(VGA_OUT16VAL (val, reg), port);
  212. }
  213. static inline unsigned char vga_mm_r (void __iomem *regbase, unsigned short port)
  214. {
  215. return readb (regbase + port);
  216. }
  217. static inline void vga_mm_w (void __iomem *regbase, unsigned short port, unsigned char val)
  218. {
  219. writeb (val, regbase + port);
  220. }
  221. static inline void vga_mm_w_fast (void __iomem *regbase, unsigned short port,
  222. unsigned char reg, unsigned char val)
  223. {
  224. writew (VGA_OUT16VAL (val, reg), regbase + port);
  225. }
  226. static inline unsigned char vga_r (void __iomem *regbase, unsigned short port)
  227. {
  228. if (regbase)
  229. return vga_mm_r (regbase, port);
  230. else
  231. return vga_io_r (port);
  232. }
  233. static inline void vga_w (void __iomem *regbase, unsigned short port, unsigned char val)
  234. {
  235. if (regbase)
  236. vga_mm_w (regbase, port, val);
  237. else
  238. vga_io_w (port, val);
  239. }
  240. static inline void vga_w_fast (void __iomem *regbase, unsigned short port,
  241. unsigned char reg, unsigned char val)
  242. {
  243. if (regbase)
  244. vga_mm_w_fast (regbase, port, reg, val);
  245. else
  246. vga_io_w_fast (port, reg, val);
  247. }
  248. /*
  249. * VGA CRTC register read/write
  250. */
  251. static inline unsigned char vga_rcrt (void __iomem *regbase, unsigned char reg)
  252. {
  253. vga_w (regbase, VGA_CRT_IC, reg);
  254. return vga_r (regbase, VGA_CRT_DC);
  255. }
  256. static inline void vga_wcrt (void __iomem *regbase, unsigned char reg, unsigned char val)
  257. {
  258. #ifdef VGA_OUTW_WRITE
  259. vga_w_fast (regbase, VGA_CRT_IC, reg, val);
  260. #else
  261. vga_w (regbase, VGA_CRT_IC, reg);
  262. vga_w (regbase, VGA_CRT_DC, val);
  263. #endif /* VGA_OUTW_WRITE */
  264. }
  265. static inline unsigned char vga_io_rcrt (unsigned char reg)
  266. {
  267. vga_io_w (VGA_CRT_IC, reg);
  268. return vga_io_r (VGA_CRT_DC);
  269. }
  270. static inline void vga_io_wcrt (unsigned char reg, unsigned char val)
  271. {
  272. #ifdef VGA_OUTW_WRITE
  273. vga_io_w_fast (VGA_CRT_IC, reg, val);
  274. #else
  275. vga_io_w (VGA_CRT_IC, reg);
  276. vga_io_w (VGA_CRT_DC, val);
  277. #endif /* VGA_OUTW_WRITE */
  278. }
  279. static inline unsigned char vga_mm_rcrt (void __iomem *regbase, unsigned char reg)
  280. {
  281. vga_mm_w (regbase, VGA_CRT_IC, reg);
  282. return vga_mm_r (regbase, VGA_CRT_DC);
  283. }
  284. static inline void vga_mm_wcrt (void __iomem *regbase, unsigned char reg, unsigned char val)
  285. {
  286. #ifdef VGA_OUTW_WRITE
  287. vga_mm_w_fast (regbase, VGA_CRT_IC, reg, val);
  288. #else
  289. vga_mm_w (regbase, VGA_CRT_IC, reg);
  290. vga_mm_w (regbase, VGA_CRT_DC, val);
  291. #endif /* VGA_OUTW_WRITE */
  292. }
  293. /*
  294. * VGA sequencer register read/write
  295. */
  296. static inline unsigned char vga_rseq (void __iomem *regbase, unsigned char reg)
  297. {
  298. vga_w (regbase, VGA_SEQ_I, reg);
  299. return vga_r (regbase, VGA_SEQ_D);
  300. }
  301. static inline void vga_wseq (void __iomem *regbase, unsigned char reg, unsigned char val)
  302. {
  303. #ifdef VGA_OUTW_WRITE
  304. vga_w_fast (regbase, VGA_SEQ_I, reg, val);
  305. #else
  306. vga_w (regbase, VGA_SEQ_I, reg);
  307. vga_w (regbase, VGA_SEQ_D, val);
  308. #endif /* VGA_OUTW_WRITE */
  309. }
  310. static inline unsigned char vga_io_rseq (unsigned char reg)
  311. {
  312. vga_io_w (VGA_SEQ_I, reg);
  313. return vga_io_r (VGA_SEQ_D);
  314. }
  315. static inline void vga_io_wseq (unsigned char reg, unsigned char val)
  316. {
  317. #ifdef VGA_OUTW_WRITE
  318. vga_io_w_fast (VGA_SEQ_I, reg, val);
  319. #else
  320. vga_io_w (VGA_SEQ_I, reg);
  321. vga_io_w (VGA_SEQ_D, val);
  322. #endif /* VGA_OUTW_WRITE */
  323. }
  324. static inline unsigned char vga_mm_rseq (void __iomem *regbase, unsigned char reg)
  325. {
  326. vga_mm_w (regbase, VGA_SEQ_I, reg);
  327. return vga_mm_r (regbase, VGA_SEQ_D);
  328. }
  329. static inline void vga_mm_wseq (void __iomem *regbase, unsigned char reg, unsigned char val)
  330. {
  331. #ifdef VGA_OUTW_WRITE
  332. vga_mm_w_fast (regbase, VGA_SEQ_I, reg, val);
  333. #else
  334. vga_mm_w (regbase, VGA_SEQ_I, reg);
  335. vga_mm_w (regbase, VGA_SEQ_D, val);
  336. #endif /* VGA_OUTW_WRITE */
  337. }
  338. /*
  339. * VGA graphics controller register read/write
  340. */
  341. static inline unsigned char vga_rgfx (void __iomem *regbase, unsigned char reg)
  342. {
  343. vga_w (regbase, VGA_GFX_I, reg);
  344. return vga_r (regbase, VGA_GFX_D);
  345. }
  346. static inline void vga_wgfx (void __iomem *regbase, unsigned char reg, unsigned char val)
  347. {
  348. #ifdef VGA_OUTW_WRITE
  349. vga_w_fast (regbase, VGA_GFX_I, reg, val);
  350. #else
  351. vga_w (regbase, VGA_GFX_I, reg);
  352. vga_w (regbase, VGA_GFX_D, val);
  353. #endif /* VGA_OUTW_WRITE */
  354. }
  355. static inline unsigned char vga_io_rgfx (unsigned char reg)
  356. {
  357. vga_io_w (VGA_GFX_I, reg);
  358. return vga_io_r (VGA_GFX_D);
  359. }
  360. static inline void vga_io_wgfx (unsigned char reg, unsigned char val)
  361. {
  362. #ifdef VGA_OUTW_WRITE
  363. vga_io_w_fast (VGA_GFX_I, reg, val);
  364. #else
  365. vga_io_w (VGA_GFX_I, reg);
  366. vga_io_w (VGA_GFX_D, val);
  367. #endif /* VGA_OUTW_WRITE */
  368. }
  369. static inline unsigned char vga_mm_rgfx (void __iomem *regbase, unsigned char reg)
  370. {
  371. vga_mm_w (regbase, VGA_GFX_I, reg);
  372. return vga_mm_r (regbase, VGA_GFX_D);
  373. }
  374. static inline void vga_mm_wgfx (void __iomem *regbase, unsigned char reg, unsigned char val)
  375. {
  376. #ifdef VGA_OUTW_WRITE
  377. vga_mm_w_fast (regbase, VGA_GFX_I, reg, val);
  378. #else
  379. vga_mm_w (regbase, VGA_GFX_I, reg);
  380. vga_mm_w (regbase, VGA_GFX_D, val);
  381. #endif /* VGA_OUTW_WRITE */
  382. }
  383. /*
  384. * VGA attribute controller register read/write
  385. */
  386. static inline unsigned char vga_rattr (void __iomem *regbase, unsigned char reg)
  387. {
  388. vga_w (regbase, VGA_ATT_IW, reg);
  389. return vga_r (regbase, VGA_ATT_R);
  390. }
  391. static inline void vga_wattr (void __iomem *regbase, unsigned char reg, unsigned char val)
  392. {
  393. vga_w (regbase, VGA_ATT_IW, reg);
  394. vga_w (regbase, VGA_ATT_W, val);
  395. }
  396. static inline unsigned char vga_io_rattr (unsigned char reg)
  397. {
  398. vga_io_w (VGA_ATT_IW, reg);
  399. return vga_io_r (VGA_ATT_R);
  400. }
  401. static inline void vga_io_wattr (unsigned char reg, unsigned char val)
  402. {
  403. vga_io_w (VGA_ATT_IW, reg);
  404. vga_io_w (VGA_ATT_W, val);
  405. }
  406. static inline unsigned char vga_mm_rattr (void __iomem *regbase, unsigned char reg)
  407. {
  408. vga_mm_w (regbase, VGA_ATT_IW, reg);
  409. return vga_mm_r (regbase, VGA_ATT_R);
  410. }
  411. static inline void vga_mm_wattr (void __iomem *regbase, unsigned char reg, unsigned char val)
  412. {
  413. vga_mm_w (regbase, VGA_ATT_IW, reg);
  414. vga_mm_w (regbase, VGA_ATT_W, val);
  415. }
  416. #endif /* __linux_video_vga_h__ */