byteorder.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * include/asm-xtensa/byteorder.h
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2001 - 2005 Tensilica Inc.
  9. */
  10. #ifndef _XTENSA_BYTEORDER_H
  11. #define _XTENSA_BYTEORDER_H
  12. #include <asm/processor.h>
  13. #include <asm/types.h>
  14. static __inline__ __const__ __u32 ___arch__swab32(__u32 x)
  15. {
  16. __u32 res;
  17. /* instruction sequence from Xtensa ISA release 2/2000 */
  18. __asm__("ssai 8 \n\t"
  19. "srli %0, %1, 16 \n\t"
  20. "src %0, %0, %1 \n\t"
  21. "src %0, %0, %0 \n\t"
  22. "src %0, %1, %0 \n"
  23. : "=&a" (res)
  24. : "a" (x)
  25. );
  26. return res;
  27. }
  28. static __inline__ __const__ __u16 ___arch__swab16(__u16 x)
  29. {
  30. /* Given that 'short' values are signed (i.e., can be negative),
  31. * we cannot assume that the upper 16-bits of the register are
  32. * zero. We are careful to mask values after shifting.
  33. */
  34. /* There exists an anomaly between xt-gcc and xt-xcc. xt-gcc
  35. * inserts an extui instruction after putting this function inline
  36. * to ensure that it uses only the least-significant 16 bits of
  37. * the result. xt-xcc doesn't use an extui, but assumes the
  38. * __asm__ macro follows convention that the upper 16 bits of an
  39. * 'unsigned short' result are still zero. This macro doesn't
  40. * follow convention; indeed, it leaves garbage in the upport 16
  41. * bits of the register.
  42. * Declaring the temporary variables 'res' and 'tmp' to be 32-bit
  43. * types while the return type of the function is a 16-bit type
  44. * forces both compilers to insert exactly one extui instruction
  45. * (or equivalent) to mask off the upper 16 bits. */
  46. __u32 res;
  47. __u32 tmp;
  48. __asm__("extui %1, %2, 8, 8\n\t"
  49. "slli %0, %2, 8 \n\t"
  50. "or %0, %0, %1 \n"
  51. : "=&a" (res), "=&a" (tmp)
  52. : "a" (x)
  53. );
  54. return res;
  55. }
  56. #define __arch__swab32(x) ___arch__swab32(x)
  57. #define __arch__swab16(x) ___arch__swab16(x)
  58. #if !defined(__STRICT_ANSI__) || defined(__KERNEL__)
  59. # define __BYTEORDER_HAS_U64__
  60. # define __SWAB_64_THRU_32__
  61. #endif
  62. #ifdef __XTENSA_EL__
  63. # include <linux/byteorder/little_endian.h>
  64. #elif defined(__XTENSA_EB__)
  65. # include <linux/byteorder/big_endian.h>
  66. #else
  67. # error processor byte order undefined!
  68. #endif
  69. #endif /* __ASM_XTENSA_BYTEORDER_H */