pci.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. #ifndef __SPARC64_PCI_H
  2. #define __SPARC64_PCI_H
  3. #ifdef __KERNEL__
  4. #include <linux/fs.h>
  5. #include <linux/mm.h>
  6. /* Can be used to override the logic in pci_scan_bus for skipping
  7. * already-configured bus numbers - to be used for buggy BIOSes
  8. * or architectures with incomplete PCI setup by the loader.
  9. */
  10. #define pcibios_assign_all_busses() 0
  11. #define pcibios_scan_all_fns(a, b) 0
  12. #define PCIBIOS_MIN_IO 0UL
  13. #define PCIBIOS_MIN_MEM 0UL
  14. #define PCI_IRQ_NONE 0xffffffff
  15. static inline void pcibios_set_master(struct pci_dev *dev)
  16. {
  17. /* No special bus mastering setup handling */
  18. }
  19. static inline void pcibios_penalize_isa_irq(int irq, int active)
  20. {
  21. /* We don't do dynamic PCI IRQ allocation */
  22. }
  23. /* Dynamic DMA mapping stuff.
  24. */
  25. /* The PCI address space does not equal the physical memory
  26. * address space. The networking and block device layers use
  27. * this boolean for bounce buffer decisions.
  28. */
  29. #define PCI_DMA_BUS_IS_PHYS (0)
  30. #include <asm/scatterlist.h>
  31. struct pci_dev;
  32. struct pci_iommu_ops {
  33. void *(*alloc_consistent)(struct pci_dev *, size_t, dma_addr_t *);
  34. void (*free_consistent)(struct pci_dev *, size_t, void *, dma_addr_t);
  35. dma_addr_t (*map_single)(struct pci_dev *, void *, size_t, int);
  36. void (*unmap_single)(struct pci_dev *, dma_addr_t, size_t, int);
  37. int (*map_sg)(struct pci_dev *, struct scatterlist *, int, int);
  38. void (*unmap_sg)(struct pci_dev *, struct scatterlist *, int, int);
  39. void (*dma_sync_single_for_cpu)(struct pci_dev *, dma_addr_t, size_t, int);
  40. void (*dma_sync_sg_for_cpu)(struct pci_dev *, struct scatterlist *, int, int);
  41. };
  42. extern struct pci_iommu_ops *pci_iommu_ops;
  43. /* Allocate and map kernel buffer using consistent mode DMA for a device.
  44. * hwdev should be valid struct pci_dev pointer for PCI devices.
  45. */
  46. static inline void *pci_alloc_consistent(struct pci_dev *hwdev, size_t size, dma_addr_t *dma_handle)
  47. {
  48. return pci_iommu_ops->alloc_consistent(hwdev, size, dma_handle);
  49. }
  50. /* Free and unmap a consistent DMA buffer.
  51. * cpu_addr is what was returned from pci_alloc_consistent,
  52. * size must be the same as what as passed into pci_alloc_consistent,
  53. * and likewise dma_addr must be the same as what *dma_addrp was set to.
  54. *
  55. * References to the memory and mappings associated with cpu_addr/dma_addr
  56. * past this call are illegal.
  57. */
  58. static inline void pci_free_consistent(struct pci_dev *hwdev, size_t size, void *vaddr, dma_addr_t dma_handle)
  59. {
  60. return pci_iommu_ops->free_consistent(hwdev, size, vaddr, dma_handle);
  61. }
  62. /* Map a single buffer of the indicated size for DMA in streaming mode.
  63. * The 32-bit bus address to use is returned.
  64. *
  65. * Once the device is given the dma address, the device owns this memory
  66. * until either pci_unmap_single or pci_dma_sync_single_for_cpu is performed.
  67. */
  68. static inline dma_addr_t pci_map_single(struct pci_dev *hwdev, void *ptr, size_t size, int direction)
  69. {
  70. return pci_iommu_ops->map_single(hwdev, ptr, size, direction);
  71. }
  72. /* Unmap a single streaming mode DMA translation. The dma_addr and size
  73. * must match what was provided for in a previous pci_map_single call. All
  74. * other usages are undefined.
  75. *
  76. * After this call, reads by the cpu to the buffer are guaranteed to see
  77. * whatever the device wrote there.
  78. */
  79. static inline void pci_unmap_single(struct pci_dev *hwdev, dma_addr_t dma_addr, size_t size, int direction)
  80. {
  81. pci_iommu_ops->unmap_single(hwdev, dma_addr, size, direction);
  82. }
  83. /* No highmem on sparc64, plus we have an IOMMU, so mapping pages is easy. */
  84. #define pci_map_page(dev, page, off, size, dir) \
  85. pci_map_single(dev, (page_address(page) + (off)), size, dir)
  86. #define pci_unmap_page(dev,addr,sz,dir) pci_unmap_single(dev,addr,sz,dir)
  87. /* pci_unmap_{single,page} is not a nop, thus... */
  88. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  89. dma_addr_t ADDR_NAME;
  90. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  91. __u32 LEN_NAME;
  92. #define pci_unmap_addr(PTR, ADDR_NAME) \
  93. ((PTR)->ADDR_NAME)
  94. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  95. (((PTR)->ADDR_NAME) = (VAL))
  96. #define pci_unmap_len(PTR, LEN_NAME) \
  97. ((PTR)->LEN_NAME)
  98. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  99. (((PTR)->LEN_NAME) = (VAL))
  100. /* Map a set of buffers described by scatterlist in streaming
  101. * mode for DMA. This is the scatter-gather version of the
  102. * above pci_map_single interface. Here the scatter gather list
  103. * elements are each tagged with the appropriate dma address
  104. * and length. They are obtained via sg_dma_{address,length}(SG).
  105. *
  106. * NOTE: An implementation may be able to use a smaller number of
  107. * DMA address/length pairs than there are SG table elements.
  108. * (for example via virtual mapping capabilities)
  109. * The routine returns the number of addr/length pairs actually
  110. * used, at most nents.
  111. *
  112. * Device ownership issues as mentioned above for pci_map_single are
  113. * the same here.
  114. */
  115. static inline int pci_map_sg(struct pci_dev *hwdev, struct scatterlist *sg, int nents, int direction)
  116. {
  117. return pci_iommu_ops->map_sg(hwdev, sg, nents, direction);
  118. }
  119. /* Unmap a set of streaming mode DMA translations.
  120. * Again, cpu read rules concerning calls here are the same as for
  121. * pci_unmap_single() above.
  122. */
  123. static inline void pci_unmap_sg(struct pci_dev *hwdev, struct scatterlist *sg, int nhwents, int direction)
  124. {
  125. pci_iommu_ops->unmap_sg(hwdev, sg, nhwents, direction);
  126. }
  127. /* Make physical memory consistent for a single
  128. * streaming mode DMA translation after a transfer.
  129. *
  130. * If you perform a pci_map_single() but wish to interrogate the
  131. * buffer using the cpu, yet do not wish to teardown the PCI dma
  132. * mapping, you must call this function before doing so. At the
  133. * next point you give the PCI dma address back to the card, you
  134. * must first perform a pci_dma_sync_for_device, and then the
  135. * device again owns the buffer.
  136. */
  137. static inline void pci_dma_sync_single_for_cpu(struct pci_dev *hwdev, dma_addr_t dma_handle, size_t size, int direction)
  138. {
  139. pci_iommu_ops->dma_sync_single_for_cpu(hwdev, dma_handle, size, direction);
  140. }
  141. static inline void
  142. pci_dma_sync_single_for_device(struct pci_dev *hwdev, dma_addr_t dma_handle,
  143. size_t size, int direction)
  144. {
  145. /* No flushing needed to sync cpu writes to the device. */
  146. BUG_ON(direction == PCI_DMA_NONE);
  147. }
  148. /* Make physical memory consistent for a set of streaming
  149. * mode DMA translations after a transfer.
  150. *
  151. * The same as pci_dma_sync_single_* but for a scatter-gather list,
  152. * same rules and usage.
  153. */
  154. static inline void pci_dma_sync_sg_for_cpu(struct pci_dev *hwdev, struct scatterlist *sg, int nelems, int direction)
  155. {
  156. pci_iommu_ops->dma_sync_sg_for_cpu(hwdev, sg, nelems, direction);
  157. }
  158. static inline void
  159. pci_dma_sync_sg_for_device(struct pci_dev *hwdev, struct scatterlist *sg,
  160. int nelems, int direction)
  161. {
  162. /* No flushing needed to sync cpu writes to the device. */
  163. BUG_ON(direction == PCI_DMA_NONE);
  164. }
  165. /* Return whether the given PCI device DMA address mask can
  166. * be supported properly. For example, if your device can
  167. * only drive the low 24-bits during PCI bus mastering, then
  168. * you would pass 0x00ffffff as the mask to this function.
  169. */
  170. extern int pci_dma_supported(struct pci_dev *hwdev, u64 mask);
  171. /* PCI IOMMU mapping bypass support. */
  172. /* PCI 64-bit addressing works for all slots on all controller
  173. * types on sparc64. However, it requires that the device
  174. * can drive enough of the 64 bits.
  175. */
  176. #define PCI64_REQUIRED_MASK (~(dma64_addr_t)0)
  177. #define PCI64_ADDR_BASE 0xfffc000000000000UL
  178. /* Usage of the pci_dac_foo interfaces is only valid if this
  179. * test passes.
  180. */
  181. #define pci_dac_dma_supported(pci_dev, mask) \
  182. ((((mask) & PCI64_REQUIRED_MASK) == PCI64_REQUIRED_MASK) ? 1 : 0)
  183. static inline dma64_addr_t
  184. pci_dac_page_to_dma(struct pci_dev *pdev, struct page *page, unsigned long offset, int direction)
  185. {
  186. return (PCI64_ADDR_BASE +
  187. __pa(page_address(page)) + offset);
  188. }
  189. static inline struct page *
  190. pci_dac_dma_to_page(struct pci_dev *pdev, dma64_addr_t dma_addr)
  191. {
  192. unsigned long paddr = (dma_addr & PAGE_MASK) - PCI64_ADDR_BASE;
  193. return virt_to_page(__va(paddr));
  194. }
  195. static inline unsigned long
  196. pci_dac_dma_to_offset(struct pci_dev *pdev, dma64_addr_t dma_addr)
  197. {
  198. return (dma_addr & ~PAGE_MASK);
  199. }
  200. static inline void
  201. pci_dac_dma_sync_single_for_cpu(struct pci_dev *pdev, dma64_addr_t dma_addr, size_t len, int direction)
  202. {
  203. /* DAC cycle addressing does not make use of the
  204. * PCI controller's streaming cache, so nothing to do.
  205. */
  206. }
  207. static inline void
  208. pci_dac_dma_sync_single_for_device(struct pci_dev *pdev, dma64_addr_t dma_addr, size_t len, int direction)
  209. {
  210. /* DAC cycle addressing does not make use of the
  211. * PCI controller's streaming cache, so nothing to do.
  212. */
  213. }
  214. #define PCI_DMA_ERROR_CODE (~(dma_addr_t)0x0)
  215. static inline int pci_dma_mapping_error(dma_addr_t dma_addr)
  216. {
  217. return (dma_addr == PCI_DMA_ERROR_CODE);
  218. }
  219. #ifdef CONFIG_PCI
  220. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  221. enum pci_dma_burst_strategy *strat,
  222. unsigned long *strategy_parameter)
  223. {
  224. unsigned long cacheline_size;
  225. u8 byte;
  226. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  227. if (byte == 0)
  228. cacheline_size = 1024;
  229. else
  230. cacheline_size = (int) byte * 4;
  231. *strat = PCI_DMA_BURST_BOUNDARY;
  232. *strategy_parameter = cacheline_size;
  233. }
  234. #endif
  235. /* Return the index of the PCI controller for device PDEV. */
  236. extern int pci_domain_nr(struct pci_bus *bus);
  237. static inline int pci_proc_domain(struct pci_bus *bus)
  238. {
  239. return 1;
  240. }
  241. /* Platform support for /proc/bus/pci/X/Y mmap()s. */
  242. #define HAVE_PCI_MMAP
  243. #define HAVE_ARCH_PCI_GET_UNMAPPED_AREA
  244. #define get_pci_unmapped_area get_fb_unmapped_area
  245. extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  246. enum pci_mmap_state mmap_state,
  247. int write_combine);
  248. /* Platform specific MWI support. */
  249. #define HAVE_ARCH_PCI_MWI
  250. extern int pcibios_prep_mwi(struct pci_dev *dev);
  251. extern void
  252. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  253. struct resource *res);
  254. extern void
  255. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  256. struct pci_bus_region *region);
  257. extern struct resource *pcibios_select_root(struct pci_dev *, struct resource *);
  258. static inline void pcibios_add_platform_entries(struct pci_dev *dev)
  259. {
  260. }
  261. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  262. {
  263. return PCI_IRQ_NONE;
  264. }
  265. #endif /* __KERNEL__ */
  266. #endif /* __SPARC64_PCI_H */