mcfsim.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /****************************************************************************/
  2. /*
  3. * mcfsim.h -- ColdFire System Integration Module support.
  4. *
  5. * (C) Copyright 1999-2003, Greg Ungerer (gerg@snapgear.com)
  6. * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
  7. */
  8. /****************************************************************************/
  9. #ifndef mcfsim_h
  10. #define mcfsim_h
  11. /****************************************************************************/
  12. #include <linux/config.h>
  13. /*
  14. * Include 5204, 5206/e, 5235, 5249, 5270/5271, 5272, 5280/5282,
  15. * 5307 or 5407 specific addresses.
  16. */
  17. #if defined(CONFIG_M5204)
  18. #include <asm/m5204sim.h>
  19. #elif defined(CONFIG_M5206) || defined(CONFIG_M5206e)
  20. #include <asm/m5206sim.h>
  21. #elif defined(CONFIG_M520x)
  22. #include <asm/m520xsim.h>
  23. #elif defined(CONFIG_M523x)
  24. #include <asm/m523xsim.h>
  25. #elif defined(CONFIG_M5249)
  26. #include <asm/m5249sim.h>
  27. #elif defined(CONFIG_M527x)
  28. #include <asm/m527xsim.h>
  29. #elif defined(CONFIG_M5272)
  30. #include <asm/m5272sim.h>
  31. #elif defined(CONFIG_M528x)
  32. #include <asm/m528xsim.h>
  33. #elif defined(CONFIG_M5307)
  34. #include <asm/m5307sim.h>
  35. #elif defined(CONFIG_M5407)
  36. #include <asm/m5407sim.h>
  37. #endif
  38. /*
  39. * Define the base address of the SIM within the MBAR address space.
  40. */
  41. #define MCFSIM_BASE 0x0 /* Base address of SIM */
  42. /*
  43. * Bit definitions for the ICR family of registers.
  44. */
  45. #define MCFSIM_ICR_AUTOVEC 0x80 /* Auto-vectored intr */
  46. #define MCFSIM_ICR_LEVEL0 0x00 /* Level 0 intr */
  47. #define MCFSIM_ICR_LEVEL1 0x04 /* Level 1 intr */
  48. #define MCFSIM_ICR_LEVEL2 0x08 /* Level 2 intr */
  49. #define MCFSIM_ICR_LEVEL3 0x0c /* Level 3 intr */
  50. #define MCFSIM_ICR_LEVEL4 0x10 /* Level 4 intr */
  51. #define MCFSIM_ICR_LEVEL5 0x14 /* Level 5 intr */
  52. #define MCFSIM_ICR_LEVEL6 0x18 /* Level 6 intr */
  53. #define MCFSIM_ICR_LEVEL7 0x1c /* Level 7 intr */
  54. #define MCFSIM_ICR_PRI0 0x00 /* Priority 0 intr */
  55. #define MCFSIM_ICR_PRI1 0x01 /* Priority 1 intr */
  56. #define MCFSIM_ICR_PRI2 0x02 /* Priority 2 intr */
  57. #define MCFSIM_ICR_PRI3 0x03 /* Priority 3 intr */
  58. /*
  59. * Bit definitions for the Interrupt Mask register (IMR).
  60. */
  61. #define MCFSIM_IMR_EINT1 0x0002 /* External intr # 1 */
  62. #define MCFSIM_IMR_EINT2 0x0004 /* External intr # 2 */
  63. #define MCFSIM_IMR_EINT3 0x0008 /* External intr # 3 */
  64. #define MCFSIM_IMR_EINT4 0x0010 /* External intr # 4 */
  65. #define MCFSIM_IMR_EINT5 0x0020 /* External intr # 5 */
  66. #define MCFSIM_IMR_EINT6 0x0040 /* External intr # 6 */
  67. #define MCFSIM_IMR_EINT7 0x0080 /* External intr # 7 */
  68. #define MCFSIM_IMR_SWD 0x0100 /* Software Watchdog intr */
  69. #define MCFSIM_IMR_TIMER1 0x0200 /* TIMER 1 intr */
  70. #define MCFSIM_IMR_TIMER2 0x0400 /* TIMER 2 intr */
  71. #define MCFSIM_IMR_MBUS 0x0800 /* MBUS intr */
  72. #define MCFSIM_IMR_UART1 0x1000 /* UART 1 intr */
  73. #define MCFSIM_IMR_UART2 0x2000 /* UART 2 intr */
  74. #if defined(CONFIG_M5206e)
  75. #define MCFSIM_IMR_DMA1 0x4000 /* DMA 1 intr */
  76. #define MCFSIM_IMR_DMA2 0x8000 /* DMA 2 intr */
  77. #elif defined(CONFIG_M5249) || defined(CONFIG_M5307)
  78. #define MCFSIM_IMR_DMA0 0x4000 /* DMA 0 intr */
  79. #define MCFSIM_IMR_DMA1 0x8000 /* DMA 1 intr */
  80. #define MCFSIM_IMR_DMA2 0x10000 /* DMA 2 intr */
  81. #define MCFSIM_IMR_DMA3 0x20000 /* DMA 3 intr */
  82. #endif
  83. /*
  84. * Mask for all of the SIM devices. Some parts have more or less
  85. * SIM devices. This is a catchall for the sandard set.
  86. */
  87. #ifndef MCFSIM_IMR_MASKALL
  88. #define MCFSIM_IMR_MASKALL 0x3ffe /* All intr sources */
  89. #endif
  90. /*
  91. * PIT interrupt settings, if not found in mXXXXsim.h file.
  92. */
  93. #ifndef ICR_INTRCONF
  94. #define ICR_INTRCONF 0x2b /* PIT1 level 5, priority 3 */
  95. #endif
  96. #ifndef MCFPIT_IMR
  97. #define MCFPIT_IMR MCFINTC_IMRH
  98. #endif
  99. #ifndef MCFPIT_IMR_IBIT
  100. #define MCFPIT_IMR_IBIT (1 << (MCFINT_PIT1 - 32))
  101. #endif
  102. #ifndef __ASSEMBLY__
  103. /*
  104. * Definition for the interrupt auto-vectoring support.
  105. */
  106. extern void mcf_autovector(unsigned int vec);
  107. #endif /* __ASSEMBLY__ */
  108. /****************************************************************************/
  109. #endif /* mcfsim_h */