mach_apic.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. #ifndef __ASM_MACH_APIC_H
  2. #define __ASM_MACH_APIC_H
  3. #include <linux/config.h>
  4. #include <asm/smp.h>
  5. #define esr_disable (1)
  6. #define NO_BALANCE_IRQ (0)
  7. /* In clustered mode, the high nibble of APIC ID is a cluster number.
  8. * The low nibble is a 4-bit bitmap. */
  9. #define XAPIC_DEST_CPUS_SHIFT 4
  10. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  11. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  12. #define APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  13. static inline cpumask_t target_cpus(void)
  14. {
  15. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  16. * dest_LowestPrio mode logical clustered apic interrupt routing
  17. * Just start on cpu 0. IRQ balancing will spread load
  18. */
  19. return cpumask_of_cpu(0);
  20. }
  21. #define TARGET_CPUS (target_cpus())
  22. #define INT_DELIVERY_MODE (dest_LowestPrio)
  23. #define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
  24. static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
  25. {
  26. return 0;
  27. }
  28. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  29. static inline unsigned long check_apicid_present(int bit)
  30. {
  31. return 1;
  32. }
  33. #define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  34. extern u8 bios_cpu_apicid[];
  35. extern u8 cpu_2_logical_apicid[];
  36. static inline void init_apic_ldr(void)
  37. {
  38. unsigned long val, id;
  39. int i, count;
  40. u8 lid;
  41. u8 my_id = (u8)hard_smp_processor_id();
  42. u8 my_cluster = (u8)apicid_cluster(my_id);
  43. /* Create logical APIC IDs by counting CPUs already in cluster. */
  44. for (count = 0, i = NR_CPUS; --i >= 0; ) {
  45. lid = cpu_2_logical_apicid[i];
  46. if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
  47. ++count;
  48. }
  49. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  50. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  51. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  52. id = my_cluster | (1UL << count);
  53. apic_write_around(APIC_DFR, APIC_DFR_VALUE);
  54. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  55. val |= SET_APIC_LOGICAL_ID(id);
  56. apic_write_around(APIC_LDR, val);
  57. }
  58. static inline int multi_timer_check(int apic, int irq)
  59. {
  60. return 0;
  61. }
  62. static inline int apic_id_registered(void)
  63. {
  64. return 1;
  65. }
  66. static inline void clustered_apic_check(void)
  67. {
  68. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  69. nr_ioapics);
  70. }
  71. static inline int apicid_to_node(int logical_apicid)
  72. {
  73. return logical_apicid >> 5; /* 2 clusterids per CEC */
  74. }
  75. /* Mapping from cpu number to logical apicid */
  76. static inline int cpu_to_logical_apicid(int cpu)
  77. {
  78. if (cpu >= NR_CPUS)
  79. return BAD_APICID;
  80. return (int)cpu_2_logical_apicid[cpu];
  81. }
  82. static inline int cpu_present_to_apicid(int mps_cpu)
  83. {
  84. if (mps_cpu < NR_CPUS)
  85. return (int)bios_cpu_apicid[mps_cpu];
  86. else
  87. return BAD_APICID;
  88. }
  89. static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_id_map)
  90. {
  91. /* For clustered we don't have a good way to do this yet - hack */
  92. return physids_promote(0x0F);
  93. }
  94. static inline physid_mask_t apicid_to_cpu_present(int apicid)
  95. {
  96. return physid_mask_of_physid(0);
  97. }
  98. static inline int mpc_apic_id(struct mpc_config_processor *m,
  99. struct mpc_config_translation *translation_record)
  100. {
  101. printk("Processor #%d %ld:%ld APIC version %d\n",
  102. m->mpc_apicid,
  103. (m->mpc_cpufeature & CPU_FAMILY_MASK) >> 8,
  104. (m->mpc_cpufeature & CPU_MODEL_MASK) >> 4,
  105. m->mpc_apicver);
  106. return (m->mpc_apicid);
  107. }
  108. static inline void setup_portio_remap(void)
  109. {
  110. }
  111. static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
  112. {
  113. return 1;
  114. }
  115. static inline void enable_apic_mode(void)
  116. {
  117. }
  118. static inline unsigned int cpu_mask_to_apicid(cpumask_t cpumask)
  119. {
  120. int num_bits_set;
  121. int cpus_found = 0;
  122. int cpu;
  123. int apicid;
  124. num_bits_set = cpus_weight(cpumask);
  125. /* Return id to all */
  126. if (num_bits_set == NR_CPUS)
  127. return (int) 0xFF;
  128. /*
  129. * The cpus in the mask must all be on the apic cluster. If are not
  130. * on the same apicid cluster return default value of TARGET_CPUS.
  131. */
  132. cpu = first_cpu(cpumask);
  133. apicid = cpu_to_logical_apicid(cpu);
  134. while (cpus_found < num_bits_set) {
  135. if (cpu_isset(cpu, cpumask)) {
  136. int new_apicid = cpu_to_logical_apicid(cpu);
  137. if (apicid_cluster(apicid) !=
  138. apicid_cluster(new_apicid)){
  139. printk ("%s: Not a valid mask!\n",__FUNCTION__);
  140. return 0xFF;
  141. }
  142. apicid = apicid | new_apicid;
  143. cpus_found++;
  144. }
  145. cpu++;
  146. }
  147. return apicid;
  148. }
  149. /* cpuid returns the value latched in the HW at reset, not the APIC ID
  150. * register's value. For any box whose BIOS changes APIC IDs, like
  151. * clustered APIC systems, we must use hard_smp_processor_id.
  152. *
  153. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  154. */
  155. static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
  156. {
  157. return hard_smp_processor_id() >> index_msb;
  158. }
  159. #endif /* __ASM_MACH_APIC_H */