mb-regs.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /* mb-regs.h: motherboard registers
  2. *
  3. * Copyright (C) 2003, 2004 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_MB_REGS_H
  12. #define _ASM_MB_REGS_H
  13. #include <asm/cpu-irqs.h>
  14. #include <asm/sections.h>
  15. #include <asm/mem-layout.h>
  16. #define __region_IO KERNEL_IO_START /* the region from 0xe0000000 to 0xffffffff has suitable
  17. * protection laid over the top for use in memory-mapped
  18. * I/O
  19. */
  20. #define __region_CS0 0xff000000 /* Boot ROMs area */
  21. #ifdef CONFIG_MB93091_VDK
  22. /*
  23. * VDK motherboard and CPU card specific stuff
  24. */
  25. #include <asm/mb93091-fpga-irqs.h>
  26. #define IRQ_CPU_MB93493_0 IRQ_CPU_EXTERNAL0
  27. #define IRQ_CPU_MB93493_1 IRQ_CPU_EXTERNAL1
  28. #define __region_CS2 0xe0000000 /* SLBUS/PCI I/O space */
  29. #define __region_CS2_M 0x0fffffff /* mask */
  30. #define __region_CS2_C 0x00000000 /* control */
  31. #define __region_CS5 0xf0000000 /* MB93493 CSC area (DAV daughter board) */
  32. #define __region_CS5_M 0x00ffffff
  33. #define __region_CS5_C 0x00010000
  34. #define __region_CS7 0xf1000000 /* CB70 CPU-card PCMCIA port I/O space */
  35. #define __region_CS7_M 0x00ffffff
  36. #define __region_CS7_C 0x00410701
  37. #define __region_CS1 0xfc000000 /* SLBUS/PCI bridge control registers */
  38. #define __region_CS1_M 0x000fffff
  39. #define __region_CS1_C 0x00000000
  40. #define __region_CS6 0xfc100000 /* CB70 CPU-card DM9000 LAN I/O space */
  41. #define __region_CS6_M 0x000fffff
  42. #define __region_CS6_C 0x00400707
  43. #define __region_CS3 0xfc200000 /* MB93493 CSR area (DAV daughter board) */
  44. #define __region_CS3_M 0x000fffff
  45. #define __region_CS3_C 0xc8100000
  46. #define __region_CS4 0xfd000000 /* CB70 CPU-card extra flash space */
  47. #define __region_CS4_M 0x00ffffff
  48. #define __region_CS4_C 0x00000f07
  49. #define __region_PCI_IO (__region_CS2 + 0x04000000UL)
  50. #define __region_PCI_MEM (__region_CS2 + 0x08000000UL)
  51. #define __flush_PCI_writes() \
  52. do { \
  53. __builtin_write8((volatile void *) __region_PCI_MEM, 0); \
  54. } while(0)
  55. #define __is_PCI_IO(addr) \
  56. (((unsigned long)(addr) >> 24) - (__region_PCI_IO >> 24) < (0x04000000UL >> 24))
  57. #define __is_PCI_MEM(addr) \
  58. ((unsigned long)(addr) - __region_PCI_MEM < 0x08000000UL)
  59. #define __is_PCI_addr(addr) \
  60. ((unsigned long)(addr) - __region_PCI_IO < 0x0c000000UL)
  61. #define __get_CLKSW() ({ *(volatile unsigned long *)(__region_CS2 + 0x0130000cUL) & 0xffUL; })
  62. #define __get_CLKIN() (__get_CLKSW() * 125U * 100000U / 24U)
  63. #ifndef __ASSEMBLY__
  64. extern int __nongprelbss mb93090_mb00_detected;
  65. #endif
  66. #define __addr_LEDS() (__region_CS2 + 0x01200004UL)
  67. #ifdef CONFIG_MB93090_MB00
  68. #define __set_LEDS(X) \
  69. do { \
  70. if (mb93090_mb00_detected) \
  71. __builtin_write32((void *) __addr_LEDS(), ~(X)); \
  72. } while (0)
  73. #else
  74. #define __set_LEDS(X)
  75. #endif
  76. #define __addr_LCD() (__region_CS2 + 0x01200008UL)
  77. #define __get_LCD(B) __builtin_read32((volatile void *) (B))
  78. #define __set_LCD(B,X) __builtin_write32((volatile void *) (B), (X))
  79. #define LCD_D 0x000000ff /* LCD data bus */
  80. #define LCD_RW 0x00000100 /* LCD R/W signal */
  81. #define LCD_RS 0x00000200 /* LCD Register Select */
  82. #define LCD_E 0x00000400 /* LCD Start Enable Signal */
  83. #define LCD_CMD_CLEAR (LCD_E|0x001)
  84. #define LCD_CMD_HOME (LCD_E|0x002)
  85. #define LCD_CMD_CURSOR_INC (LCD_E|0x004)
  86. #define LCD_CMD_SCROLL_INC (LCD_E|0x005)
  87. #define LCD_CMD_CURSOR_DEC (LCD_E|0x006)
  88. #define LCD_CMD_SCROLL_DEC (LCD_E|0x007)
  89. #define LCD_CMD_OFF (LCD_E|0x008)
  90. #define LCD_CMD_ON(CRSR,BLINK) (LCD_E|0x00c|(CRSR<<1)|BLINK)
  91. #define LCD_CMD_CURSOR_MOVE_L (LCD_E|0x010)
  92. #define LCD_CMD_CURSOR_MOVE_R (LCD_E|0x014)
  93. #define LCD_CMD_DISPLAY_SHIFT_L (LCD_E|0x018)
  94. #define LCD_CMD_DISPLAY_SHIFT_R (LCD_E|0x01c)
  95. #define LCD_CMD_FUNCSET(DL,N,F) (LCD_E|0x020|(DL<<4)|(N<<3)|(F<<2))
  96. #define LCD_CMD_SET_CG_ADDR(X) (LCD_E|0x040|X)
  97. #define LCD_CMD_SET_DD_ADDR(X) (LCD_E|0x080|X)
  98. #define LCD_CMD_READ_BUSY (LCD_E|LCD_RW)
  99. #define LCD_DATA_WRITE(X) (LCD_E|LCD_RS|(X))
  100. #define LCD_DATA_READ (LCD_E|LCD_RS|LCD_RW)
  101. #else
  102. /*
  103. * PDK unit specific stuff
  104. */
  105. #include <asm/mb93093-fpga-irqs.h>
  106. #define IRQ_CPU_MB93493_0 IRQ_CPU_EXTERNAL0
  107. #define IRQ_CPU_MB93493_1 IRQ_CPU_EXTERNAL1
  108. #define __region_CS5 0xf0000000 /* MB93493 CSC area (DAV daughter board) */
  109. #define __region_CS5_M 0x00ffffff /* mask */
  110. #define __region_CS5_C 0x00010000 /* control */
  111. #define __region_CS2 0x20000000 /* FPGA registers */
  112. #define __region_CS2_M 0x000fffff
  113. #define __region_CS2_C 0x00000000
  114. #define __region_CS1 0xfc100000 /* LAN registers */
  115. #define __region_CS1_M 0x000fffff
  116. #define __region_CS1_C 0x00010404
  117. #define __region_CS3 0xfc200000 /* MB93493 CSR area (DAV daughter board) */
  118. #define __region_CS3_M 0x000fffff
  119. #define __region_CS3_C 0xc8000000
  120. #define __region_CS4 0xfd000000 /* extra ROMs area */
  121. #define __region_CS4_M 0x00ffffff
  122. #define __region_CS4_C 0x00000f07
  123. #define __region_CS6 0xfe000000 /* not used - hide behind CPU resource I/O regs */
  124. #define __region_CS6_M 0x000fffff
  125. #define __region_CS6_C 0x00000f07
  126. #define __region_CS7 0xfe000000 /* not used - hide behind CPU resource I/O regs */
  127. #define __region_CS7_M 0x000fffff
  128. #define __region_CS7_C 0x00000f07
  129. #define __is_PCI_IO(addr) 0 /* no PCI */
  130. #define __is_PCI_MEM(addr) 0
  131. #define __is_PCI_addr(addr) 0
  132. #define __region_PCI_IO 0
  133. #define __region_PCI_MEM 0
  134. #define __flush_PCI_writes() do { } while(0)
  135. #define __get_CLKSW() 0UL
  136. #define __get_CLKIN() 66000000UL
  137. #define __addr_LEDS() (__region_CS2 + 0x00000023UL)
  138. #define __set_LEDS(X) __builtin_write8((volatile void *) __addr_LEDS(), (X))
  139. #define __addr_FPGATR() (__region_CS2 + 0x00000030UL)
  140. #define __set_FPGATR(X) __builtin_write32((volatile void *) __addr_FPGATR(), (X))
  141. #define __get_FPGATR() __builtin_read32((volatile void *) __addr_FPGATR())
  142. #define MB93093_FPGA_FPGATR_AUDIO_CLK 0x00000003
  143. #define __set_FPGATR_AUDIO_CLK(V) \
  144. __set_FPGATR((__get_FPGATR() & ~MB93093_FPGA_FPGATR_AUDIO_CLK) | (V))
  145. #define MB93093_FPGA_FPGATR_AUDIO_CLK_OFF 0x0
  146. #define MB93093_FPGA_FPGATR_AUDIO_CLK_11MHz 0x1
  147. #define MB93093_FPGA_FPGATR_AUDIO_CLK_12MHz 0x2
  148. #define MB93093_FPGA_FPGATR_AUDIO_CLK_02MHz 0x3
  149. #define MB93093_FPGA_SWR_PUSHSWMASK (0x1F<<26)
  150. #define MB93093_FPGA_SWR_PUSHSW4 (1<<29)
  151. #define __addr_FPGA_SWR ((volatile void *)(__region_CS2 + 0x28UL))
  152. #define __get_FPGA_PUSHSW1_5() (__builtin_read32(__addr_FPGA_SWR) & MB93093_FPGA_SWR_PUSHSWMASK)
  153. #endif
  154. #endif /* _ASM_MB_REGS_H */