matroxfb_base.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. */
  8. #ifndef __MATROXFB_H__
  9. #define __MATROXFB_H__
  10. /* general, but fairly heavy, debugging */
  11. #undef MATROXFB_DEBUG
  12. /* heavy debugging: */
  13. /* -- logs putc[s], so everytime a char is displayed, it's logged */
  14. #undef MATROXFB_DEBUG_HEAVY
  15. /* This one _could_ cause infinite loops */
  16. /* It _does_ cause lots and lots of messages during idle loops */
  17. #undef MATROXFB_DEBUG_LOOP
  18. /* Debug register calls, too? */
  19. #undef MATROXFB_DEBUG_REG
  20. /* Guard accelerator accesses with spin_lock_irqsave... */
  21. #undef MATROXFB_USE_SPINLOCKS
  22. #include <linux/config.h>
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/errno.h>
  26. #include <linux/string.h>
  27. #include <linux/mm.h>
  28. #include <linux/tty.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/fb.h>
  32. #include <linux/console.h>
  33. #include <linux/selection.h>
  34. #include <linux/ioport.h>
  35. #include <linux/init.h>
  36. #include <linux/timer.h>
  37. #include <linux/pci.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/kd.h>
  40. #include <asm/io.h>
  41. #include <asm/unaligned.h>
  42. #ifdef CONFIG_MTRR
  43. #include <asm/mtrr.h>
  44. #endif
  45. #if defined(CONFIG_PPC_PMAC)
  46. #include <asm/prom.h>
  47. #include <asm/pci-bridge.h>
  48. #include "../macmodes.h"
  49. #endif
  50. /* always compile support for 32MB... It cost almost nothing */
  51. #define CONFIG_FB_MATROX_32MB
  52. #ifdef MATROXFB_DEBUG
  53. #define DEBUG
  54. #define DBG(x) printk(KERN_DEBUG "matroxfb: %s\n", (x));
  55. #ifdef MATROXFB_DEBUG_HEAVY
  56. #define DBG_HEAVY(x) DBG(x)
  57. #else /* MATROXFB_DEBUG_HEAVY */
  58. #define DBG_HEAVY(x) /* DBG_HEAVY */
  59. #endif /* MATROXFB_DEBUG_HEAVY */
  60. #ifdef MATROXFB_DEBUG_LOOP
  61. #define DBG_LOOP(x) DBG(x)
  62. #else /* MATROXFB_DEBUG_LOOP */
  63. #define DBG_LOOP(x) /* DBG_LOOP */
  64. #endif /* MATROXFB_DEBUG_LOOP */
  65. #ifdef MATROXFB_DEBUG_REG
  66. #define DBG_REG(x) DBG(x)
  67. #else /* MATROXFB_DEBUG_REG */
  68. #define DBG_REG(x) /* DBG_REG */
  69. #endif /* MATROXFB_DEBUG_REG */
  70. #else /* MATROXFB_DEBUG */
  71. #define DBG(x) /* DBG */
  72. #define DBG_HEAVY(x) /* DBG_HEAVY */
  73. #define DBG_REG(x) /* DBG_REG */
  74. #define DBG_LOOP(x) /* DBG_LOOP */
  75. #endif /* MATROXFB_DEBUG */
  76. #ifdef DEBUG
  77. #define dprintk(X...) printk(X)
  78. #else
  79. #define dprintk(X...)
  80. #endif
  81. #ifndef PCI_SS_VENDOR_ID_SIEMENS_NIXDORF
  82. #define PCI_SS_VENDOR_ID_SIEMENS_NIXDORF 0x110A
  83. #endif
  84. #ifndef PCI_SS_VENDOR_ID_MATROX
  85. #define PCI_SS_VENDOR_ID_MATROX PCI_VENDOR_ID_MATROX
  86. #endif
  87. #ifndef PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP
  88. #define PCI_SS_ID_MATROX_GENERIC 0xFF00
  89. #define PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP 0xFF01
  90. #define PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP 0xFF02
  91. #define PCI_SS_ID_MATROX_MILLENIUM_G200_AGP 0xFF03
  92. #define PCI_SS_ID_MATROX_MARVEL_G200_AGP 0xFF04
  93. #define PCI_SS_ID_MATROX_MGA_G100_PCI 0xFF05
  94. #define PCI_SS_ID_MATROX_MGA_G100_AGP 0x1001
  95. #define PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP 0x2179
  96. #define PCI_SS_ID_SIEMENS_MGA_G100_AGP 0x001E /* 30 */
  97. #define PCI_SS_ID_SIEMENS_MGA_G200_AGP 0x0032 /* 50 */
  98. #endif
  99. #define MX_VISUAL_TRUECOLOR FB_VISUAL_DIRECTCOLOR
  100. #define MX_VISUAL_DIRECTCOLOR FB_VISUAL_TRUECOLOR
  101. #define MX_VISUAL_PSEUDOCOLOR FB_VISUAL_PSEUDOCOLOR
  102. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  103. /* G-series and Mystique have (almost) same DAC */
  104. #undef NEED_DAC1064
  105. #if defined(CONFIG_FB_MATROX_MYSTIQUE) || defined(CONFIG_FB_MATROX_G)
  106. #define NEED_DAC1064 1
  107. #endif
  108. typedef struct {
  109. void __iomem* vaddr;
  110. } vaddr_t;
  111. static inline unsigned int mga_readb(vaddr_t va, unsigned int offs) {
  112. return readb(va.vaddr + offs);
  113. }
  114. static inline void mga_writeb(vaddr_t va, unsigned int offs, u_int8_t value) {
  115. writeb(value, va.vaddr + offs);
  116. }
  117. static inline void mga_writew(vaddr_t va, unsigned int offs, u_int16_t value) {
  118. writew(value, va.vaddr + offs);
  119. }
  120. static inline u_int32_t mga_readl(vaddr_t va, unsigned int offs) {
  121. return readl(va.vaddr + offs);
  122. }
  123. static inline void mga_writel(vaddr_t va, unsigned int offs, u_int32_t value) {
  124. writel(value, va.vaddr + offs);
  125. }
  126. static inline void mga_memcpy_toio(vaddr_t va, const void* src, int len) {
  127. #if defined(__alpha__) || defined(__i386__) || defined(__x86_64__)
  128. /*
  129. * memcpy_toio works for us if:
  130. * (1) Copies data as 32bit quantities, not byte after byte,
  131. * (2) Performs LE ordered stores, and
  132. * (3) It copes with unaligned source (destination is guaranteed to be page
  133. * aligned and length is guaranteed to be multiple of 4).
  134. */
  135. memcpy_toio(va.vaddr, src, len);
  136. #else
  137. u_int32_t __iomem* addr = va.vaddr;
  138. if ((unsigned long)src & 3) {
  139. while (len >= 4) {
  140. fb_writel(get_unaligned((u32 *)src), addr);
  141. addr++;
  142. len -= 4;
  143. src += 4;
  144. }
  145. } else {
  146. while (len >= 4) {
  147. fb_writel(*(u32 *)src, addr);
  148. addr++;
  149. len -= 4;
  150. src += 4;
  151. }
  152. }
  153. #endif
  154. }
  155. static inline void vaddr_add(vaddr_t* va, unsigned long offs) {
  156. va->vaddr += offs;
  157. }
  158. static inline void __iomem* vaddr_va(vaddr_t va) {
  159. return va.vaddr;
  160. }
  161. #define MGA_IOREMAP_NORMAL 0
  162. #define MGA_IOREMAP_NOCACHE 1
  163. #define MGA_IOREMAP_FB MGA_IOREMAP_NOCACHE
  164. #define MGA_IOREMAP_MMIO MGA_IOREMAP_NOCACHE
  165. static inline int mga_ioremap(unsigned long phys, unsigned long size, int flags, vaddr_t* virt) {
  166. if (flags & MGA_IOREMAP_NOCACHE)
  167. virt->vaddr = ioremap_nocache(phys, size);
  168. else
  169. virt->vaddr = ioremap(phys, size);
  170. return (virt->vaddr == 0); /* 0, !0... 0, error_code in future */
  171. }
  172. static inline void mga_iounmap(vaddr_t va) {
  173. iounmap(va.vaddr);
  174. }
  175. struct my_timming {
  176. unsigned int pixclock;
  177. int mnp;
  178. unsigned int crtc;
  179. unsigned int HDisplay;
  180. unsigned int HSyncStart;
  181. unsigned int HSyncEnd;
  182. unsigned int HTotal;
  183. unsigned int VDisplay;
  184. unsigned int VSyncStart;
  185. unsigned int VSyncEnd;
  186. unsigned int VTotal;
  187. unsigned int sync;
  188. int dblscan;
  189. int interlaced;
  190. unsigned int delay; /* CRTC delay */
  191. };
  192. enum { M_SYSTEM_PLL, M_PIXEL_PLL_A, M_PIXEL_PLL_B, M_PIXEL_PLL_C, M_VIDEO_PLL };
  193. struct matrox_pll_cache {
  194. unsigned int valid;
  195. struct {
  196. unsigned int mnp_key;
  197. unsigned int mnp_value;
  198. } data[4];
  199. };
  200. struct matrox_pll_limits {
  201. unsigned int vcomin;
  202. unsigned int vcomax;
  203. };
  204. struct matrox_pll_features {
  205. unsigned int vco_freq_min;
  206. unsigned int ref_freq;
  207. unsigned int feed_div_min;
  208. unsigned int feed_div_max;
  209. unsigned int in_div_min;
  210. unsigned int in_div_max;
  211. unsigned int post_shift_max;
  212. };
  213. struct matroxfb_par
  214. {
  215. unsigned int final_bppShift;
  216. unsigned int cmap_len;
  217. struct {
  218. unsigned int bytes;
  219. unsigned int pixels;
  220. unsigned int chunks;
  221. } ydstorg;
  222. };
  223. struct matrox_fb_info;
  224. struct matrox_DAC1064_features {
  225. u_int8_t xvrefctrl;
  226. u_int8_t xmiscctrl;
  227. };
  228. /* current hardware status */
  229. struct mavenregs {
  230. u_int8_t regs[256];
  231. int mode;
  232. int vlines;
  233. int xtal;
  234. int fv;
  235. u_int16_t htotal;
  236. u_int16_t hcorr;
  237. };
  238. struct matrox_crtc2 {
  239. u_int32_t ctl;
  240. };
  241. struct matrox_hw_state {
  242. u_int32_t MXoptionReg;
  243. unsigned char DACclk[6];
  244. unsigned char DACreg[80];
  245. unsigned char MiscOutReg;
  246. unsigned char DACpal[768];
  247. unsigned char CRTC[25];
  248. unsigned char CRTCEXT[9];
  249. unsigned char SEQ[5];
  250. /* unused for MGA mode, but who knows... */
  251. unsigned char GCTL[9];
  252. /* unused for MGA mode, but who knows... */
  253. unsigned char ATTR[21];
  254. /* TVOut only */
  255. struct mavenregs maven;
  256. struct matrox_crtc2 crtc2;
  257. };
  258. struct matrox_accel_data {
  259. #ifdef CONFIG_FB_MATROX_MILLENIUM
  260. unsigned char ramdac_rev;
  261. #endif
  262. u_int32_t m_dwg_rect;
  263. u_int32_t m_opmode;
  264. };
  265. struct v4l2_queryctrl;
  266. struct v4l2_control;
  267. struct matrox_altout {
  268. const char *name;
  269. int (*compute)(void* altout_dev, struct my_timming* input);
  270. int (*program)(void* altout_dev);
  271. int (*start)(void* altout_dev);
  272. int (*verifymode)(void* altout_dev, u_int32_t mode);
  273. int (*getqueryctrl)(void* altout_dev,
  274. struct v4l2_queryctrl* ctrl);
  275. int (*getctrl)(void* altout_dev,
  276. struct v4l2_control* ctrl);
  277. int (*setctrl)(void* altout_dev,
  278. struct v4l2_control* ctrl);
  279. };
  280. #define MATROXFB_SRC_NONE 0
  281. #define MATROXFB_SRC_CRTC1 1
  282. #define MATROXFB_SRC_CRTC2 2
  283. enum mga_chip { MGA_2064, MGA_2164, MGA_1064, MGA_1164, MGA_G100, MGA_G200, MGA_G400, MGA_G450, MGA_G550 };
  284. struct matrox_bios {
  285. unsigned int bios_valid : 1;
  286. unsigned int pins_len;
  287. unsigned char pins[128];
  288. struct {
  289. unsigned char vMaj, vMin, vRev;
  290. } version;
  291. struct {
  292. unsigned char state, tvout;
  293. } output;
  294. };
  295. struct matrox_switch;
  296. struct matroxfb_driver;
  297. struct matroxfb_dh_fb_info;
  298. struct matrox_vsync {
  299. wait_queue_head_t wait;
  300. unsigned int cnt;
  301. };
  302. struct matrox_fb_info {
  303. struct fb_info fbcon;
  304. struct list_head next_fb;
  305. int dead;
  306. int initialized;
  307. unsigned int usecount;
  308. unsigned int userusecount;
  309. unsigned long irq_flags;
  310. struct matroxfb_par curr;
  311. struct matrox_hw_state hw;
  312. struct matrox_accel_data accel;
  313. struct pci_dev* pcidev;
  314. struct {
  315. struct matrox_vsync vsync;
  316. unsigned int pixclock;
  317. int mnp;
  318. int panpos;
  319. } crtc1;
  320. struct {
  321. struct matrox_vsync vsync;
  322. unsigned int pixclock;
  323. int mnp;
  324. struct matroxfb_dh_fb_info* info;
  325. struct rw_semaphore lock;
  326. } crtc2;
  327. struct {
  328. struct rw_semaphore lock;
  329. struct {
  330. int brightness, contrast, saturation, hue, gamma;
  331. int testout, deflicker;
  332. } tvo_params;
  333. } altout;
  334. #define MATROXFB_MAX_OUTPUTS 3
  335. struct {
  336. unsigned int src;
  337. struct matrox_altout* output;
  338. void* data;
  339. unsigned int mode;
  340. unsigned int default_src;
  341. } outputs[MATROXFB_MAX_OUTPUTS];
  342. #define MATROXFB_MAX_FB_DRIVERS 5
  343. struct matroxfb_driver* (drivers[MATROXFB_MAX_FB_DRIVERS]);
  344. void* (drivers_data[MATROXFB_MAX_FB_DRIVERS]);
  345. unsigned int drivers_count;
  346. struct {
  347. unsigned long base; /* physical */
  348. vaddr_t vbase; /* CPU view */
  349. unsigned int len;
  350. unsigned int len_usable;
  351. unsigned int len_maximum;
  352. } video;
  353. struct {
  354. unsigned long base; /* physical */
  355. vaddr_t vbase; /* CPU view */
  356. unsigned int len;
  357. } mmio;
  358. unsigned int max_pixel_clock;
  359. struct matrox_switch* hw_switch;
  360. struct {
  361. struct matrox_pll_features pll;
  362. struct matrox_DAC1064_features DAC1064;
  363. } features;
  364. struct {
  365. spinlock_t DAC;
  366. spinlock_t accel;
  367. } lock;
  368. enum mga_chip chip;
  369. int interleave;
  370. int millenium;
  371. int milleniumII;
  372. struct {
  373. int cfb4;
  374. const int* vxres;
  375. int cross4MB;
  376. int text;
  377. int plnwt;
  378. int srcorg;
  379. } capable;
  380. #ifdef CONFIG_MTRR
  381. struct {
  382. int vram;
  383. int vram_valid;
  384. } mtrr;
  385. #endif
  386. struct {
  387. int precise_width;
  388. int mga_24bpp_fix;
  389. int novga;
  390. int nobios;
  391. int nopciretry;
  392. int noinit;
  393. int sgram;
  394. #ifdef CONFIG_FB_MATROX_32MB
  395. int support32MB;
  396. #endif
  397. int accelerator;
  398. int text_type_aux;
  399. int video64bits;
  400. int crtc2;
  401. int maven_capable;
  402. unsigned int vgastep;
  403. unsigned int textmode;
  404. unsigned int textstep;
  405. unsigned int textvram; /* character cells */
  406. unsigned int ydstorg; /* offset in bytes from video start to usable memory */
  407. /* 0 except for 6MB Millenium */
  408. int memtype;
  409. int g450dac;
  410. int dfp_type;
  411. int panellink; /* G400 DFP possible (not G450/G550) */
  412. int dualhead;
  413. unsigned int fbResource;
  414. } devflags;
  415. struct fb_ops fbops;
  416. struct matrox_bios bios;
  417. struct {
  418. struct matrox_pll_limits pixel;
  419. struct matrox_pll_limits system;
  420. struct matrox_pll_limits video;
  421. } limits;
  422. struct {
  423. struct matrox_pll_cache pixel;
  424. struct matrox_pll_cache system;
  425. struct matrox_pll_cache video;
  426. } cache;
  427. struct {
  428. struct {
  429. unsigned int video;
  430. unsigned int system;
  431. } pll;
  432. struct {
  433. u_int32_t opt;
  434. u_int32_t opt2;
  435. u_int32_t opt3;
  436. u_int32_t mctlwtst;
  437. u_int32_t mctlwtst_core;
  438. u_int32_t memmisc;
  439. u_int32_t memrdbk;
  440. u_int32_t maccess;
  441. } reg;
  442. struct {
  443. unsigned int ddr:1,
  444. emrswen:1,
  445. dll:1;
  446. } memory;
  447. } values;
  448. u_int32_t cmap[17];
  449. };
  450. #define info2minfo(info) container_of(info, struct matrox_fb_info, fbcon)
  451. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  452. #define ACCESS_FBINFO2(info, x) (info->x)
  453. #define ACCESS_FBINFO(x) ACCESS_FBINFO2(minfo,x)
  454. #define MINFO minfo
  455. #define WPMINFO2 struct matrox_fb_info* minfo
  456. #define WPMINFO WPMINFO2 ,
  457. #define CPMINFO2 const struct matrox_fb_info* minfo
  458. #define CPMINFO CPMINFO2 ,
  459. #define PMINFO2 minfo
  460. #define PMINFO PMINFO2 ,
  461. #define MINFO_FROM(x) struct matrox_fb_info* minfo = x
  462. #else
  463. extern struct matrox_fb_info matroxfb_global_mxinfo;
  464. #define ACCESS_FBINFO(x) (matroxfb_global_mxinfo.x)
  465. #define ACCESS_FBINFO2(info, x) (matroxfb_global_mxinfo.x)
  466. #define MINFO (&matroxfb_global_mxinfo)
  467. #define WPMINFO2 void
  468. #define WPMINFO
  469. #define CPMINFO2 void
  470. #define CPMINFO
  471. #define PMINFO2
  472. #define PMINFO
  473. #define MINFO_FROM(x)
  474. #endif
  475. #define MINFO_FROM_INFO(x) MINFO_FROM(info2minfo(x))
  476. struct matrox_switch {
  477. int (*preinit)(WPMINFO2);
  478. void (*reset)(WPMINFO2);
  479. int (*init)(WPMINFO struct my_timming*);
  480. void (*restore)(WPMINFO2);
  481. };
  482. struct matroxfb_driver {
  483. struct list_head node;
  484. char* name;
  485. void* (*probe)(struct matrox_fb_info* info);
  486. void (*remove)(struct matrox_fb_info* info, void* data);
  487. };
  488. int matroxfb_register_driver(struct matroxfb_driver* drv);
  489. void matroxfb_unregister_driver(struct matroxfb_driver* drv);
  490. #define PCI_OPTION_REG 0x40
  491. #define PCI_OPTION_ENABLE_ROM 0x40000000
  492. #define PCI_MGA_INDEX 0x44
  493. #define PCI_MGA_DATA 0x48
  494. #define PCI_OPTION2_REG 0x50
  495. #define PCI_OPTION3_REG 0x54
  496. #define PCI_MEMMISC_REG 0x58
  497. #define M_DWGCTL 0x1C00
  498. #define M_MACCESS 0x1C04
  499. #define M_CTLWTST 0x1C08
  500. #define M_PLNWT 0x1C1C
  501. #define M_BCOL 0x1C20
  502. #define M_FCOL 0x1C24
  503. #define M_SGN 0x1C58
  504. #define M_LEN 0x1C5C
  505. #define M_AR0 0x1C60
  506. #define M_AR1 0x1C64
  507. #define M_AR2 0x1C68
  508. #define M_AR3 0x1C6C
  509. #define M_AR4 0x1C70
  510. #define M_AR5 0x1C74
  511. #define M_AR6 0x1C78
  512. #define M_CXBNDRY 0x1C80
  513. #define M_FXBNDRY 0x1C84
  514. #define M_YDSTLEN 0x1C88
  515. #define M_PITCH 0x1C8C
  516. #define M_YDST 0x1C90
  517. #define M_YDSTORG 0x1C94
  518. #define M_YTOP 0x1C98
  519. #define M_YBOT 0x1C9C
  520. /* mystique only */
  521. #define M_CACHEFLUSH 0x1FFF
  522. #define M_EXEC 0x0100
  523. #define M_DWG_TRAP 0x04
  524. #define M_DWG_BITBLT 0x08
  525. #define M_DWG_ILOAD 0x09
  526. #define M_DWG_LINEAR 0x0080
  527. #define M_DWG_SOLID 0x0800
  528. #define M_DWG_ARZERO 0x1000
  529. #define M_DWG_SGNZERO 0x2000
  530. #define M_DWG_SHIFTZERO 0x4000
  531. #define M_DWG_REPLACE 0x000C0000
  532. #define M_DWG_REPLACE2 (M_DWG_REPLACE | 0x40)
  533. #define M_DWG_XOR 0x00060010
  534. #define M_DWG_BFCOL 0x04000000
  535. #define M_DWG_BMONOWF 0x08000000
  536. #define M_DWG_TRANSC 0x40000000
  537. #define M_FIFOSTATUS 0x1E10
  538. #define M_STATUS 0x1E14
  539. #define M_ICLEAR 0x1E18
  540. #define M_IEN 0x1E1C
  541. #define M_VCOUNT 0x1E20
  542. #define M_RESET 0x1E40
  543. #define M_MEMRDBK 0x1E44
  544. #define M_AGP2PLL 0x1E4C
  545. #define M_OPMODE 0x1E54
  546. #define M_OPMODE_DMA_GEN_WRITE 0x00
  547. #define M_OPMODE_DMA_BLIT 0x04
  548. #define M_OPMODE_DMA_VECTOR_WRITE 0x08
  549. #define M_OPMODE_DMA_LE 0x0000 /* little endian - no transformation */
  550. #define M_OPMODE_DMA_BE_8BPP 0x0000
  551. #define M_OPMODE_DMA_BE_16BPP 0x0100
  552. #define M_OPMODE_DMA_BE_32BPP 0x0200
  553. #define M_OPMODE_DIR_LE 0x000000 /* little endian - no transformation */
  554. #define M_OPMODE_DIR_BE_8BPP 0x000000
  555. #define M_OPMODE_DIR_BE_16BPP 0x010000
  556. #define M_OPMODE_DIR_BE_32BPP 0x020000
  557. #define M_ATTR_INDEX 0x1FC0
  558. #define M_ATTR_DATA 0x1FC1
  559. #define M_MISC_REG 0x1FC2
  560. #define M_3C2_RD 0x1FC2
  561. #define M_SEQ_INDEX 0x1FC4
  562. #define M_SEQ_DATA 0x1FC5
  563. #define M_MISC_REG_READ 0x1FCC
  564. #define M_GRAPHICS_INDEX 0x1FCE
  565. #define M_GRAPHICS_DATA 0x1FCF
  566. #define M_CRTC_INDEX 0x1FD4
  567. #define M_ATTR_RESET 0x1FDA
  568. #define M_3DA_WR 0x1FDA
  569. #define M_INSTS1 0x1FDA
  570. #define M_EXTVGA_INDEX 0x1FDE
  571. #define M_EXTVGA_DATA 0x1FDF
  572. /* G200 only */
  573. #define M_SRCORG 0x2CB4
  574. #define M_DSTORG 0x2CB8
  575. #define M_RAMDAC_BASE 0x3C00
  576. /* fortunately, same on TVP3026 and MGA1064 */
  577. #define M_DAC_REG (M_RAMDAC_BASE+0)
  578. #define M_DAC_VAL (M_RAMDAC_BASE+1)
  579. #define M_PALETTE_MASK (M_RAMDAC_BASE+2)
  580. #define M_X_INDEX 0x00
  581. #define M_X_DATAREG 0x0A
  582. #define DAC_XGENIOCTRL 0x2A
  583. #define DAC_XGENIODATA 0x2B
  584. #define M_C2CTL 0x3C10
  585. #define MX_OPTION_BSWAP 0x00000000
  586. #ifdef __LITTLE_ENDIAN
  587. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  588. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  589. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  590. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  591. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  592. #else
  593. #ifdef __BIG_ENDIAN
  594. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT) /* TODO */
  595. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT)
  596. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_16BPP | M_OPMODE_DMA_BLIT)
  597. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT) /* TODO, ?32 */
  598. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_32BPP | M_OPMODE_DMA_BLIT)
  599. #else
  600. #error "Byte ordering have to be defined. Cannot continue."
  601. #endif
  602. #endif
  603. #define mga_inb(addr) mga_readb(ACCESS_FBINFO(mmio.vbase), (addr))
  604. #define mga_inl(addr) mga_readl(ACCESS_FBINFO(mmio.vbase), (addr))
  605. #define mga_outb(addr,val) mga_writeb(ACCESS_FBINFO(mmio.vbase), (addr), (val))
  606. #define mga_outw(addr,val) mga_writew(ACCESS_FBINFO(mmio.vbase), (addr), (val))
  607. #define mga_outl(addr,val) mga_writel(ACCESS_FBINFO(mmio.vbase), (addr), (val))
  608. #define mga_readr(port,idx) (mga_outb((port),(idx)), mga_inb((port)+1))
  609. #define mga_setr(addr,port,val) mga_outw(addr, ((val)<<8) | (port))
  610. #define mga_fifo(n) do {} while ((mga_inl(M_FIFOSTATUS) & 0xFF) < (n))
  611. #define WaitTillIdle() do {} while (mga_inl(M_STATUS) & 0x10000)
  612. /* code speedup */
  613. #ifdef CONFIG_FB_MATROX_MILLENIUM
  614. #define isInterleave(x) (x->interleave)
  615. #define isMillenium(x) (x->millenium)
  616. #define isMilleniumII(x) (x->milleniumII)
  617. #else
  618. #define isInterleave(x) (0)
  619. #define isMillenium(x) (0)
  620. #define isMilleniumII(x) (0)
  621. #endif
  622. #define matroxfb_DAC_lock() spin_lock(&ACCESS_FBINFO(lock.DAC))
  623. #define matroxfb_DAC_unlock() spin_unlock(&ACCESS_FBINFO(lock.DAC))
  624. #define matroxfb_DAC_lock_irqsave(flags) spin_lock_irqsave(&ACCESS_FBINFO(lock.DAC),flags)
  625. #define matroxfb_DAC_unlock_irqrestore(flags) spin_unlock_irqrestore(&ACCESS_FBINFO(lock.DAC),flags)
  626. extern void matroxfb_DAC_out(CPMINFO int reg, int val);
  627. extern int matroxfb_DAC_in(CPMINFO int reg);
  628. extern void matroxfb_var2my(struct fb_var_screeninfo* fvsi, struct my_timming* mt);
  629. extern int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc);
  630. extern int matroxfb_enable_irq(WPMINFO int reenable);
  631. #ifdef MATROXFB_USE_SPINLOCKS
  632. #define CRITBEGIN spin_lock_irqsave(&ACCESS_FBINFO(lock.accel), critflags);
  633. #define CRITEND spin_unlock_irqrestore(&ACCESS_FBINFO(lock.accel), critflags);
  634. #define CRITFLAGS unsigned long critflags;
  635. #else
  636. #define CRITBEGIN
  637. #define CRITEND
  638. #define CRITFLAGS
  639. #endif
  640. #endif /* __MATROXFB_H__ */