matroxfb_base.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
  12. *
  13. * Contributors: "menion?" <menion@mindless.com>
  14. * Betatesting, fixes, ideas
  15. *
  16. * "Kurt Garloff" <garloff@suse.de>
  17. * Betatesting, fixes, ideas, videomodes, videomodes timmings
  18. *
  19. * "Tom Rini" <trini@kernel.crashing.org>
  20. * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
  21. *
  22. * "Bibek Sahu" <scorpio@dodds.net>
  23. * Access device through readb|w|l and write b|w|l
  24. * Extensive debugging stuff
  25. *
  26. * "Daniel Haun" <haund@usa.net>
  27. * Testing, hardware cursor fixes
  28. *
  29. * "Scott Wood" <sawst46+@pitt.edu>
  30. * Fixes
  31. *
  32. * "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
  33. * Betatesting
  34. *
  35. * "Kelly French" <targon@hazmat.com>
  36. * "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
  37. * Betatesting, bug reporting
  38. *
  39. * "Pablo Bianucci" <pbian@pccp.com.ar>
  40. * Fixes, ideas, betatesting
  41. *
  42. * "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
  43. * Fixes, enhandcements, ideas, betatesting
  44. *
  45. * "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
  46. * PPC betatesting, PPC support, backward compatibility
  47. *
  48. * "Paul Womar" <Paul@pwomar.demon.co.uk>
  49. * "Owen Waller" <O.Waller@ee.qub.ac.uk>
  50. * PPC betatesting
  51. *
  52. * "Thomas Pornin" <pornin@bolet.ens.fr>
  53. * Alpha betatesting
  54. *
  55. * "Pieter van Leuven" <pvl@iae.nl>
  56. * "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
  57. * G100 testing
  58. *
  59. * "H. Peter Arvin" <hpa@transmeta.com>
  60. * Ideas
  61. *
  62. * "Cort Dougan" <cort@cs.nmt.edu>
  63. * CHRP fixes and PReP cleanup
  64. *
  65. * "Mark Vojkovich" <mvojkovi@ucsd.edu>
  66. * G400 support
  67. *
  68. * "Samuel Hocevar" <sam@via.ecp.fr>
  69. * Fixes
  70. *
  71. * "Anton Altaparmakov" <AntonA@bigfoot.com>
  72. * G400 MAX/non-MAX distinction
  73. *
  74. * "Ken Aaker" <kdaaker@rchland.vnet.ibm.com>
  75. * memtype extension (needed for GXT130P RS/6000 adapter)
  76. *
  77. * "Uns Lider" <unslider@miranda.org>
  78. * G100 PLNWT fixes
  79. *
  80. * "Denis Zaitsev" <zzz@cd-club.ru>
  81. * Fixes
  82. *
  83. * "Mike Pieper" <mike@pieper-family.de>
  84. * TVOut enhandcements, V4L2 control interface.
  85. *
  86. * "Diego Biurrun" <diego@biurrun.de>
  87. * DFP testing
  88. *
  89. * (following author is not in any relation with this code, but his code
  90. * is included in this driver)
  91. *
  92. * Based on framebuffer driver for VBE 2.0 compliant graphic boards
  93. * (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
  94. *
  95. * (following author is not in any relation with this code, but his ideas
  96. * were used when writting this driver)
  97. *
  98. * FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
  99. *
  100. */
  101. #include <linux/config.h>
  102. #include <linux/version.h>
  103. #include "matroxfb_base.h"
  104. #include "matroxfb_misc.h"
  105. #include "matroxfb_accel.h"
  106. #include "matroxfb_DAC1064.h"
  107. #include "matroxfb_Ti3026.h"
  108. #include "matroxfb_maven.h"
  109. #include "matroxfb_crtc2.h"
  110. #include "matroxfb_g450.h"
  111. #include <linux/matroxfb.h>
  112. #include <linux/interrupt.h>
  113. #include <asm/uaccess.h>
  114. #ifdef CONFIG_PPC_PMAC
  115. #include <asm/machdep.h>
  116. unsigned char nvram_read_byte(int);
  117. static int default_vmode = VMODE_NVRAM;
  118. static int default_cmode = CMODE_NVRAM;
  119. #endif
  120. static void matroxfb_unregister_device(struct matrox_fb_info* minfo);
  121. /* --------------------------------------------------------------------- */
  122. /*
  123. * card parameters
  124. */
  125. /* --------------------------------------------------------------------- */
  126. static struct fb_var_screeninfo vesafb_defined = {
  127. 640,480,640,480,/* W,H, W, H (virtual) load xres,xres_virtual*/
  128. 0,0, /* virtual -> visible no offset */
  129. 8, /* depth -> load bits_per_pixel */
  130. 0, /* greyscale ? */
  131. {0,0,0}, /* R */
  132. {0,0,0}, /* G */
  133. {0,0,0}, /* B */
  134. {0,0,0}, /* transparency */
  135. 0, /* standard pixel format */
  136. FB_ACTIVATE_NOW,
  137. -1,-1,
  138. FB_ACCELF_TEXT, /* accel flags */
  139. 39721L,48L,16L,33L,10L,
  140. 96L,2L,~0, /* No sync info */
  141. FB_VMODE_NONINTERLACED,
  142. 0, {0,0,0,0,0}
  143. };
  144. /* --------------------------------------------------------------------- */
  145. static void update_crtc2(WPMINFO unsigned int pos) {
  146. struct matroxfb_dh_fb_info* info = ACCESS_FBINFO(crtc2.info);
  147. /* Make sure that displays are compatible */
  148. if (info && (info->fbcon.var.bits_per_pixel == ACCESS_FBINFO(fbcon).var.bits_per_pixel)
  149. && (info->fbcon.var.xres_virtual == ACCESS_FBINFO(fbcon).var.xres_virtual)
  150. && (info->fbcon.var.green.length == ACCESS_FBINFO(fbcon).var.green.length)
  151. ) {
  152. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  153. case 16:
  154. case 32:
  155. pos = pos * 8;
  156. if (info->interlaced) {
  157. mga_outl(0x3C2C, pos);
  158. mga_outl(0x3C28, pos + ACCESS_FBINFO(fbcon).var.xres_virtual * ACCESS_FBINFO(fbcon).var.bits_per_pixel / 8);
  159. } else {
  160. mga_outl(0x3C28, pos);
  161. }
  162. break;
  163. }
  164. }
  165. }
  166. static void matroxfb_crtc1_panpos(WPMINFO2) {
  167. if (ACCESS_FBINFO(crtc1.panpos) >= 0) {
  168. unsigned long flags;
  169. int panpos;
  170. matroxfb_DAC_lock_irqsave(flags);
  171. panpos = ACCESS_FBINFO(crtc1.panpos);
  172. if (panpos >= 0) {
  173. unsigned int extvga_reg;
  174. ACCESS_FBINFO(crtc1.panpos) = -1; /* No update pending anymore */
  175. extvga_reg = mga_inb(M_EXTVGA_INDEX);
  176. mga_setr(M_EXTVGA_INDEX, 0x00, panpos);
  177. if (extvga_reg != 0x00) {
  178. mga_outb(M_EXTVGA_INDEX, extvga_reg);
  179. }
  180. }
  181. matroxfb_DAC_unlock_irqrestore(flags);
  182. }
  183. }
  184. static irqreturn_t matrox_irq(int irq, void *dev_id, struct pt_regs *fp)
  185. {
  186. u_int32_t status;
  187. int handled = 0;
  188. MINFO_FROM(dev_id);
  189. status = mga_inl(M_STATUS);
  190. if (status & 0x20) {
  191. mga_outl(M_ICLEAR, 0x20);
  192. ACCESS_FBINFO(crtc1.vsync.cnt)++;
  193. matroxfb_crtc1_panpos(PMINFO2);
  194. wake_up_interruptible(&ACCESS_FBINFO(crtc1.vsync.wait));
  195. handled = 1;
  196. }
  197. if (status & 0x200) {
  198. mga_outl(M_ICLEAR, 0x200);
  199. ACCESS_FBINFO(crtc2.vsync.cnt)++;
  200. wake_up_interruptible(&ACCESS_FBINFO(crtc2.vsync.wait));
  201. handled = 1;
  202. }
  203. return IRQ_RETVAL(handled);
  204. }
  205. int matroxfb_enable_irq(WPMINFO int reenable) {
  206. u_int32_t bm;
  207. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  208. bm = 0x220;
  209. else
  210. bm = 0x020;
  211. if (!test_and_set_bit(0, &ACCESS_FBINFO(irq_flags))) {
  212. if (request_irq(ACCESS_FBINFO(pcidev)->irq, matrox_irq,
  213. SA_SHIRQ, "matroxfb", MINFO)) {
  214. clear_bit(0, &ACCESS_FBINFO(irq_flags));
  215. return -EINVAL;
  216. }
  217. /* Clear any pending field interrupts */
  218. mga_outl(M_ICLEAR, bm);
  219. mga_outl(M_IEN, mga_inl(M_IEN) | bm);
  220. } else if (reenable) {
  221. u_int32_t ien;
  222. ien = mga_inl(M_IEN);
  223. if ((ien & bm) != bm) {
  224. printk(KERN_DEBUG "matroxfb: someone disabled IRQ [%08X]\n", ien);
  225. mga_outl(M_IEN, ien | bm);
  226. }
  227. }
  228. return 0;
  229. }
  230. static void matroxfb_disable_irq(WPMINFO2) {
  231. if (test_and_clear_bit(0, &ACCESS_FBINFO(irq_flags))) {
  232. /* Flush pending pan-at-vbl request... */
  233. matroxfb_crtc1_panpos(PMINFO2);
  234. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  235. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x220);
  236. else
  237. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x20);
  238. free_irq(ACCESS_FBINFO(pcidev)->irq, MINFO);
  239. }
  240. }
  241. int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc) {
  242. struct matrox_vsync *vs;
  243. unsigned int cnt;
  244. int ret;
  245. switch (crtc) {
  246. case 0:
  247. vs = &ACCESS_FBINFO(crtc1.vsync);
  248. break;
  249. case 1:
  250. if (ACCESS_FBINFO(devflags.accelerator) != FB_ACCEL_MATROX_MGAG400) {
  251. return -ENODEV;
  252. }
  253. vs = &ACCESS_FBINFO(crtc2.vsync);
  254. break;
  255. default:
  256. return -ENODEV;
  257. }
  258. ret = matroxfb_enable_irq(PMINFO 0);
  259. if (ret) {
  260. return ret;
  261. }
  262. cnt = vs->cnt;
  263. ret = wait_event_interruptible_timeout(vs->wait, cnt != vs->cnt, HZ/10);
  264. if (ret < 0) {
  265. return ret;
  266. }
  267. if (ret == 0) {
  268. matroxfb_enable_irq(PMINFO 1);
  269. return -ETIMEDOUT;
  270. }
  271. return 0;
  272. }
  273. /* --------------------------------------------------------------------- */
  274. static void matrox_pan_var(WPMINFO struct fb_var_screeninfo *var) {
  275. unsigned int pos;
  276. unsigned short p0, p1, p2;
  277. #ifdef CONFIG_FB_MATROX_32MB
  278. unsigned int p3;
  279. #endif
  280. int vbl;
  281. unsigned long flags;
  282. CRITFLAGS
  283. DBG(__FUNCTION__)
  284. if (ACCESS_FBINFO(dead))
  285. return;
  286. ACCESS_FBINFO(fbcon).var.xoffset = var->xoffset;
  287. ACCESS_FBINFO(fbcon).var.yoffset = var->yoffset;
  288. pos = (ACCESS_FBINFO(fbcon).var.yoffset * ACCESS_FBINFO(fbcon).var.xres_virtual + ACCESS_FBINFO(fbcon).var.xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  289. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  290. p0 = ACCESS_FBINFO(hw).CRTC[0x0D] = pos & 0xFF;
  291. p1 = ACCESS_FBINFO(hw).CRTC[0x0C] = (pos & 0xFF00) >> 8;
  292. p2 = ACCESS_FBINFO(hw).CRTCEXT[0] = (ACCESS_FBINFO(hw).CRTCEXT[0] & 0xB0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  293. #ifdef CONFIG_FB_MATROX_32MB
  294. p3 = ACCESS_FBINFO(hw).CRTCEXT[8] = pos >> 21;
  295. #endif
  296. /* FB_ACTIVATE_VBL and we can acquire interrupts? Honor FB_ACTIVATE_VBL then... */
  297. vbl = (var->activate & FB_ACTIVATE_VBL) && (matroxfb_enable_irq(PMINFO 0) == 0);
  298. CRITBEGIN
  299. matroxfb_DAC_lock_irqsave(flags);
  300. mga_setr(M_CRTC_INDEX, 0x0D, p0);
  301. mga_setr(M_CRTC_INDEX, 0x0C, p1);
  302. #ifdef CONFIG_FB_MATROX_32MB
  303. if (ACCESS_FBINFO(devflags.support32MB))
  304. mga_setr(M_EXTVGA_INDEX, 0x08, p3);
  305. #endif
  306. if (vbl) {
  307. ACCESS_FBINFO(crtc1.panpos) = p2;
  308. } else {
  309. /* Abort any pending change */
  310. ACCESS_FBINFO(crtc1.panpos) = -1;
  311. mga_setr(M_EXTVGA_INDEX, 0x00, p2);
  312. }
  313. matroxfb_DAC_unlock_irqrestore(flags);
  314. update_crtc2(PMINFO pos);
  315. CRITEND
  316. }
  317. static void matroxfb_remove(WPMINFO int dummy) {
  318. /* Currently we are holding big kernel lock on all dead & usecount updates.
  319. * Destroy everything after all users release it. Especially do not unregister
  320. * framebuffer and iounmap memory, neither fbmem nor fbcon-cfb* does not check
  321. * for device unplugged when in use.
  322. * In future we should point mmio.vbase & video.vbase somewhere where we can
  323. * write data without causing too much damage...
  324. */
  325. ACCESS_FBINFO(dead) = 1;
  326. if (ACCESS_FBINFO(usecount)) {
  327. /* destroy it later */
  328. return;
  329. }
  330. matroxfb_unregister_device(MINFO);
  331. unregister_framebuffer(&ACCESS_FBINFO(fbcon));
  332. matroxfb_g450_shutdown(PMINFO2);
  333. #ifdef CONFIG_MTRR
  334. if (ACCESS_FBINFO(mtrr.vram_valid))
  335. mtrr_del(ACCESS_FBINFO(mtrr.vram), ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len));
  336. #endif
  337. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  338. mga_iounmap(ACCESS_FBINFO(video.vbase));
  339. release_mem_region(ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len_maximum));
  340. release_mem_region(ACCESS_FBINFO(mmio.base), 16384);
  341. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  342. kfree(minfo);
  343. #endif
  344. }
  345. /*
  346. * Open/Release the frame buffer device
  347. */
  348. static int matroxfb_open(struct fb_info *info, int user)
  349. {
  350. MINFO_FROM_INFO(info);
  351. DBG_LOOP(__FUNCTION__)
  352. if (ACCESS_FBINFO(dead)) {
  353. return -ENXIO;
  354. }
  355. ACCESS_FBINFO(usecount)++;
  356. if (user) {
  357. ACCESS_FBINFO(userusecount)++;
  358. }
  359. return(0);
  360. }
  361. static int matroxfb_release(struct fb_info *info, int user)
  362. {
  363. MINFO_FROM_INFO(info);
  364. DBG_LOOP(__FUNCTION__)
  365. if (user) {
  366. if (0 == --ACCESS_FBINFO(userusecount)) {
  367. matroxfb_disable_irq(PMINFO2);
  368. }
  369. }
  370. if (!(--ACCESS_FBINFO(usecount)) && ACCESS_FBINFO(dead)) {
  371. matroxfb_remove(PMINFO 0);
  372. }
  373. return(0);
  374. }
  375. static int matroxfb_pan_display(struct fb_var_screeninfo *var,
  376. struct fb_info* info) {
  377. MINFO_FROM_INFO(info);
  378. DBG(__FUNCTION__)
  379. matrox_pan_var(PMINFO var);
  380. return 0;
  381. }
  382. static int matroxfb_get_final_bppShift(CPMINFO int bpp) {
  383. int bppshft2;
  384. DBG(__FUNCTION__)
  385. bppshft2 = bpp;
  386. if (!bppshft2) {
  387. return 8;
  388. }
  389. if (isInterleave(MINFO))
  390. bppshft2 >>= 1;
  391. if (ACCESS_FBINFO(devflags.video64bits))
  392. bppshft2 >>= 1;
  393. return bppshft2;
  394. }
  395. static int matroxfb_test_and_set_rounding(CPMINFO int xres, int bpp) {
  396. int over;
  397. int rounding;
  398. DBG(__FUNCTION__)
  399. switch (bpp) {
  400. case 0: return xres;
  401. case 4: rounding = 128;
  402. break;
  403. case 8: rounding = 64; /* doc says 64; 32 is OK for G400 */
  404. break;
  405. case 16: rounding = 32;
  406. break;
  407. case 24: rounding = 64; /* doc says 64; 32 is OK for G400 */
  408. break;
  409. default: rounding = 16;
  410. /* on G400, 16 really does not work */
  411. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  412. rounding = 32;
  413. break;
  414. }
  415. if (isInterleave(MINFO)) {
  416. rounding *= 2;
  417. }
  418. over = xres % rounding;
  419. if (over)
  420. xres += rounding-over;
  421. return xres;
  422. }
  423. static int matroxfb_pitch_adjust(CPMINFO int xres, int bpp) {
  424. const int* width;
  425. int xres_new;
  426. DBG(__FUNCTION__)
  427. if (!bpp) return xres;
  428. width = ACCESS_FBINFO(capable.vxres);
  429. if (ACCESS_FBINFO(devflags.precise_width)) {
  430. while (*width) {
  431. if ((*width >= xres) && (matroxfb_test_and_set_rounding(PMINFO *width, bpp) == *width)) {
  432. break;
  433. }
  434. width++;
  435. }
  436. xres_new = *width;
  437. } else {
  438. xres_new = matroxfb_test_and_set_rounding(PMINFO xres, bpp);
  439. }
  440. return xres_new;
  441. }
  442. static int matroxfb_get_cmap_len(struct fb_var_screeninfo *var) {
  443. DBG(__FUNCTION__)
  444. switch (var->bits_per_pixel) {
  445. case 4:
  446. return 16; /* pseudocolor... 16 entries HW palette */
  447. case 8:
  448. return 256; /* pseudocolor... 256 entries HW palette */
  449. case 16:
  450. return 16; /* directcolor... 16 entries SW palette */
  451. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  452. case 24:
  453. return 16; /* directcolor... 16 entries SW palette */
  454. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  455. case 32:
  456. return 16; /* directcolor... 16 entries SW palette */
  457. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  458. }
  459. return 16; /* return something reasonable... or panic()? */
  460. }
  461. static int matroxfb_decode_var(CPMINFO struct fb_var_screeninfo *var, int *visual, int *video_cmap_len, unsigned int* ydstorg) {
  462. struct RGBT {
  463. unsigned char bpp;
  464. struct {
  465. unsigned char offset,
  466. length;
  467. } red,
  468. green,
  469. blue,
  470. transp;
  471. signed char visual;
  472. };
  473. static const struct RGBT table[]= {
  474. { 8,{ 0,8},{0,8},{0,8},{ 0,0},MX_VISUAL_PSEUDOCOLOR},
  475. {15,{10,5},{5,5},{0,5},{15,1},MX_VISUAL_DIRECTCOLOR},
  476. {16,{11,5},{5,6},{0,5},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  477. {24,{16,8},{8,8},{0,8},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  478. {32,{16,8},{8,8},{0,8},{24,8},MX_VISUAL_DIRECTCOLOR}
  479. };
  480. struct RGBT const *rgbt;
  481. unsigned int bpp = var->bits_per_pixel;
  482. unsigned int vramlen;
  483. unsigned int memlen;
  484. DBG(__FUNCTION__)
  485. switch (bpp) {
  486. case 4: if (!ACCESS_FBINFO(capable.cfb4)) return -EINVAL;
  487. break;
  488. case 8: break;
  489. case 16: break;
  490. case 24: break;
  491. case 32: break;
  492. default: return -EINVAL;
  493. }
  494. *ydstorg = 0;
  495. vramlen = ACCESS_FBINFO(video.len_usable);
  496. if (var->yres_virtual < var->yres)
  497. var->yres_virtual = var->yres;
  498. if (var->xres_virtual < var->xres)
  499. var->xres_virtual = var->xres;
  500. var->xres_virtual = matroxfb_pitch_adjust(PMINFO var->xres_virtual, bpp);
  501. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  502. if (memlen > vramlen) {
  503. var->yres_virtual = vramlen * 8 / (var->xres_virtual * bpp);
  504. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  505. }
  506. /* There is hardware bug that no line can cross 4MB boundary */
  507. /* give up for CFB24, it is impossible to easy workaround it */
  508. /* for other try to do something */
  509. if (!ACCESS_FBINFO(capable.cross4MB) && (memlen > 0x400000)) {
  510. if (bpp == 24) {
  511. /* sorry */
  512. } else {
  513. unsigned int linelen;
  514. unsigned int m1 = linelen = var->xres_virtual * bpp / 8;
  515. unsigned int m2 = PAGE_SIZE; /* or 128 if you do not need PAGE ALIGNED address */
  516. unsigned int max_yres;
  517. while (m1) {
  518. int t;
  519. while (m2 >= m1) m2 -= m1;
  520. t = m1;
  521. m1 = m2;
  522. m2 = t;
  523. }
  524. m2 = linelen * PAGE_SIZE / m2;
  525. *ydstorg = m2 = 0x400000 % m2;
  526. max_yres = (vramlen - m2) / linelen;
  527. if (var->yres_virtual > max_yres)
  528. var->yres_virtual = max_yres;
  529. }
  530. }
  531. /* YDSTLEN contains only signed 16bit value */
  532. if (var->yres_virtual > 32767)
  533. var->yres_virtual = 32767;
  534. /* we must round yres/xres down, we already rounded y/xres_virtual up
  535. if it was possible. We should return -EINVAL, but I disagree */
  536. if (var->yres_virtual < var->yres)
  537. var->yres = var->yres_virtual;
  538. if (var->xres_virtual < var->xres)
  539. var->xres = var->xres_virtual;
  540. if (var->xoffset + var->xres > var->xres_virtual)
  541. var->xoffset = var->xres_virtual - var->xres;
  542. if (var->yoffset + var->yres > var->yres_virtual)
  543. var->yoffset = var->yres_virtual - var->yres;
  544. if (bpp == 16 && var->green.length == 5) {
  545. bpp--; /* an artifical value - 15 */
  546. }
  547. for (rgbt = table; rgbt->bpp < bpp; rgbt++);
  548. #define SETCLR(clr)\
  549. var->clr.offset = rgbt->clr.offset;\
  550. var->clr.length = rgbt->clr.length
  551. SETCLR(red);
  552. SETCLR(green);
  553. SETCLR(blue);
  554. SETCLR(transp);
  555. #undef SETCLR
  556. *visual = rgbt->visual;
  557. if (bpp > 8)
  558. dprintk("matroxfb: truecolor: "
  559. "size=%d:%d:%d:%d, shift=%d:%d:%d:%d\n",
  560. var->transp.length, var->red.length, var->green.length, var->blue.length,
  561. var->transp.offset, var->red.offset, var->green.offset, var->blue.offset);
  562. *video_cmap_len = matroxfb_get_cmap_len(var);
  563. dprintk(KERN_INFO "requested %d*%d/%dbpp (%d*%d)\n", var->xres, var->yres, var->bits_per_pixel,
  564. var->xres_virtual, var->yres_virtual);
  565. return 0;
  566. }
  567. static int matroxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  568. unsigned blue, unsigned transp,
  569. struct fb_info *fb_info)
  570. {
  571. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  572. struct matrox_fb_info* minfo = container_of(fb_info, struct matrox_fb_info, fbcon);
  573. #endif
  574. DBG(__FUNCTION__)
  575. /*
  576. * Set a single color register. The values supplied are
  577. * already rounded down to the hardware's capabilities
  578. * (according to the entries in the `var' structure). Return
  579. * != 0 for invalid regno.
  580. */
  581. if (regno >= ACCESS_FBINFO(curr.cmap_len))
  582. return 1;
  583. if (ACCESS_FBINFO(fbcon).var.grayscale) {
  584. /* gray = 0.30*R + 0.59*G + 0.11*B */
  585. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  586. }
  587. red = CNVT_TOHW(red, ACCESS_FBINFO(fbcon).var.red.length);
  588. green = CNVT_TOHW(green, ACCESS_FBINFO(fbcon).var.green.length);
  589. blue = CNVT_TOHW(blue, ACCESS_FBINFO(fbcon).var.blue.length);
  590. transp = CNVT_TOHW(transp, ACCESS_FBINFO(fbcon).var.transp.length);
  591. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  592. case 4:
  593. case 8:
  594. mga_outb(M_DAC_REG, regno);
  595. mga_outb(M_DAC_VAL, red);
  596. mga_outb(M_DAC_VAL, green);
  597. mga_outb(M_DAC_VAL, blue);
  598. break;
  599. case 16:
  600. {
  601. u_int16_t col =
  602. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  603. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  604. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  605. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* for 1:5:5:5 */
  606. ACCESS_FBINFO(cmap[regno]) = col | (col << 16);
  607. }
  608. break;
  609. case 24:
  610. case 32:
  611. ACCESS_FBINFO(cmap[regno]) =
  612. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  613. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  614. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  615. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* 8:8:8:8 */
  616. break;
  617. }
  618. return 0;
  619. }
  620. static void matroxfb_init_fix(WPMINFO2)
  621. {
  622. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  623. DBG(__FUNCTION__)
  624. strcpy(fix->id,"MATROX");
  625. fix->xpanstep = 8; /* 8 for 8bpp, 4 for 16bpp, 2 for 32bpp */
  626. fix->ypanstep = 1;
  627. fix->ywrapstep = 0;
  628. fix->mmio_start = ACCESS_FBINFO(mmio.base);
  629. fix->mmio_len = ACCESS_FBINFO(mmio.len);
  630. fix->accel = ACCESS_FBINFO(devflags.accelerator);
  631. }
  632. static void matroxfb_update_fix(WPMINFO2)
  633. {
  634. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  635. DBG(__FUNCTION__)
  636. fix->smem_start = ACCESS_FBINFO(video.base) + ACCESS_FBINFO(curr.ydstorg.bytes);
  637. fix->smem_len = ACCESS_FBINFO(video.len_usable) - ACCESS_FBINFO(curr.ydstorg.bytes);
  638. }
  639. static int matroxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  640. {
  641. int err;
  642. int visual;
  643. int cmap_len;
  644. unsigned int ydstorg;
  645. MINFO_FROM_INFO(info);
  646. if (ACCESS_FBINFO(dead)) {
  647. return -ENXIO;
  648. }
  649. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  650. return err;
  651. return 0;
  652. }
  653. static int matroxfb_set_par(struct fb_info *info)
  654. {
  655. int err;
  656. int visual;
  657. int cmap_len;
  658. unsigned int ydstorg;
  659. struct fb_var_screeninfo *var;
  660. MINFO_FROM_INFO(info);
  661. DBG(__FUNCTION__)
  662. if (ACCESS_FBINFO(dead)) {
  663. return -ENXIO;
  664. }
  665. var = &info->var;
  666. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  667. return err;
  668. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase)) + ydstorg;
  669. matroxfb_update_fix(PMINFO2);
  670. ACCESS_FBINFO(fbcon).fix.visual = visual;
  671. ACCESS_FBINFO(fbcon).fix.type = FB_TYPE_PACKED_PIXELS;
  672. ACCESS_FBINFO(fbcon).fix.type_aux = 0;
  673. ACCESS_FBINFO(fbcon).fix.line_length = (var->xres_virtual * var->bits_per_pixel) >> 3;
  674. {
  675. unsigned int pos;
  676. ACCESS_FBINFO(curr.cmap_len) = cmap_len;
  677. ydstorg += ACCESS_FBINFO(devflags.ydstorg);
  678. ACCESS_FBINFO(curr.ydstorg.bytes) = ydstorg;
  679. ACCESS_FBINFO(curr.ydstorg.chunks) = ydstorg >> (isInterleave(MINFO)?3:2);
  680. if (var->bits_per_pixel == 4)
  681. ACCESS_FBINFO(curr.ydstorg.pixels) = ydstorg;
  682. else
  683. ACCESS_FBINFO(curr.ydstorg.pixels) = (ydstorg * 8) / var->bits_per_pixel;
  684. ACCESS_FBINFO(curr.final_bppShift) = matroxfb_get_final_bppShift(PMINFO var->bits_per_pixel);
  685. { struct my_timming mt;
  686. struct matrox_hw_state* hw;
  687. int out;
  688. matroxfb_var2my(var, &mt);
  689. mt.crtc = MATROXFB_SRC_CRTC1;
  690. /* CRTC1 delays */
  691. switch (var->bits_per_pixel) {
  692. case 0: mt.delay = 31 + 0; break;
  693. case 16: mt.delay = 21 + 8; break;
  694. case 24: mt.delay = 17 + 8; break;
  695. case 32: mt.delay = 16 + 8; break;
  696. default: mt.delay = 31 + 8; break;
  697. }
  698. hw = &ACCESS_FBINFO(hw);
  699. down_read(&ACCESS_FBINFO(altout).lock);
  700. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  701. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  702. ACCESS_FBINFO(outputs[out]).output->compute) {
  703. ACCESS_FBINFO(outputs[out]).output->compute(ACCESS_FBINFO(outputs[out]).data, &mt);
  704. }
  705. }
  706. up_read(&ACCESS_FBINFO(altout).lock);
  707. ACCESS_FBINFO(crtc1).pixclock = mt.pixclock;
  708. ACCESS_FBINFO(crtc1).mnp = mt.mnp;
  709. ACCESS_FBINFO(hw_switch->init(PMINFO &mt));
  710. pos = (var->yoffset * var->xres_virtual + var->xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  711. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  712. hw->CRTC[0x0D] = pos & 0xFF;
  713. hw->CRTC[0x0C] = (pos & 0xFF00) >> 8;
  714. hw->CRTCEXT[0] = (hw->CRTCEXT[0] & 0xF0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  715. hw->CRTCEXT[8] = pos >> 21;
  716. ACCESS_FBINFO(hw_switch->restore(PMINFO2));
  717. update_crtc2(PMINFO pos);
  718. down_read(&ACCESS_FBINFO(altout).lock);
  719. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  720. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  721. ACCESS_FBINFO(outputs[out]).output->program) {
  722. ACCESS_FBINFO(outputs[out]).output->program(ACCESS_FBINFO(outputs[out]).data);
  723. }
  724. }
  725. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  726. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  727. ACCESS_FBINFO(outputs[out]).output->start) {
  728. ACCESS_FBINFO(outputs[out]).output->start(ACCESS_FBINFO(outputs[out]).data);
  729. }
  730. }
  731. up_read(&ACCESS_FBINFO(altout).lock);
  732. matrox_cfbX_init(PMINFO2);
  733. }
  734. }
  735. ACCESS_FBINFO(initialized) = 1;
  736. return 0;
  737. }
  738. static int matroxfb_get_vblank(WPMINFO struct fb_vblank *vblank)
  739. {
  740. unsigned int sts1;
  741. matroxfb_enable_irq(PMINFO 0);
  742. memset(vblank, 0, sizeof(*vblank));
  743. vblank->flags = FB_VBLANK_HAVE_VCOUNT | FB_VBLANK_HAVE_VSYNC |
  744. FB_VBLANK_HAVE_VBLANK | FB_VBLANK_HAVE_HBLANK;
  745. sts1 = mga_inb(M_INSTS1);
  746. vblank->vcount = mga_inl(M_VCOUNT);
  747. /* BTW, on my PIII/450 with G400, reading M_INSTS1
  748. byte makes this call about 12% slower (1.70 vs. 2.05 us
  749. per ioctl()) */
  750. if (sts1 & 1)
  751. vblank->flags |= FB_VBLANK_HBLANKING;
  752. if (sts1 & 8)
  753. vblank->flags |= FB_VBLANK_VSYNCING;
  754. if (vblank->vcount >= ACCESS_FBINFO(fbcon).var.yres)
  755. vblank->flags |= FB_VBLANK_VBLANKING;
  756. if (test_bit(0, &ACCESS_FBINFO(irq_flags))) {
  757. vblank->flags |= FB_VBLANK_HAVE_COUNT;
  758. /* Only one writer, aligned int value...
  759. it should work without lock and without atomic_t */
  760. vblank->count = ACCESS_FBINFO(crtc1).vsync.cnt;
  761. }
  762. return 0;
  763. }
  764. static struct matrox_altout panellink_output = {
  765. .name = "Panellink output",
  766. };
  767. static int matroxfb_ioctl(struct fb_info *info,
  768. unsigned int cmd, unsigned long arg)
  769. {
  770. void __user *argp = (void __user *)arg;
  771. MINFO_FROM_INFO(info);
  772. DBG(__FUNCTION__)
  773. if (ACCESS_FBINFO(dead)) {
  774. return -ENXIO;
  775. }
  776. switch (cmd) {
  777. case FBIOGET_VBLANK:
  778. {
  779. struct fb_vblank vblank;
  780. int err;
  781. err = matroxfb_get_vblank(PMINFO &vblank);
  782. if (err)
  783. return err;
  784. if (copy_to_user(argp, &vblank, sizeof(vblank)))
  785. return -EFAULT;
  786. return 0;
  787. }
  788. case FBIO_WAITFORVSYNC:
  789. {
  790. u_int32_t crt;
  791. if (get_user(crt, (u_int32_t __user *)arg))
  792. return -EFAULT;
  793. return matroxfb_wait_for_sync(PMINFO crt);
  794. }
  795. case MATROXFB_SET_OUTPUT_MODE:
  796. {
  797. struct matroxioc_output_mode mom;
  798. struct matrox_altout *oproc;
  799. int val;
  800. if (copy_from_user(&mom, argp, sizeof(mom)))
  801. return -EFAULT;
  802. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  803. return -ENXIO;
  804. down_read(&ACCESS_FBINFO(altout.lock));
  805. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  806. if (!oproc) {
  807. val = -ENXIO;
  808. } else if (!oproc->verifymode) {
  809. if (mom.mode == MATROXFB_OUTPUT_MODE_MONITOR) {
  810. val = 0;
  811. } else {
  812. val = -EINVAL;
  813. }
  814. } else {
  815. val = oproc->verifymode(ACCESS_FBINFO(outputs[mom.output]).data, mom.mode);
  816. }
  817. if (!val) {
  818. if (ACCESS_FBINFO(outputs[mom.output]).mode != mom.mode) {
  819. ACCESS_FBINFO(outputs[mom.output]).mode = mom.mode;
  820. val = 1;
  821. }
  822. }
  823. up_read(&ACCESS_FBINFO(altout.lock));
  824. if (val != 1)
  825. return val;
  826. switch (ACCESS_FBINFO(outputs[mom.output]).src) {
  827. case MATROXFB_SRC_CRTC1:
  828. matroxfb_set_par(info);
  829. break;
  830. case MATROXFB_SRC_CRTC2:
  831. {
  832. struct matroxfb_dh_fb_info* crtc2;
  833. down_read(&ACCESS_FBINFO(crtc2.lock));
  834. crtc2 = ACCESS_FBINFO(crtc2.info);
  835. if (crtc2)
  836. crtc2->fbcon.fbops->fb_set_par(&crtc2->fbcon);
  837. up_read(&ACCESS_FBINFO(crtc2.lock));
  838. }
  839. break;
  840. }
  841. return 0;
  842. }
  843. case MATROXFB_GET_OUTPUT_MODE:
  844. {
  845. struct matroxioc_output_mode mom;
  846. struct matrox_altout *oproc;
  847. int val;
  848. if (copy_from_user(&mom, argp, sizeof(mom)))
  849. return -EFAULT;
  850. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  851. return -ENXIO;
  852. down_read(&ACCESS_FBINFO(altout.lock));
  853. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  854. if (!oproc) {
  855. val = -ENXIO;
  856. } else {
  857. mom.mode = ACCESS_FBINFO(outputs[mom.output]).mode;
  858. val = 0;
  859. }
  860. up_read(&ACCESS_FBINFO(altout.lock));
  861. if (val)
  862. return val;
  863. if (copy_to_user(argp, &mom, sizeof(mom)))
  864. return -EFAULT;
  865. return 0;
  866. }
  867. case MATROXFB_SET_OUTPUT_CONNECTION:
  868. {
  869. u_int32_t tmp;
  870. int i;
  871. int changes;
  872. if (copy_from_user(&tmp, argp, sizeof(tmp)))
  873. return -EFAULT;
  874. for (i = 0; i < 32; i++) {
  875. if (tmp & (1 << i)) {
  876. if (i >= MATROXFB_MAX_OUTPUTS)
  877. return -ENXIO;
  878. if (!ACCESS_FBINFO(outputs[i]).output)
  879. return -ENXIO;
  880. switch (ACCESS_FBINFO(outputs[i]).src) {
  881. case MATROXFB_SRC_NONE:
  882. case MATROXFB_SRC_CRTC1:
  883. break;
  884. default:
  885. return -EBUSY;
  886. }
  887. }
  888. }
  889. if (ACCESS_FBINFO(devflags.panellink)) {
  890. if (tmp & MATROXFB_OUTPUT_CONN_DFP) {
  891. if (tmp & MATROXFB_OUTPUT_CONN_SECONDARY)
  892. return -EINVAL;
  893. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  894. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC2) {
  895. return -EBUSY;
  896. }
  897. }
  898. }
  899. }
  900. changes = 0;
  901. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  902. if (tmp & (1 << i)) {
  903. if (ACCESS_FBINFO(outputs[i]).src != MATROXFB_SRC_CRTC1) {
  904. changes = 1;
  905. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_CRTC1;
  906. }
  907. } else if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  908. changes = 1;
  909. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_NONE;
  910. }
  911. }
  912. if (!changes)
  913. return 0;
  914. matroxfb_set_par(info);
  915. return 0;
  916. }
  917. case MATROXFB_GET_OUTPUT_CONNECTION:
  918. {
  919. u_int32_t conn = 0;
  920. int i;
  921. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  922. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  923. conn |= 1 << i;
  924. }
  925. }
  926. if (put_user(conn, (u_int32_t __user *)arg))
  927. return -EFAULT;
  928. return 0;
  929. }
  930. case MATROXFB_GET_AVAILABLE_OUTPUTS:
  931. {
  932. u_int32_t conn = 0;
  933. int i;
  934. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  935. if (ACCESS_FBINFO(outputs[i]).output) {
  936. switch (ACCESS_FBINFO(outputs[i]).src) {
  937. case MATROXFB_SRC_NONE:
  938. case MATROXFB_SRC_CRTC1:
  939. conn |= 1 << i;
  940. break;
  941. }
  942. }
  943. }
  944. if (ACCESS_FBINFO(devflags.panellink)) {
  945. if (conn & MATROXFB_OUTPUT_CONN_DFP)
  946. conn &= ~MATROXFB_OUTPUT_CONN_SECONDARY;
  947. if (conn & MATROXFB_OUTPUT_CONN_SECONDARY)
  948. conn &= ~MATROXFB_OUTPUT_CONN_DFP;
  949. }
  950. if (put_user(conn, (u_int32_t __user *)arg))
  951. return -EFAULT;
  952. return 0;
  953. }
  954. case MATROXFB_GET_ALL_OUTPUTS:
  955. {
  956. u_int32_t conn = 0;
  957. int i;
  958. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  959. if (ACCESS_FBINFO(outputs[i]).output) {
  960. conn |= 1 << i;
  961. }
  962. }
  963. if (put_user(conn, (u_int32_t __user *)arg))
  964. return -EFAULT;
  965. return 0;
  966. }
  967. case VIDIOC_QUERYCAP:
  968. {
  969. struct v4l2_capability r;
  970. memset(&r, 0, sizeof(r));
  971. strcpy(r.driver, "matroxfb");
  972. strcpy(r.card, "Matrox");
  973. sprintf(r.bus_info, "PCI:%s", pci_name(ACCESS_FBINFO(pcidev)));
  974. r.version = KERNEL_VERSION(1,0,0);
  975. r.capabilities = V4L2_CAP_VIDEO_OUTPUT;
  976. if (copy_to_user(argp, &r, sizeof(r)))
  977. return -EFAULT;
  978. return 0;
  979. }
  980. case VIDIOC_QUERYCTRL:
  981. {
  982. struct v4l2_queryctrl qctrl;
  983. int err;
  984. if (copy_from_user(&qctrl, argp, sizeof(qctrl)))
  985. return -EFAULT;
  986. down_read(&ACCESS_FBINFO(altout).lock);
  987. if (!ACCESS_FBINFO(outputs[1]).output) {
  988. err = -ENXIO;
  989. } else if (ACCESS_FBINFO(outputs[1]).output->getqueryctrl) {
  990. err = ACCESS_FBINFO(outputs[1]).output->getqueryctrl(ACCESS_FBINFO(outputs[1]).data, &qctrl);
  991. } else {
  992. err = -EINVAL;
  993. }
  994. up_read(&ACCESS_FBINFO(altout).lock);
  995. if (err >= 0 &&
  996. copy_to_user(argp, &qctrl, sizeof(qctrl)))
  997. return -EFAULT;
  998. return err;
  999. }
  1000. case VIDIOC_G_CTRL:
  1001. {
  1002. struct v4l2_control ctrl;
  1003. int err;
  1004. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1005. return -EFAULT;
  1006. down_read(&ACCESS_FBINFO(altout).lock);
  1007. if (!ACCESS_FBINFO(outputs[1]).output) {
  1008. err = -ENXIO;
  1009. } else if (ACCESS_FBINFO(outputs[1]).output->getctrl) {
  1010. err = ACCESS_FBINFO(outputs[1]).output->getctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1011. } else {
  1012. err = -EINVAL;
  1013. }
  1014. up_read(&ACCESS_FBINFO(altout).lock);
  1015. if (err >= 0 &&
  1016. copy_to_user(argp, &ctrl, sizeof(ctrl)))
  1017. return -EFAULT;
  1018. return err;
  1019. }
  1020. case VIDIOC_S_CTRL_OLD:
  1021. case VIDIOC_S_CTRL:
  1022. {
  1023. struct v4l2_control ctrl;
  1024. int err;
  1025. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1026. return -EFAULT;
  1027. down_read(&ACCESS_FBINFO(altout).lock);
  1028. if (!ACCESS_FBINFO(outputs[1]).output) {
  1029. err = -ENXIO;
  1030. } else if (ACCESS_FBINFO(outputs[1]).output->setctrl) {
  1031. err = ACCESS_FBINFO(outputs[1]).output->setctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1032. } else {
  1033. err = -EINVAL;
  1034. }
  1035. up_read(&ACCESS_FBINFO(altout).lock);
  1036. return err;
  1037. }
  1038. }
  1039. return -ENOTTY;
  1040. }
  1041. /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
  1042. static int matroxfb_blank(int blank, struct fb_info *info)
  1043. {
  1044. int seq;
  1045. int crtc;
  1046. CRITFLAGS
  1047. MINFO_FROM_INFO(info);
  1048. DBG(__FUNCTION__)
  1049. if (ACCESS_FBINFO(dead))
  1050. return 1;
  1051. switch (blank) {
  1052. case FB_BLANK_NORMAL: seq = 0x20; crtc = 0x00; break; /* works ??? */
  1053. case FB_BLANK_VSYNC_SUSPEND: seq = 0x20; crtc = 0x10; break;
  1054. case FB_BLANK_HSYNC_SUSPEND: seq = 0x20; crtc = 0x20; break;
  1055. case FB_BLANK_POWERDOWN: seq = 0x20; crtc = 0x30; break;
  1056. default: seq = 0x00; crtc = 0x00; break;
  1057. }
  1058. CRITBEGIN
  1059. mga_outb(M_SEQ_INDEX, 1);
  1060. mga_outb(M_SEQ_DATA, (mga_inb(M_SEQ_DATA) & ~0x20) | seq);
  1061. mga_outb(M_EXTVGA_INDEX, 1);
  1062. mga_outb(M_EXTVGA_DATA, (mga_inb(M_EXTVGA_DATA) & ~0x30) | crtc);
  1063. CRITEND
  1064. return 0;
  1065. }
  1066. static struct fb_ops matroxfb_ops = {
  1067. .owner = THIS_MODULE,
  1068. .fb_open = matroxfb_open,
  1069. .fb_release = matroxfb_release,
  1070. .fb_check_var = matroxfb_check_var,
  1071. .fb_set_par = matroxfb_set_par,
  1072. .fb_setcolreg = matroxfb_setcolreg,
  1073. .fb_pan_display =matroxfb_pan_display,
  1074. .fb_blank = matroxfb_blank,
  1075. .fb_ioctl = matroxfb_ioctl,
  1076. /* .fb_fillrect = <set by matrox_cfbX_init>, */
  1077. /* .fb_copyarea = <set by matrox_cfbX_init>, */
  1078. /* .fb_imageblit = <set by matrox_cfbX_init>, */
  1079. /* .fb_cursor = <set by matrox_cfbX_init>, */
  1080. };
  1081. #define RSDepth(X) (((X) >> 8) & 0x0F)
  1082. #define RS8bpp 0x1
  1083. #define RS15bpp 0x2
  1084. #define RS16bpp 0x3
  1085. #define RS32bpp 0x4
  1086. #define RS4bpp 0x5
  1087. #define RS24bpp 0x6
  1088. #define RSText 0x7
  1089. #define RSText8 0x8
  1090. /* 9-F */
  1091. static struct { struct fb_bitfield red, green, blue, transp; int bits_per_pixel; } colors[] = {
  1092. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 8 },
  1093. { { 10, 5, 0}, { 5, 5, 0}, { 0, 5, 0}, { 15, 1, 0}, 16 },
  1094. { { 11, 5, 0}, { 5, 6, 0}, { 0, 5, 0}, { 0, 0, 0}, 16 },
  1095. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 24, 8, 0}, 32 },
  1096. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 4 },
  1097. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 24 },
  1098. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode with (default) VGA8x16 */
  1099. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode hardwired to VGA8x8 */
  1100. };
  1101. /* initialized by setup, see explanation at end of file (search for MODULE_PARM_DESC) */
  1102. static unsigned int mem; /* "matrox:mem:xxxxxM" */
  1103. static int option_precise_width = 1; /* cannot be changed, option_precise_width==0 must imply noaccel */
  1104. static int inv24; /* "matrox:inv24" */
  1105. static int cross4MB = -1; /* "matrox:cross4MB" */
  1106. static int disabled; /* "matrox:disabled" */
  1107. static int noaccel; /* "matrox:noaccel" */
  1108. static int nopan; /* "matrox:nopan" */
  1109. static int no_pci_retry; /* "matrox:nopciretry" */
  1110. static int novga; /* "matrox:novga" */
  1111. static int nobios; /* "matrox:nobios" */
  1112. static int noinit = 1; /* "matrox:init" */
  1113. static int inverse; /* "matrox:inverse" */
  1114. static int sgram; /* "matrox:sgram" */
  1115. #ifdef CONFIG_MTRR
  1116. static int mtrr = 1; /* "matrox:nomtrr" */
  1117. #endif
  1118. static int grayscale; /* "matrox:grayscale" */
  1119. static int dev = -1; /* "matrox:dev:xxxxx" */
  1120. static unsigned int vesa = ~0; /* "matrox:vesa:xxxxx" */
  1121. static int depth = -1; /* "matrox:depth:xxxxx" */
  1122. static unsigned int xres; /* "matrox:xres:xxxxx" */
  1123. static unsigned int yres; /* "matrox:yres:xxxxx" */
  1124. static unsigned int upper = ~0; /* "matrox:upper:xxxxx" */
  1125. static unsigned int lower = ~0; /* "matrox:lower:xxxxx" */
  1126. static unsigned int vslen; /* "matrox:vslen:xxxxx" */
  1127. static unsigned int left = ~0; /* "matrox:left:xxxxx" */
  1128. static unsigned int right = ~0; /* "matrox:right:xxxxx" */
  1129. static unsigned int hslen; /* "matrox:hslen:xxxxx" */
  1130. static unsigned int pixclock; /* "matrox:pixclock:xxxxx" */
  1131. static int sync = -1; /* "matrox:sync:xxxxx" */
  1132. static unsigned int fv; /* "matrox:fv:xxxxx" */
  1133. static unsigned int fh; /* "matrox:fh:xxxxxk" */
  1134. static unsigned int maxclk; /* "matrox:maxclk:xxxxM" */
  1135. static int dfp; /* "matrox:dfp */
  1136. static int dfp_type = -1; /* "matrox:dfp:xxx */
  1137. static int memtype = -1; /* "matrox:memtype:xxx" */
  1138. static char outputs[8]; /* "matrox:outputs:xxx" */
  1139. #ifndef MODULE
  1140. static char videomode[64]; /* "matrox:mode:xxxxx" or "matrox:xxxxx" */
  1141. #endif
  1142. static int matroxfb_getmemory(WPMINFO unsigned int maxSize, unsigned int *realSize){
  1143. vaddr_t vm;
  1144. unsigned int offs;
  1145. unsigned int offs2;
  1146. unsigned char orig;
  1147. unsigned char bytes[32];
  1148. unsigned char* tmp;
  1149. DBG(__FUNCTION__)
  1150. vm = ACCESS_FBINFO(video.vbase);
  1151. maxSize &= ~0x1FFFFF; /* must be X*2MB (really it must be 2 or X*4MB) */
  1152. /* at least 2MB */
  1153. if (maxSize < 0x0200000) return 0;
  1154. if (maxSize > 0x2000000) maxSize = 0x2000000;
  1155. mga_outb(M_EXTVGA_INDEX, 0x03);
  1156. orig = mga_inb(M_EXTVGA_DATA);
  1157. mga_outb(M_EXTVGA_DATA, orig | 0x80);
  1158. tmp = bytes;
  1159. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1160. *tmp++ = mga_readb(vm, offs);
  1161. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1162. mga_writeb(vm, offs, 0x02);
  1163. mga_outb(M_CACHEFLUSH, 0x00);
  1164. for (offs = 0x100000; offs < maxSize; offs += 0x200000) {
  1165. if (mga_readb(vm, offs) != 0x02)
  1166. break;
  1167. mga_writeb(vm, offs, mga_readb(vm, offs) - 0x02);
  1168. if (mga_readb(vm, offs))
  1169. break;
  1170. }
  1171. tmp = bytes;
  1172. for (offs2 = 0x100000; offs2 < maxSize; offs2 += 0x200000)
  1173. mga_writeb(vm, offs2, *tmp++);
  1174. mga_outb(M_EXTVGA_INDEX, 0x03);
  1175. mga_outb(M_EXTVGA_DATA, orig);
  1176. *realSize = offs - 0x100000;
  1177. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1178. ACCESS_FBINFO(interleave) = !(!isMillenium(MINFO) || ((offs - 0x100000) & 0x3FFFFF));
  1179. #endif
  1180. return 1;
  1181. }
  1182. struct video_board {
  1183. int maxvram;
  1184. int maxdisplayable;
  1185. int accelID;
  1186. struct matrox_switch* lowlevel;
  1187. };
  1188. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1189. static struct video_board vbMillennium = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA2064W, &matrox_millennium};
  1190. static struct video_board vbMillennium2 = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W, &matrox_millennium};
  1191. static struct video_board vbMillennium2A = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W_AGP, &matrox_millennium};
  1192. #endif /* CONFIG_FB_MATROX_MILLENIUM */
  1193. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1194. static struct video_board vbMystique = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA1064SG, &matrox_mystique};
  1195. #endif /* CONFIG_FB_MATROX_MYSTIQUE */
  1196. #ifdef CONFIG_FB_MATROX_G
  1197. static struct video_board vbG100 = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGAG100, &matrox_G100};
  1198. static struct video_board vbG200 = {0x1000000, 0x1000000, FB_ACCEL_MATROX_MGAG200, &matrox_G100};
  1199. #ifdef CONFIG_FB_MATROX_32MB
  1200. /* from doc it looks like that accelerator can draw only to low 16MB :-( Direct accesses & displaying are OK for
  1201. whole 32MB */
  1202. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1203. #else
  1204. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1205. #endif
  1206. #endif
  1207. #define DEVF_VIDEO64BIT 0x0001
  1208. #define DEVF_SWAPS 0x0002
  1209. #define DEVF_SRCORG 0x0004
  1210. #define DEVF_DUALHEAD 0x0008
  1211. #define DEVF_CROSS4MB 0x0010
  1212. #define DEVF_TEXT4B 0x0020
  1213. /* #define DEVF_recycled 0x0040 */
  1214. /* #define DEVF_recycled 0x0080 */
  1215. #define DEVF_SUPPORT32MB 0x0100
  1216. #define DEVF_ANY_VXRES 0x0200
  1217. #define DEVF_TEXT16B 0x0400
  1218. #define DEVF_CRTC2 0x0800
  1219. #define DEVF_MAVEN_CAPABLE 0x1000
  1220. #define DEVF_PANELLINK_CAPABLE 0x2000
  1221. #define DEVF_G450DAC 0x4000
  1222. #define DEVF_GCORE (DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB)
  1223. #define DEVF_G2CORE (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_MAVEN_CAPABLE | DEVF_PANELLINK_CAPABLE | DEVF_SRCORG | DEVF_DUALHEAD)
  1224. #define DEVF_G100 (DEVF_GCORE) /* no doc, no vxres... */
  1225. #define DEVF_G200 (DEVF_G2CORE)
  1226. #define DEVF_G400 (DEVF_G2CORE | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2)
  1227. /* if you'll find how to drive DFP... */
  1228. #define DEVF_G450 (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2 | DEVF_G450DAC | DEVF_SRCORG | DEVF_DUALHEAD)
  1229. #define DEVF_G550 (DEVF_G450)
  1230. static struct board {
  1231. unsigned short vendor, device, rev, svid, sid;
  1232. unsigned int flags;
  1233. unsigned int maxclk;
  1234. enum mga_chip chip;
  1235. struct video_board* base;
  1236. const char* name;
  1237. } dev_list[] = {
  1238. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1239. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL, 0xFF,
  1240. 0, 0,
  1241. DEVF_TEXT4B,
  1242. 230000,
  1243. MGA_2064,
  1244. &vbMillennium,
  1245. "Millennium (PCI)"},
  1246. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2, 0xFF,
  1247. 0, 0,
  1248. DEVF_SWAPS,
  1249. 220000,
  1250. MGA_2164,
  1251. &vbMillennium2,
  1252. "Millennium II (PCI)"},
  1253. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP, 0xFF,
  1254. 0, 0,
  1255. DEVF_SWAPS,
  1256. 250000,
  1257. MGA_2164,
  1258. &vbMillennium2A,
  1259. "Millennium II (AGP)"},
  1260. #endif
  1261. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1262. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0x02,
  1263. 0, 0,
  1264. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1265. 180000,
  1266. MGA_1064,
  1267. &vbMystique,
  1268. "Mystique (PCI)"},
  1269. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0xFF,
  1270. 0, 0,
  1271. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1272. 220000,
  1273. MGA_1164,
  1274. &vbMystique,
  1275. "Mystique 220 (PCI)"},
  1276. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0x02,
  1277. 0, 0,
  1278. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1279. 180000,
  1280. MGA_1064,
  1281. &vbMystique,
  1282. "Mystique (AGP)"},
  1283. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0xFF,
  1284. 0, 0,
  1285. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1286. 220000,
  1287. MGA_1164,
  1288. &vbMystique,
  1289. "Mystique 220 (AGP)"},
  1290. #endif
  1291. #ifdef CONFIG_FB_MATROX_G
  1292. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM, 0xFF,
  1293. 0, 0,
  1294. DEVF_G100,
  1295. 230000,
  1296. MGA_G100,
  1297. &vbG100,
  1298. "MGA-G100 (PCI)"},
  1299. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP, 0xFF,
  1300. 0, 0,
  1301. DEVF_G100,
  1302. 230000,
  1303. MGA_G100,
  1304. &vbG100,
  1305. "MGA-G100 (AGP)"},
  1306. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI, 0xFF,
  1307. 0, 0,
  1308. DEVF_G200,
  1309. 250000,
  1310. MGA_G200,
  1311. &vbG200,
  1312. "MGA-G200 (PCI)"},
  1313. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1314. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_GENERIC,
  1315. DEVF_G200,
  1316. 220000,
  1317. MGA_G200,
  1318. &vbG200,
  1319. "MGA-G200 (AGP)"},
  1320. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1321. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP,
  1322. DEVF_G200,
  1323. 230000,
  1324. MGA_G200,
  1325. &vbG200,
  1326. "Mystique G200 (AGP)"},
  1327. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1328. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENIUM_G200_AGP,
  1329. DEVF_G200,
  1330. 250000,
  1331. MGA_G200,
  1332. &vbG200,
  1333. "Millennium G200 (AGP)"},
  1334. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1335. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MARVEL_G200_AGP,
  1336. DEVF_G200,
  1337. 230000,
  1338. MGA_G200,
  1339. &vbG200,
  1340. "Marvel G200 (AGP)"},
  1341. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1342. PCI_SS_VENDOR_ID_SIEMENS_NIXDORF, PCI_SS_ID_SIEMENS_MGA_G200_AGP,
  1343. DEVF_G200,
  1344. 230000,
  1345. MGA_G200,
  1346. &vbG200,
  1347. "MGA-G200 (AGP)"},
  1348. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1349. 0, 0,
  1350. DEVF_G200,
  1351. 230000,
  1352. MGA_G200,
  1353. &vbG200,
  1354. "G200 (AGP)"},
  1355. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1356. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP,
  1357. DEVF_G400,
  1358. 360000,
  1359. MGA_G400,
  1360. &vbG400,
  1361. "Millennium G400 MAX (AGP)"},
  1362. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1363. 0, 0,
  1364. DEVF_G400,
  1365. 300000,
  1366. MGA_G400,
  1367. &vbG400,
  1368. "G400 (AGP)"},
  1369. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0xFF,
  1370. 0, 0,
  1371. DEVF_G450,
  1372. 360000,
  1373. MGA_G450,
  1374. &vbG400,
  1375. "G450"},
  1376. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550, 0xFF,
  1377. 0, 0,
  1378. DEVF_G550,
  1379. 360000,
  1380. MGA_G550,
  1381. &vbG400,
  1382. "G550"},
  1383. #endif
  1384. {0, 0, 0xFF,
  1385. 0, 0,
  1386. 0,
  1387. 0,
  1388. 0,
  1389. NULL,
  1390. NULL}};
  1391. #ifndef MODULE
  1392. static struct fb_videomode defaultmode = {
  1393. /* 640x480 @ 60Hz, 31.5 kHz */
  1394. NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
  1395. 0, FB_VMODE_NONINTERLACED
  1396. };
  1397. #endif /* !MODULE */
  1398. static int hotplug = 0;
  1399. static void setDefaultOutputs(WPMINFO2) {
  1400. unsigned int i;
  1401. const char* ptr;
  1402. ACCESS_FBINFO(outputs[0]).default_src = MATROXFB_SRC_CRTC1;
  1403. if (ACCESS_FBINFO(devflags.g450dac)) {
  1404. ACCESS_FBINFO(outputs[1]).default_src = MATROXFB_SRC_CRTC1;
  1405. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1406. } else if (dfp) {
  1407. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1408. }
  1409. ptr = outputs;
  1410. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  1411. char c = *ptr++;
  1412. if (c == 0) {
  1413. break;
  1414. }
  1415. if (c == '0') {
  1416. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_NONE;
  1417. } else if (c == '1') {
  1418. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC1;
  1419. } else if (c == '2' && ACCESS_FBINFO(devflags.crtc2)) {
  1420. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC2;
  1421. } else {
  1422. printk(KERN_ERR "matroxfb: Unknown outputs setting\n");
  1423. break;
  1424. }
  1425. }
  1426. /* Nullify this option for subsequent adapters */
  1427. outputs[0] = 0;
  1428. }
  1429. static int initMatrox2(WPMINFO struct board* b){
  1430. unsigned long ctrlptr_phys = 0;
  1431. unsigned long video_base_phys = 0;
  1432. unsigned int memsize;
  1433. int err;
  1434. static struct pci_device_id intel_82437[] = {
  1435. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437) },
  1436. { },
  1437. };
  1438. DBG(__FUNCTION__)
  1439. /* set default values... */
  1440. vesafb_defined.accel_flags = FB_ACCELF_TEXT;
  1441. ACCESS_FBINFO(hw_switch) = b->base->lowlevel;
  1442. ACCESS_FBINFO(devflags.accelerator) = b->base->accelID;
  1443. ACCESS_FBINFO(max_pixel_clock) = b->maxclk;
  1444. printk(KERN_INFO "matroxfb: Matrox %s detected\n", b->name);
  1445. ACCESS_FBINFO(capable.plnwt) = 1;
  1446. ACCESS_FBINFO(chip) = b->chip;
  1447. ACCESS_FBINFO(capable.srcorg) = b->flags & DEVF_SRCORG;
  1448. ACCESS_FBINFO(devflags.video64bits) = b->flags & DEVF_VIDEO64BIT;
  1449. if (b->flags & DEVF_TEXT4B) {
  1450. ACCESS_FBINFO(devflags.vgastep) = 4;
  1451. ACCESS_FBINFO(devflags.textmode) = 4;
  1452. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1453. } else if (b->flags & DEVF_TEXT16B) {
  1454. ACCESS_FBINFO(devflags.vgastep) = 16;
  1455. ACCESS_FBINFO(devflags.textmode) = 1;
  1456. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1457. } else {
  1458. ACCESS_FBINFO(devflags.vgastep) = 8;
  1459. ACCESS_FBINFO(devflags.textmode) = 1;
  1460. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP8;
  1461. }
  1462. #ifdef CONFIG_FB_MATROX_32MB
  1463. ACCESS_FBINFO(devflags.support32MB) = (b->flags & DEVF_SUPPORT32MB) != 0;
  1464. #endif
  1465. ACCESS_FBINFO(devflags.precise_width) = !(b->flags & DEVF_ANY_VXRES);
  1466. ACCESS_FBINFO(devflags.crtc2) = (b->flags & DEVF_CRTC2) != 0;
  1467. ACCESS_FBINFO(devflags.maven_capable) = (b->flags & DEVF_MAVEN_CAPABLE) != 0;
  1468. ACCESS_FBINFO(devflags.dualhead) = (b->flags & DEVF_DUALHEAD) != 0;
  1469. ACCESS_FBINFO(devflags.dfp_type) = dfp_type;
  1470. ACCESS_FBINFO(devflags.g450dac) = (b->flags & DEVF_G450DAC) != 0;
  1471. ACCESS_FBINFO(devflags.textstep) = ACCESS_FBINFO(devflags.vgastep) * ACCESS_FBINFO(devflags.textmode);
  1472. ACCESS_FBINFO(devflags.textvram) = 65536 / ACCESS_FBINFO(devflags.textmode);
  1473. setDefaultOutputs(PMINFO2);
  1474. if (b->flags & DEVF_PANELLINK_CAPABLE) {
  1475. ACCESS_FBINFO(outputs[2]).data = MINFO;
  1476. ACCESS_FBINFO(outputs[2]).output = &panellink_output;
  1477. ACCESS_FBINFO(outputs[2]).src = ACCESS_FBINFO(outputs[2]).default_src;
  1478. ACCESS_FBINFO(outputs[2]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  1479. ACCESS_FBINFO(devflags.panellink) = 1;
  1480. }
  1481. if (ACCESS_FBINFO(capable.cross4MB) < 0)
  1482. ACCESS_FBINFO(capable.cross4MB) = b->flags & DEVF_CROSS4MB;
  1483. if (b->flags & DEVF_SWAPS) {
  1484. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1485. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1486. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_0;
  1487. } else {
  1488. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1489. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1490. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_1;
  1491. }
  1492. err = -EINVAL;
  1493. if (!ctrlptr_phys) {
  1494. printk(KERN_ERR "matroxfb: control registers are not available, matroxfb disabled\n");
  1495. goto fail;
  1496. }
  1497. if (!video_base_phys) {
  1498. printk(KERN_ERR "matroxfb: video RAM is not available in PCI address space, matroxfb disabled\n");
  1499. goto fail;
  1500. }
  1501. memsize = b->base->maxvram;
  1502. if (!request_mem_region(ctrlptr_phys, 16384, "matroxfb MMIO")) {
  1503. goto fail;
  1504. }
  1505. if (!request_mem_region(video_base_phys, memsize, "matroxfb FB")) {
  1506. goto failCtrlMR;
  1507. }
  1508. ACCESS_FBINFO(video.len_maximum) = memsize;
  1509. /* convert mem (autodetect k, M) */
  1510. if (mem < 1024) mem *= 1024;
  1511. if (mem < 0x00100000) mem *= 1024;
  1512. if (mem && (mem < memsize))
  1513. memsize = mem;
  1514. err = -ENOMEM;
  1515. if (mga_ioremap(ctrlptr_phys, 16384, MGA_IOREMAP_MMIO, &ACCESS_FBINFO(mmio.vbase))) {
  1516. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, 16384), matroxfb disabled\n", ctrlptr_phys);
  1517. goto failVideoMR;
  1518. }
  1519. ACCESS_FBINFO(mmio.base) = ctrlptr_phys;
  1520. ACCESS_FBINFO(mmio.len) = 16384;
  1521. ACCESS_FBINFO(video.base) = video_base_phys;
  1522. if (mga_ioremap(video_base_phys, memsize, MGA_IOREMAP_FB, &ACCESS_FBINFO(video.vbase))) {
  1523. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, %d), matroxfb disabled\n",
  1524. video_base_phys, memsize);
  1525. goto failCtrlIO;
  1526. }
  1527. {
  1528. u_int32_t cmd;
  1529. u_int32_t mga_option;
  1530. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, &mga_option);
  1531. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, &cmd);
  1532. mga_option &= 0x7FFFFFFF; /* clear BIG_ENDIAN */
  1533. mga_option |= MX_OPTION_BSWAP;
  1534. /* disable palette snooping */
  1535. cmd &= ~PCI_COMMAND_VGA_PALETTE;
  1536. if (pci_dev_present(intel_82437)) {
  1537. if (!(mga_option & 0x20000000) && !ACCESS_FBINFO(devflags.nopciretry)) {
  1538. printk(KERN_WARNING "matroxfb: Disabling PCI retries due to i82437 present\n");
  1539. }
  1540. mga_option |= 0x20000000;
  1541. ACCESS_FBINFO(devflags.nopciretry) = 1;
  1542. }
  1543. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, cmd);
  1544. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mga_option);
  1545. ACCESS_FBINFO(hw).MXoptionReg = mga_option;
  1546. /* select non-DMA memory for PCI_MGA_DATA, otherwise dump of PCI cfg space can lock PCI bus */
  1547. /* maybe preinit() candidate, but it is same... for all devices... at this time... */
  1548. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_MGA_INDEX, 0x00003C00);
  1549. }
  1550. err = -ENXIO;
  1551. matroxfb_read_pins(PMINFO2);
  1552. if (ACCESS_FBINFO(hw_switch)->preinit(PMINFO2)) {
  1553. goto failVideoIO;
  1554. }
  1555. err = -ENOMEM;
  1556. if (!matroxfb_getmemory(PMINFO memsize, &ACCESS_FBINFO(video.len)) || !ACCESS_FBINFO(video.len)) {
  1557. printk(KERN_ERR "matroxfb: cannot determine memory size\n");
  1558. goto failVideoIO;
  1559. }
  1560. ACCESS_FBINFO(devflags.ydstorg) = 0;
  1561. ACCESS_FBINFO(video.base) = video_base_phys;
  1562. ACCESS_FBINFO(video.len_usable) = ACCESS_FBINFO(video.len);
  1563. if (ACCESS_FBINFO(video.len_usable) > b->base->maxdisplayable)
  1564. ACCESS_FBINFO(video.len_usable) = b->base->maxdisplayable;
  1565. #ifdef CONFIG_MTRR
  1566. if (mtrr) {
  1567. ACCESS_FBINFO(mtrr.vram) = mtrr_add(video_base_phys, ACCESS_FBINFO(video.len), MTRR_TYPE_WRCOMB, 1);
  1568. ACCESS_FBINFO(mtrr.vram_valid) = 1;
  1569. printk(KERN_INFO "matroxfb: MTRR's turned on\n");
  1570. }
  1571. #endif /* CONFIG_MTRR */
  1572. if (!ACCESS_FBINFO(devflags.novga))
  1573. request_region(0x3C0, 32, "matrox");
  1574. matroxfb_g450_connect(PMINFO2);
  1575. ACCESS_FBINFO(hw_switch->reset(PMINFO2));
  1576. ACCESS_FBINFO(fbcon.monspecs.hfmin) = 0;
  1577. ACCESS_FBINFO(fbcon.monspecs.hfmax) = fh;
  1578. ACCESS_FBINFO(fbcon.monspecs.vfmin) = 0;
  1579. ACCESS_FBINFO(fbcon.monspecs.vfmax) = fv;
  1580. ACCESS_FBINFO(fbcon.monspecs.dpms) = 0; /* TBD */
  1581. /* static settings */
  1582. vesafb_defined.red = colors[depth-1].red;
  1583. vesafb_defined.green = colors[depth-1].green;
  1584. vesafb_defined.blue = colors[depth-1].blue;
  1585. vesafb_defined.bits_per_pixel = colors[depth-1].bits_per_pixel;
  1586. vesafb_defined.grayscale = grayscale;
  1587. vesafb_defined.vmode = 0;
  1588. if (noaccel)
  1589. vesafb_defined.accel_flags &= ~FB_ACCELF_TEXT;
  1590. ACCESS_FBINFO(fbops) = matroxfb_ops;
  1591. ACCESS_FBINFO(fbcon.fbops) = &ACCESS_FBINFO(fbops);
  1592. ACCESS_FBINFO(fbcon.pseudo_palette) = ACCESS_FBINFO(cmap);
  1593. /* after __init time we are like module... no logo */
  1594. ACCESS_FBINFO(fbcon.flags) = hotplug ? FBINFO_FLAG_MODULE : FBINFO_FLAG_DEFAULT;
  1595. ACCESS_FBINFO(fbcon.flags) |= FBINFO_PARTIAL_PAN_OK | /* Prefer panning for scroll under MC viewer/edit */
  1596. FBINFO_HWACCEL_COPYAREA | /* We have hw-assisted bmove */
  1597. FBINFO_HWACCEL_FILLRECT | /* And fillrect */
  1598. FBINFO_HWACCEL_IMAGEBLIT | /* And imageblit */
  1599. FBINFO_HWACCEL_XPAN | /* And we support both horizontal */
  1600. FBINFO_HWACCEL_YPAN; /* And vertical panning */
  1601. ACCESS_FBINFO(video.len_usable) &= PAGE_MASK;
  1602. fb_alloc_cmap(&ACCESS_FBINFO(fbcon.cmap), 256, 1);
  1603. #ifndef MODULE
  1604. /* mode database is marked __init!!! */
  1605. if (!hotplug) {
  1606. fb_find_mode(&vesafb_defined, &ACCESS_FBINFO(fbcon), videomode[0]?videomode:NULL,
  1607. NULL, 0, &defaultmode, vesafb_defined.bits_per_pixel);
  1608. }
  1609. #endif /* !MODULE */
  1610. /* mode modifiers */
  1611. if (hslen)
  1612. vesafb_defined.hsync_len = hslen;
  1613. if (vslen)
  1614. vesafb_defined.vsync_len = vslen;
  1615. if (left != ~0)
  1616. vesafb_defined.left_margin = left;
  1617. if (right != ~0)
  1618. vesafb_defined.right_margin = right;
  1619. if (upper != ~0)
  1620. vesafb_defined.upper_margin = upper;
  1621. if (lower != ~0)
  1622. vesafb_defined.lower_margin = lower;
  1623. if (xres)
  1624. vesafb_defined.xres = xres;
  1625. if (yres)
  1626. vesafb_defined.yres = yres;
  1627. if (sync != -1)
  1628. vesafb_defined.sync = sync;
  1629. else if (vesafb_defined.sync == ~0) {
  1630. vesafb_defined.sync = 0;
  1631. if (yres < 400)
  1632. vesafb_defined.sync |= FB_SYNC_HOR_HIGH_ACT;
  1633. else if (yres < 480)
  1634. vesafb_defined.sync |= FB_SYNC_VERT_HIGH_ACT;
  1635. }
  1636. /* fv, fh, maxclk limits was specified */
  1637. {
  1638. unsigned int tmp;
  1639. if (fv) {
  1640. tmp = fv * (vesafb_defined.upper_margin + vesafb_defined.yres
  1641. + vesafb_defined.lower_margin + vesafb_defined.vsync_len);
  1642. if ((tmp < fh) || (fh == 0)) fh = tmp;
  1643. }
  1644. if (fh) {
  1645. tmp = fh * (vesafb_defined.left_margin + vesafb_defined.xres
  1646. + vesafb_defined.right_margin + vesafb_defined.hsync_len);
  1647. if ((tmp < maxclk) || (maxclk == 0)) maxclk = tmp;
  1648. }
  1649. tmp = (maxclk + 499) / 500;
  1650. if (tmp) {
  1651. tmp = (2000000000 + tmp) / tmp;
  1652. if (tmp > pixclock) pixclock = tmp;
  1653. }
  1654. }
  1655. if (pixclock) {
  1656. if (pixclock < 2000) /* > 500MHz */
  1657. pixclock = 4000; /* 250MHz */
  1658. if (pixclock > 1000000)
  1659. pixclock = 1000000; /* 1MHz */
  1660. vesafb_defined.pixclock = pixclock;
  1661. }
  1662. /* FIXME: Where to move this?! */
  1663. #if defined(CONFIG_PPC_PMAC)
  1664. #ifndef MODULE
  1665. if (machine_is(powermac)) {
  1666. struct fb_var_screeninfo var;
  1667. if (default_vmode <= 0 || default_vmode > VMODE_MAX)
  1668. default_vmode = VMODE_640_480_60;
  1669. #ifdef CONFIG_NVRAM
  1670. if (default_cmode == CMODE_NVRAM)
  1671. default_cmode = nvram_read_byte(NV_CMODE);
  1672. #endif
  1673. if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
  1674. default_cmode = CMODE_8;
  1675. if (!mac_vmode_to_var(default_vmode, default_cmode, &var)) {
  1676. var.accel_flags = vesafb_defined.accel_flags;
  1677. var.xoffset = var.yoffset = 0;
  1678. /* Note: mac_vmode_to_var() does not set all parameters */
  1679. vesafb_defined = var;
  1680. }
  1681. }
  1682. #endif /* !MODULE */
  1683. #endif /* CONFIG_PPC_PMAC */
  1684. vesafb_defined.xres_virtual = vesafb_defined.xres;
  1685. if (nopan) {
  1686. vesafb_defined.yres_virtual = vesafb_defined.yres;
  1687. } else {
  1688. vesafb_defined.yres_virtual = 65536; /* large enough to be INF, but small enough
  1689. to yres_virtual * xres_virtual < 2^32 */
  1690. }
  1691. matroxfb_init_fix(PMINFO2);
  1692. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase));
  1693. matroxfb_update_fix(PMINFO2);
  1694. /* Normalize values (namely yres_virtual) */
  1695. matroxfb_check_var(&vesafb_defined, &ACCESS_FBINFO(fbcon));
  1696. /* And put it into "current" var. Do NOT program hardware yet, or we'll not take over
  1697. * vgacon correctly. fbcon_startup will call fb_set_par for us, WITHOUT check_var,
  1698. * and unfortunately it will do it BEFORE vgacon contents is saved, so it won't work
  1699. * anyway. But we at least tried... */
  1700. ACCESS_FBINFO(fbcon.var) = vesafb_defined;
  1701. err = -EINVAL;
  1702. printk(KERN_INFO "matroxfb: %dx%dx%dbpp (virtual: %dx%d)\n",
  1703. vesafb_defined.xres, vesafb_defined.yres, vesafb_defined.bits_per_pixel,
  1704. vesafb_defined.xres_virtual, vesafb_defined.yres_virtual);
  1705. printk(KERN_INFO "matroxfb: framebuffer at 0x%lX, mapped to 0x%p, size %d\n",
  1706. ACCESS_FBINFO(video.base), vaddr_va(ACCESS_FBINFO(video.vbase)), ACCESS_FBINFO(video.len));
  1707. /* We do not have to set currcon to 0... register_framebuffer do it for us on first console
  1708. * and we do not want currcon == 0 for subsequent framebuffers */
  1709. ACCESS_FBINFO(fbcon).device = &ACCESS_FBINFO(pcidev)->dev;
  1710. if (register_framebuffer(&ACCESS_FBINFO(fbcon)) < 0) {
  1711. goto failVideoIO;
  1712. }
  1713. printk("fb%d: %s frame buffer device\n",
  1714. ACCESS_FBINFO(fbcon.node), ACCESS_FBINFO(fbcon.fix.id));
  1715. /* there is no console on this fb... but we have to initialize hardware
  1716. * until someone tells me what is proper thing to do */
  1717. if (!ACCESS_FBINFO(initialized)) {
  1718. printk(KERN_INFO "fb%d: initializing hardware\n",
  1719. ACCESS_FBINFO(fbcon.node));
  1720. /* We have to use FB_ACTIVATE_FORCE, as we had to put vesafb_defined to the fbcon.var
  1721. * already before, so register_framebuffer works correctly. */
  1722. vesafb_defined.activate |= FB_ACTIVATE_FORCE;
  1723. fb_set_var(&ACCESS_FBINFO(fbcon), &vesafb_defined);
  1724. }
  1725. return 0;
  1726. failVideoIO:;
  1727. matroxfb_g450_shutdown(PMINFO2);
  1728. mga_iounmap(ACCESS_FBINFO(video.vbase));
  1729. failCtrlIO:;
  1730. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  1731. failVideoMR:;
  1732. release_mem_region(video_base_phys, ACCESS_FBINFO(video.len_maximum));
  1733. failCtrlMR:;
  1734. release_mem_region(ctrlptr_phys, 16384);
  1735. fail:;
  1736. return err;
  1737. }
  1738. static LIST_HEAD(matroxfb_list);
  1739. static LIST_HEAD(matroxfb_driver_list);
  1740. #define matroxfb_l(x) list_entry(x, struct matrox_fb_info, next_fb)
  1741. #define matroxfb_driver_l(x) list_entry(x, struct matroxfb_driver, node)
  1742. int matroxfb_register_driver(struct matroxfb_driver* drv) {
  1743. struct matrox_fb_info* minfo;
  1744. list_add(&drv->node, &matroxfb_driver_list);
  1745. for (minfo = matroxfb_l(matroxfb_list.next);
  1746. minfo != matroxfb_l(&matroxfb_list);
  1747. minfo = matroxfb_l(minfo->next_fb.next)) {
  1748. void* p;
  1749. if (minfo->drivers_count == MATROXFB_MAX_FB_DRIVERS)
  1750. continue;
  1751. p = drv->probe(minfo);
  1752. if (p) {
  1753. minfo->drivers_data[minfo->drivers_count] = p;
  1754. minfo->drivers[minfo->drivers_count++] = drv;
  1755. }
  1756. }
  1757. return 0;
  1758. }
  1759. void matroxfb_unregister_driver(struct matroxfb_driver* drv) {
  1760. struct matrox_fb_info* minfo;
  1761. list_del(&drv->node);
  1762. for (minfo = matroxfb_l(matroxfb_list.next);
  1763. minfo != matroxfb_l(&matroxfb_list);
  1764. minfo = matroxfb_l(minfo->next_fb.next)) {
  1765. int i;
  1766. for (i = 0; i < minfo->drivers_count; ) {
  1767. if (minfo->drivers[i] == drv) {
  1768. if (drv && drv->remove)
  1769. drv->remove(minfo, minfo->drivers_data[i]);
  1770. minfo->drivers[i] = minfo->drivers[--minfo->drivers_count];
  1771. minfo->drivers_data[i] = minfo->drivers_data[minfo->drivers_count];
  1772. } else
  1773. i++;
  1774. }
  1775. }
  1776. }
  1777. static void matroxfb_register_device(struct matrox_fb_info* minfo) {
  1778. struct matroxfb_driver* drv;
  1779. int i = 0;
  1780. list_add(&ACCESS_FBINFO(next_fb), &matroxfb_list);
  1781. for (drv = matroxfb_driver_l(matroxfb_driver_list.next);
  1782. drv != matroxfb_driver_l(&matroxfb_driver_list);
  1783. drv = matroxfb_driver_l(drv->node.next)) {
  1784. if (drv && drv->probe) {
  1785. void *p = drv->probe(minfo);
  1786. if (p) {
  1787. minfo->drivers_data[i] = p;
  1788. minfo->drivers[i++] = drv;
  1789. if (i == MATROXFB_MAX_FB_DRIVERS)
  1790. break;
  1791. }
  1792. }
  1793. }
  1794. minfo->drivers_count = i;
  1795. }
  1796. static void matroxfb_unregister_device(struct matrox_fb_info* minfo) {
  1797. int i;
  1798. list_del(&ACCESS_FBINFO(next_fb));
  1799. for (i = 0; i < minfo->drivers_count; i++) {
  1800. struct matroxfb_driver* drv = minfo->drivers[i];
  1801. if (drv && drv->remove)
  1802. drv->remove(minfo, minfo->drivers_data[i]);
  1803. }
  1804. }
  1805. static int matroxfb_probe(struct pci_dev* pdev, const struct pci_device_id* dummy) {
  1806. struct board* b;
  1807. u_int8_t rev;
  1808. u_int16_t svid;
  1809. u_int16_t sid;
  1810. struct matrox_fb_info* minfo;
  1811. int err;
  1812. u_int32_t cmd;
  1813. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1814. static int registered = 0;
  1815. #endif
  1816. DBG(__FUNCTION__)
  1817. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  1818. svid = pdev->subsystem_vendor;
  1819. sid = pdev->subsystem_device;
  1820. for (b = dev_list; b->vendor; b++) {
  1821. if ((b->vendor != pdev->vendor) || (b->device != pdev->device) || (b->rev < rev)) continue;
  1822. if (b->svid)
  1823. if ((b->svid != svid) || (b->sid != sid)) continue;
  1824. break;
  1825. }
  1826. /* not match... */
  1827. if (!b->vendor)
  1828. return -ENODEV;
  1829. if (dev > 0) {
  1830. /* not requested one... */
  1831. dev--;
  1832. return -ENODEV;
  1833. }
  1834. pci_read_config_dword(pdev, PCI_COMMAND, &cmd);
  1835. if (pci_enable_device(pdev)) {
  1836. return -1;
  1837. }
  1838. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1839. minfo = (struct matrox_fb_info*)kmalloc(sizeof(*minfo), GFP_KERNEL);
  1840. if (!minfo)
  1841. return -1;
  1842. #else
  1843. if (registered) /* singlehead driver... */
  1844. return -1;
  1845. minfo = &matroxfb_global_mxinfo;
  1846. #endif
  1847. memset(MINFO, 0, sizeof(*MINFO));
  1848. ACCESS_FBINFO(pcidev) = pdev;
  1849. ACCESS_FBINFO(dead) = 0;
  1850. ACCESS_FBINFO(usecount) = 0;
  1851. ACCESS_FBINFO(userusecount) = 0;
  1852. pci_set_drvdata(pdev, MINFO);
  1853. /* DEVFLAGS */
  1854. ACCESS_FBINFO(devflags.memtype) = memtype;
  1855. if (memtype != -1)
  1856. noinit = 0;
  1857. if (cmd & PCI_COMMAND_MEMORY) {
  1858. ACCESS_FBINFO(devflags.novga) = novga;
  1859. ACCESS_FBINFO(devflags.nobios) = nobios;
  1860. ACCESS_FBINFO(devflags.noinit) = noinit;
  1861. /* subsequent heads always needs initialization and must not enable BIOS */
  1862. novga = 1;
  1863. nobios = 1;
  1864. noinit = 0;
  1865. } else {
  1866. ACCESS_FBINFO(devflags.novga) = 1;
  1867. ACCESS_FBINFO(devflags.nobios) = 1;
  1868. ACCESS_FBINFO(devflags.noinit) = 0;
  1869. }
  1870. ACCESS_FBINFO(devflags.nopciretry) = no_pci_retry;
  1871. ACCESS_FBINFO(devflags.mga_24bpp_fix) = inv24;
  1872. ACCESS_FBINFO(devflags.precise_width) = option_precise_width;
  1873. ACCESS_FBINFO(devflags.sgram) = sgram;
  1874. ACCESS_FBINFO(capable.cross4MB) = cross4MB;
  1875. spin_lock_init(&ACCESS_FBINFO(lock.DAC));
  1876. spin_lock_init(&ACCESS_FBINFO(lock.accel));
  1877. init_rwsem(&ACCESS_FBINFO(crtc2.lock));
  1878. init_rwsem(&ACCESS_FBINFO(altout.lock));
  1879. ACCESS_FBINFO(irq_flags) = 0;
  1880. init_waitqueue_head(&ACCESS_FBINFO(crtc1.vsync.wait));
  1881. init_waitqueue_head(&ACCESS_FBINFO(crtc2.vsync.wait));
  1882. ACCESS_FBINFO(crtc1.panpos) = -1;
  1883. err = initMatrox2(PMINFO b);
  1884. if (!err) {
  1885. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1886. registered = 1;
  1887. #endif
  1888. matroxfb_register_device(MINFO);
  1889. return 0;
  1890. }
  1891. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1892. kfree(minfo);
  1893. #endif
  1894. return -1;
  1895. }
  1896. static void pci_remove_matrox(struct pci_dev* pdev) {
  1897. struct matrox_fb_info* minfo;
  1898. minfo = pci_get_drvdata(pdev);
  1899. matroxfb_remove(PMINFO 1);
  1900. }
  1901. static struct pci_device_id matroxfb_devices[] = {
  1902. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1903. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL,
  1904. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1905. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2,
  1906. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1907. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP,
  1908. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1909. #endif
  1910. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1911. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS,
  1912. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1913. #endif
  1914. #ifdef CONFIG_FB_MATROX_G
  1915. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM,
  1916. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1917. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP,
  1918. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1919. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1921. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP,
  1922. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1923. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400,
  1924. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1925. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550,
  1926. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1927. #endif
  1928. {0, 0,
  1929. 0, 0, 0, 0, 0}
  1930. };
  1931. MODULE_DEVICE_TABLE(pci, matroxfb_devices);
  1932. static struct pci_driver matroxfb_driver = {
  1933. .name = "matroxfb",
  1934. .id_table = matroxfb_devices,
  1935. .probe = matroxfb_probe,
  1936. .remove = pci_remove_matrox,
  1937. };
  1938. /* **************************** init-time only **************************** */
  1939. #define RSResolution(X) ((X) & 0x0F)
  1940. #define RS640x400 1
  1941. #define RS640x480 2
  1942. #define RS800x600 3
  1943. #define RS1024x768 4
  1944. #define RS1280x1024 5
  1945. #define RS1600x1200 6
  1946. #define RS768x576 7
  1947. #define RS960x720 8
  1948. #define RS1152x864 9
  1949. #define RS1408x1056 10
  1950. #define RS640x350 11
  1951. #define RS1056x344 12 /* 132 x 43 text */
  1952. #define RS1056x400 13 /* 132 x 50 text */
  1953. #define RS1056x480 14 /* 132 x 60 text */
  1954. #define RSNoxNo 15
  1955. /* 10-FF */
  1956. static struct { int xres, yres, left, right, upper, lower, hslen, vslen, vfreq; } timmings[] __initdata = {
  1957. { 640, 400, 48, 16, 39, 8, 96, 2, 70 },
  1958. { 640, 480, 48, 16, 33, 10, 96, 2, 60 },
  1959. { 800, 600, 144, 24, 28, 8, 112, 6, 60 },
  1960. { 1024, 768, 160, 32, 30, 4, 128, 4, 60 },
  1961. { 1280, 1024, 224, 32, 32, 4, 136, 4, 60 },
  1962. { 1600, 1200, 272, 48, 32, 5, 152, 5, 60 },
  1963. { 768, 576, 144, 16, 28, 6, 112, 4, 60 },
  1964. { 960, 720, 144, 24, 28, 8, 112, 4, 60 },
  1965. { 1152, 864, 192, 32, 30, 4, 128, 4, 60 },
  1966. { 1408, 1056, 256, 40, 32, 5, 144, 5, 60 },
  1967. { 640, 350, 48, 16, 39, 8, 96, 2, 70 },
  1968. { 1056, 344, 96, 24, 59, 44, 160, 2, 70 },
  1969. { 1056, 400, 96, 24, 39, 8, 160, 2, 70 },
  1970. { 1056, 480, 96, 24, 36, 12, 160, 3, 60 },
  1971. { 0, 0, ~0, ~0, ~0, ~0, 0, 0, 0 }
  1972. };
  1973. #define RSCreate(X,Y) ((X) | ((Y) << 8))
  1974. static struct { unsigned int vesa; unsigned int info; } *RSptr, vesamap[] __initdata = {
  1975. /* default must be first */
  1976. { ~0, RSCreate(RSNoxNo, RS8bpp ) },
  1977. { 0x101, RSCreate(RS640x480, RS8bpp ) },
  1978. { 0x100, RSCreate(RS640x400, RS8bpp ) },
  1979. { 0x180, RSCreate(RS768x576, RS8bpp ) },
  1980. { 0x103, RSCreate(RS800x600, RS8bpp ) },
  1981. { 0x188, RSCreate(RS960x720, RS8bpp ) },
  1982. { 0x105, RSCreate(RS1024x768, RS8bpp ) },
  1983. { 0x190, RSCreate(RS1152x864, RS8bpp ) },
  1984. { 0x107, RSCreate(RS1280x1024, RS8bpp ) },
  1985. { 0x198, RSCreate(RS1408x1056, RS8bpp ) },
  1986. { 0x11C, RSCreate(RS1600x1200, RS8bpp ) },
  1987. { 0x110, RSCreate(RS640x480, RS15bpp) },
  1988. { 0x181, RSCreate(RS768x576, RS15bpp) },
  1989. { 0x113, RSCreate(RS800x600, RS15bpp) },
  1990. { 0x189, RSCreate(RS960x720, RS15bpp) },
  1991. { 0x116, RSCreate(RS1024x768, RS15bpp) },
  1992. { 0x191, RSCreate(RS1152x864, RS15bpp) },
  1993. { 0x119, RSCreate(RS1280x1024, RS15bpp) },
  1994. { 0x199, RSCreate(RS1408x1056, RS15bpp) },
  1995. { 0x11D, RSCreate(RS1600x1200, RS15bpp) },
  1996. { 0x111, RSCreate(RS640x480, RS16bpp) },
  1997. { 0x182, RSCreate(RS768x576, RS16bpp) },
  1998. { 0x114, RSCreate(RS800x600, RS16bpp) },
  1999. { 0x18A, RSCreate(RS960x720, RS16bpp) },
  2000. { 0x117, RSCreate(RS1024x768, RS16bpp) },
  2001. { 0x192, RSCreate(RS1152x864, RS16bpp) },
  2002. { 0x11A, RSCreate(RS1280x1024, RS16bpp) },
  2003. { 0x19A, RSCreate(RS1408x1056, RS16bpp) },
  2004. { 0x11E, RSCreate(RS1600x1200, RS16bpp) },
  2005. { 0x1B2, RSCreate(RS640x480, RS24bpp) },
  2006. { 0x184, RSCreate(RS768x576, RS24bpp) },
  2007. { 0x1B5, RSCreate(RS800x600, RS24bpp) },
  2008. { 0x18C, RSCreate(RS960x720, RS24bpp) },
  2009. { 0x1B8, RSCreate(RS1024x768, RS24bpp) },
  2010. { 0x194, RSCreate(RS1152x864, RS24bpp) },
  2011. { 0x1BB, RSCreate(RS1280x1024, RS24bpp) },
  2012. { 0x19C, RSCreate(RS1408x1056, RS24bpp) },
  2013. { 0x1BF, RSCreate(RS1600x1200, RS24bpp) },
  2014. { 0x112, RSCreate(RS640x480, RS32bpp) },
  2015. { 0x183, RSCreate(RS768x576, RS32bpp) },
  2016. { 0x115, RSCreate(RS800x600, RS32bpp) },
  2017. { 0x18B, RSCreate(RS960x720, RS32bpp) },
  2018. { 0x118, RSCreate(RS1024x768, RS32bpp) },
  2019. { 0x193, RSCreate(RS1152x864, RS32bpp) },
  2020. { 0x11B, RSCreate(RS1280x1024, RS32bpp) },
  2021. { 0x19B, RSCreate(RS1408x1056, RS32bpp) },
  2022. { 0x11F, RSCreate(RS1600x1200, RS32bpp) },
  2023. { 0x010, RSCreate(RS640x350, RS4bpp ) },
  2024. { 0x012, RSCreate(RS640x480, RS4bpp ) },
  2025. { 0x102, RSCreate(RS800x600, RS4bpp ) },
  2026. { 0x104, RSCreate(RS1024x768, RS4bpp ) },
  2027. { 0x106, RSCreate(RS1280x1024, RS4bpp ) },
  2028. { 0, 0 }};
  2029. static void __init matroxfb_init_params(void) {
  2030. /* fh from kHz to Hz */
  2031. if (fh < 1000)
  2032. fh *= 1000; /* 1kHz minimum */
  2033. /* maxclk */
  2034. if (maxclk < 1000) maxclk *= 1000; /* kHz -> Hz, MHz -> kHz */
  2035. if (maxclk < 1000000) maxclk *= 1000; /* kHz -> Hz, 1MHz minimum */
  2036. /* fix VESA number */
  2037. if (vesa != ~0)
  2038. vesa &= 0x1DFF; /* mask out clearscreen, acceleration and so on */
  2039. /* static settings */
  2040. for (RSptr = vesamap; RSptr->vesa; RSptr++) {
  2041. if (RSptr->vesa == vesa) break;
  2042. }
  2043. if (!RSptr->vesa) {
  2044. printk(KERN_ERR "Invalid vesa mode 0x%04X\n", vesa);
  2045. RSptr = vesamap;
  2046. }
  2047. {
  2048. int res = RSResolution(RSptr->info)-1;
  2049. if (left == ~0)
  2050. left = timmings[res].left;
  2051. if (!xres)
  2052. xres = timmings[res].xres;
  2053. if (right == ~0)
  2054. right = timmings[res].right;
  2055. if (!hslen)
  2056. hslen = timmings[res].hslen;
  2057. if (upper == ~0)
  2058. upper = timmings[res].upper;
  2059. if (!yres)
  2060. yres = timmings[res].yres;
  2061. if (lower == ~0)
  2062. lower = timmings[res].lower;
  2063. if (!vslen)
  2064. vslen = timmings[res].vslen;
  2065. if (!(fv||fh||maxclk||pixclock))
  2066. fv = timmings[res].vfreq;
  2067. if (depth == -1)
  2068. depth = RSDepth(RSptr->info);
  2069. }
  2070. }
  2071. static void __init matrox_init(void) {
  2072. matroxfb_init_params();
  2073. pci_register_driver(&matroxfb_driver);
  2074. dev = -1; /* accept all new devices... */
  2075. }
  2076. /* **************************** exit-time only **************************** */
  2077. static void __exit matrox_done(void) {
  2078. pci_unregister_driver(&matroxfb_driver);
  2079. }
  2080. #ifndef MODULE
  2081. /* ************************* init in-kernel code ************************** */
  2082. static int __init matroxfb_setup(char *options) {
  2083. char *this_opt;
  2084. DBG(__FUNCTION__)
  2085. if (!options || !*options)
  2086. return 0;
  2087. while ((this_opt = strsep(&options, ",")) != NULL) {
  2088. if (!*this_opt) continue;
  2089. dprintk("matroxfb_setup: option %s\n", this_opt);
  2090. if (!strncmp(this_opt, "dev:", 4))
  2091. dev = simple_strtoul(this_opt+4, NULL, 0);
  2092. else if (!strncmp(this_opt, "depth:", 6)) {
  2093. switch (simple_strtoul(this_opt+6, NULL, 0)) {
  2094. case 0: depth = RSText; break;
  2095. case 4: depth = RS4bpp; break;
  2096. case 8: depth = RS8bpp; break;
  2097. case 15:depth = RS15bpp; break;
  2098. case 16:depth = RS16bpp; break;
  2099. case 24:depth = RS24bpp; break;
  2100. case 32:depth = RS32bpp; break;
  2101. default:
  2102. printk(KERN_ERR "matroxfb: unsupported color depth\n");
  2103. }
  2104. } else if (!strncmp(this_opt, "xres:", 5))
  2105. xres = simple_strtoul(this_opt+5, NULL, 0);
  2106. else if (!strncmp(this_opt, "yres:", 5))
  2107. yres = simple_strtoul(this_opt+5, NULL, 0);
  2108. else if (!strncmp(this_opt, "vslen:", 6))
  2109. vslen = simple_strtoul(this_opt+6, NULL, 0);
  2110. else if (!strncmp(this_opt, "hslen:", 6))
  2111. hslen = simple_strtoul(this_opt+6, NULL, 0);
  2112. else if (!strncmp(this_opt, "left:", 5))
  2113. left = simple_strtoul(this_opt+5, NULL, 0);
  2114. else if (!strncmp(this_opt, "right:", 6))
  2115. right = simple_strtoul(this_opt+6, NULL, 0);
  2116. else if (!strncmp(this_opt, "upper:", 6))
  2117. upper = simple_strtoul(this_opt+6, NULL, 0);
  2118. else if (!strncmp(this_opt, "lower:", 6))
  2119. lower = simple_strtoul(this_opt+6, NULL, 0);
  2120. else if (!strncmp(this_opt, "pixclock:", 9))
  2121. pixclock = simple_strtoul(this_opt+9, NULL, 0);
  2122. else if (!strncmp(this_opt, "sync:", 5))
  2123. sync = simple_strtoul(this_opt+5, NULL, 0);
  2124. else if (!strncmp(this_opt, "vesa:", 5))
  2125. vesa = simple_strtoul(this_opt+5, NULL, 0);
  2126. else if (!strncmp(this_opt, "maxclk:", 7))
  2127. maxclk = simple_strtoul(this_opt+7, NULL, 0);
  2128. else if (!strncmp(this_opt, "fh:", 3))
  2129. fh = simple_strtoul(this_opt+3, NULL, 0);
  2130. else if (!strncmp(this_opt, "fv:", 3))
  2131. fv = simple_strtoul(this_opt+3, NULL, 0);
  2132. else if (!strncmp(this_opt, "mem:", 4))
  2133. mem = simple_strtoul(this_opt+4, NULL, 0);
  2134. else if (!strncmp(this_opt, "mode:", 5))
  2135. strlcpy(videomode, this_opt+5, sizeof(videomode));
  2136. else if (!strncmp(this_opt, "outputs:", 8))
  2137. strlcpy(outputs, this_opt+8, sizeof(outputs));
  2138. else if (!strncmp(this_opt, "dfp:", 4)) {
  2139. dfp_type = simple_strtoul(this_opt+4, NULL, 0);
  2140. dfp = 1;
  2141. }
  2142. #ifdef CONFIG_PPC_PMAC
  2143. else if (!strncmp(this_opt, "vmode:", 6)) {
  2144. unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
  2145. if (vmode > 0 && vmode <= VMODE_MAX)
  2146. default_vmode = vmode;
  2147. } else if (!strncmp(this_opt, "cmode:", 6)) {
  2148. unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
  2149. switch (cmode) {
  2150. case 0:
  2151. case 8:
  2152. default_cmode = CMODE_8;
  2153. break;
  2154. case 15:
  2155. case 16:
  2156. default_cmode = CMODE_16;
  2157. break;
  2158. case 24:
  2159. case 32:
  2160. default_cmode = CMODE_32;
  2161. break;
  2162. }
  2163. }
  2164. #endif
  2165. else if (!strcmp(this_opt, "disabled")) /* nodisabled does not exist */
  2166. disabled = 1;
  2167. else if (!strcmp(this_opt, "enabled")) /* noenabled does not exist */
  2168. disabled = 0;
  2169. else if (!strcmp(this_opt, "sgram")) /* nosgram == sdram */
  2170. sgram = 1;
  2171. else if (!strcmp(this_opt, "sdram"))
  2172. sgram = 0;
  2173. else if (!strncmp(this_opt, "memtype:", 8))
  2174. memtype = simple_strtoul(this_opt+8, NULL, 0);
  2175. else {
  2176. int value = 1;
  2177. if (!strncmp(this_opt, "no", 2)) {
  2178. value = 0;
  2179. this_opt += 2;
  2180. }
  2181. if (! strcmp(this_opt, "inverse"))
  2182. inverse = value;
  2183. else if (!strcmp(this_opt, "accel"))
  2184. noaccel = !value;
  2185. else if (!strcmp(this_opt, "pan"))
  2186. nopan = !value;
  2187. else if (!strcmp(this_opt, "pciretry"))
  2188. no_pci_retry = !value;
  2189. else if (!strcmp(this_opt, "vga"))
  2190. novga = !value;
  2191. else if (!strcmp(this_opt, "bios"))
  2192. nobios = !value;
  2193. else if (!strcmp(this_opt, "init"))
  2194. noinit = !value;
  2195. #ifdef CONFIG_MTRR
  2196. else if (!strcmp(this_opt, "mtrr"))
  2197. mtrr = value;
  2198. #endif
  2199. else if (!strcmp(this_opt, "inv24"))
  2200. inv24 = value;
  2201. else if (!strcmp(this_opt, "cross4MB"))
  2202. cross4MB = value;
  2203. else if (!strcmp(this_opt, "grayscale"))
  2204. grayscale = value;
  2205. else if (!strcmp(this_opt, "dfp"))
  2206. dfp = value;
  2207. else {
  2208. strlcpy(videomode, this_opt, sizeof(videomode));
  2209. }
  2210. }
  2211. }
  2212. return 0;
  2213. }
  2214. static int __initdata initialized = 0;
  2215. static int __init matroxfb_init(void)
  2216. {
  2217. char *option = NULL;
  2218. DBG(__FUNCTION__)
  2219. if (fb_get_options("matroxfb", &option))
  2220. return -ENODEV;
  2221. matroxfb_setup(option);
  2222. if (disabled)
  2223. return -ENXIO;
  2224. if (!initialized) {
  2225. initialized = 1;
  2226. matrox_init();
  2227. }
  2228. hotplug = 1;
  2229. /* never return failure, user can hotplug matrox later... */
  2230. return 0;
  2231. }
  2232. module_init(matroxfb_init);
  2233. #else
  2234. /* *************************** init module code **************************** */
  2235. MODULE_AUTHOR("(c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
  2236. MODULE_DESCRIPTION("Accelerated FBDev driver for Matrox Millennium/Mystique/G100/G200/G400/G450/G550");
  2237. MODULE_LICENSE("GPL");
  2238. module_param(mem, int, 0);
  2239. MODULE_PARM_DESC(mem, "Size of available memory in MB, KB or B (2,4,8,12,16MB, default=autodetect)");
  2240. module_param(disabled, int, 0);
  2241. MODULE_PARM_DESC(disabled, "Disabled (0 or 1=disabled) (default=0)");
  2242. module_param(noaccel, int, 0);
  2243. MODULE_PARM_DESC(noaccel, "Do not use accelerating engine (0 or 1=disabled) (default=0)");
  2244. module_param(nopan, int, 0);
  2245. MODULE_PARM_DESC(nopan, "Disable pan on startup (0 or 1=disabled) (default=0)");
  2246. module_param(no_pci_retry, int, 0);
  2247. MODULE_PARM_DESC(no_pci_retry, "PCI retries enabled (0 or 1=disabled) (default=0)");
  2248. module_param(novga, int, 0);
  2249. MODULE_PARM_DESC(novga, "VGA I/O (0x3C0-0x3DF) disabled (0 or 1=disabled) (default=0)");
  2250. module_param(nobios, int, 0);
  2251. MODULE_PARM_DESC(nobios, "Disables ROM BIOS (0 or 1=disabled) (default=do not change BIOS state)");
  2252. module_param(noinit, int, 0);
  2253. MODULE_PARM_DESC(noinit, "Disables W/SG/SD-RAM and bus interface initialization (0 or 1=do not initialize) (default=0)");
  2254. module_param(memtype, int, 0);
  2255. MODULE_PARM_DESC(memtype, "Memory type for G200/G400 (see Documentation/fb/matroxfb.txt for explanation) (default=3 for G200, 0 for G400)");
  2256. #ifdef CONFIG_MTRR
  2257. module_param(mtrr, int, 0);
  2258. MODULE_PARM_DESC(mtrr, "This speeds up video memory accesses (0=disabled or 1) (default=1)");
  2259. #endif
  2260. module_param(sgram, int, 0);
  2261. MODULE_PARM_DESC(sgram, "Indicates that G100/G200/G400 has SGRAM memory (0=SDRAM, 1=SGRAM) (default=0)");
  2262. module_param(inv24, int, 0);
  2263. MODULE_PARM_DESC(inv24, "Inverts clock polarity for 24bpp and loop frequency > 100MHz (default=do not invert polarity)");
  2264. module_param(inverse, int, 0);
  2265. MODULE_PARM_DESC(inverse, "Inverse (0 or 1) (default=0)");
  2266. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  2267. module_param(dev, int, 0);
  2268. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=all working)");
  2269. #else
  2270. module_param(dev, int, 0);
  2271. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=first working)");
  2272. #endif
  2273. module_param(vesa, int, 0);
  2274. MODULE_PARM_DESC(vesa, "Startup videomode (0x000-0x1FF) (default=0x101)");
  2275. module_param(xres, int, 0);
  2276. MODULE_PARM_DESC(xres, "Horizontal resolution (px), overrides xres from vesa (default=vesa)");
  2277. module_param(yres, int, 0);
  2278. MODULE_PARM_DESC(yres, "Vertical resolution (scans), overrides yres from vesa (default=vesa)");
  2279. module_param(upper, int, 0);
  2280. MODULE_PARM_DESC(upper, "Upper blank space (scans), overrides upper from vesa (default=vesa)");
  2281. module_param(lower, int, 0);
  2282. MODULE_PARM_DESC(lower, "Lower blank space (scans), overrides lower from vesa (default=vesa)");
  2283. module_param(vslen, int, 0);
  2284. MODULE_PARM_DESC(vslen, "Vertical sync length (scans), overrides lower from vesa (default=vesa)");
  2285. module_param(left, int, 0);
  2286. MODULE_PARM_DESC(left, "Left blank space (px), overrides left from vesa (default=vesa)");
  2287. module_param(right, int, 0);
  2288. MODULE_PARM_DESC(right, "Right blank space (px), overrides right from vesa (default=vesa)");
  2289. module_param(hslen, int, 0);
  2290. MODULE_PARM_DESC(hslen, "Horizontal sync length (px), overrides hslen from vesa (default=vesa)");
  2291. module_param(pixclock, int, 0);
  2292. MODULE_PARM_DESC(pixclock, "Pixelclock (ns), overrides pixclock from vesa (default=vesa)");
  2293. module_param(sync, int, 0);
  2294. MODULE_PARM_DESC(sync, "Sync polarity, overrides sync from vesa (default=vesa)");
  2295. module_param(depth, int, 0);
  2296. MODULE_PARM_DESC(depth, "Color depth (0=text,8,15,16,24,32) (default=vesa)");
  2297. module_param(maxclk, int, 0);
  2298. MODULE_PARM_DESC(maxclk, "Startup maximal clock, 0-999MHz, 1000-999999kHz, 1000000-INF Hz");
  2299. module_param(fh, int, 0);
  2300. MODULE_PARM_DESC(fh, "Startup horizontal frequency, 0-999kHz, 1000-INF Hz");
  2301. module_param(fv, int, 0);
  2302. MODULE_PARM_DESC(fv, "Startup vertical frequency, 0-INF Hz\n"
  2303. "You should specify \"fv:max_monitor_vsync,fh:max_monitor_hsync,maxclk:max_monitor_dotclock\"\n");
  2304. module_param(grayscale, int, 0);
  2305. MODULE_PARM_DESC(grayscale, "Sets display into grayscale. Works perfectly with paletized videomode (4, 8bpp), some limitations apply to 16, 24 and 32bpp videomodes (default=nograyscale)");
  2306. module_param(cross4MB, int, 0);
  2307. MODULE_PARM_DESC(cross4MB, "Specifies that 4MB boundary can be in middle of line. (default=autodetected)");
  2308. module_param(dfp, int, 0);
  2309. MODULE_PARM_DESC(dfp, "Specifies whether to use digital flat panel interface of G200/G400 (0 or 1) (default=0)");
  2310. module_param(dfp_type, int, 0);
  2311. MODULE_PARM_DESC(dfp_type, "Specifies DFP interface type (0 to 255) (default=read from hardware)");
  2312. module_param_string(outputs, outputs, sizeof(outputs), 0);
  2313. MODULE_PARM_DESC(outputs, "Specifies which CRTC is mapped to which output (string of up to three letters, consisting of 0 (disabled), 1 (CRTC1), 2 (CRTC2)) (default=111 for Gx50, 101 for G200/G400 with DFP, and 100 for all other devices)");
  2314. #ifdef CONFIG_PPC_PMAC
  2315. module_param_named(vmode, default_vmode, int, 0);
  2316. MODULE_PARM_DESC(vmode, "Specify the vmode mode number that should be used (640x480 default)");
  2317. module_param_named(cmode, default_cmode, int, 0);
  2318. MODULE_PARM_DESC(cmode, "Specify the video depth that should be used (8bit default)");
  2319. #endif
  2320. int __init init_module(void){
  2321. DBG(__FUNCTION__)
  2322. if (disabled)
  2323. return -ENXIO;
  2324. if (depth == 0)
  2325. depth = RSText;
  2326. else if (depth == 4)
  2327. depth = RS4bpp;
  2328. else if (depth == 8)
  2329. depth = RS8bpp;
  2330. else if (depth == 15)
  2331. depth = RS15bpp;
  2332. else if (depth == 16)
  2333. depth = RS16bpp;
  2334. else if (depth == 24)
  2335. depth = RS24bpp;
  2336. else if (depth == 32)
  2337. depth = RS32bpp;
  2338. else if (depth != -1) {
  2339. printk(KERN_ERR "matroxfb: depth %d is not supported, using default\n", depth);
  2340. depth = -1;
  2341. }
  2342. matrox_init();
  2343. /* never return failure; user can hotplug matrox later... */
  2344. return 0;
  2345. }
  2346. #endif /* MODULE */
  2347. module_exit(matrox_done);
  2348. EXPORT_SYMBOL(matroxfb_register_driver);
  2349. EXPORT_SYMBOL(matroxfb_unregister_driver);
  2350. EXPORT_SYMBOL(matroxfb_wait_for_sync);
  2351. EXPORT_SYMBOL(matroxfb_enable_irq);
  2352. /*
  2353. * Overrides for Emacs so that we follow Linus's tabbing style.
  2354. * ---------------------------------------------------------------------------
  2355. * Local variables:
  2356. * c-basic-offset: 8
  2357. * End:
  2358. */