display_gx.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Geode GX display controller.
  3. *
  4. * Copyright (C) 2005 Arcom Control Systems Ltd.
  5. *
  6. * Portions from AMD's original 2.4 driver:
  7. * Copyright (C) 2004 Advanced Micro Devices, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by * the
  11. * Free Software Foundation; either version 2 of the License, or * (at your
  12. * option) any later version.
  13. */
  14. #include <linux/spinlock.h>
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <asm/io.h>
  18. #include <asm/div64.h>
  19. #include <asm/delay.h>
  20. #include "geodefb.h"
  21. #include "display_gx.h"
  22. int gx_frame_buffer_size(void)
  23. {
  24. /* Assuming 16 MiB. */
  25. return 16*1024*1024;
  26. }
  27. int gx_line_delta(int xres, int bpp)
  28. {
  29. /* Must be a multiple of 8 bytes. */
  30. return (xres * (bpp >> 3) + 7) & ~0x7;
  31. }
  32. static void gx_set_mode(struct fb_info *info)
  33. {
  34. struct geodefb_par *par = info->par;
  35. u32 gcfg, dcfg;
  36. int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
  37. int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
  38. /* Unlock the display controller registers. */
  39. readl(par->dc_regs + DC_UNLOCK);
  40. writel(DC_UNLOCK_CODE, par->dc_regs + DC_UNLOCK);
  41. gcfg = readl(par->dc_regs + DC_GENERAL_CFG);
  42. dcfg = readl(par->dc_regs + DC_DISPLAY_CFG);
  43. /* Disable the timing generator. */
  44. dcfg &= ~(DC_DCFG_TGEN);
  45. writel(dcfg, par->dc_regs + DC_DISPLAY_CFG);
  46. /* Wait for pending memory requests before disabling the FIFO load. */
  47. udelay(100);
  48. /* Disable FIFO load and compression. */
  49. gcfg &= ~(DC_GCFG_DFLE | DC_GCFG_CMPE | DC_GCFG_DECE);
  50. writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
  51. /* Setup DCLK and its divisor. */
  52. par->vid_ops->set_dclk(info);
  53. /*
  54. * Setup new mode.
  55. */
  56. /* Clear all unused feature bits. */
  57. gcfg &= DC_GCFG_YUVM | DC_GCFG_VDSE;
  58. dcfg = 0;
  59. /* Set FIFO priority (default 6/5) and enable. */
  60. /* FIXME: increase fifo priority for 1280x1024 and higher modes? */
  61. gcfg |= (6 << DC_GCFG_DFHPEL_POS) | (5 << DC_GCFG_DFHPSL_POS) | DC_GCFG_DFLE;
  62. /* Framebuffer start offset. */
  63. writel(0, par->dc_regs + DC_FB_ST_OFFSET);
  64. /* Line delta and line buffer length. */
  65. writel(info->fix.line_length >> 3, par->dc_regs + DC_GFX_PITCH);
  66. writel(((info->var.xres * info->var.bits_per_pixel/8) >> 3) + 2,
  67. par->dc_regs + DC_LINE_SIZE);
  68. /* Enable graphics and video data and unmask address lines. */
  69. dcfg |= DC_DCFG_GDEN | DC_DCFG_VDEN | DC_DCFG_A20M | DC_DCFG_A18M;
  70. /* Set pixel format. */
  71. switch (info->var.bits_per_pixel) {
  72. case 8:
  73. dcfg |= DC_DCFG_DISP_MODE_8BPP;
  74. break;
  75. case 16:
  76. dcfg |= DC_DCFG_DISP_MODE_16BPP;
  77. dcfg |= DC_DCFG_16BPP_MODE_565;
  78. break;
  79. case 32:
  80. dcfg |= DC_DCFG_DISP_MODE_24BPP;
  81. dcfg |= DC_DCFG_PALB;
  82. break;
  83. }
  84. /* Enable timing generator. */
  85. dcfg |= DC_DCFG_TGEN;
  86. /* Horizontal and vertical timings. */
  87. hactive = info->var.xres;
  88. hblankstart = hactive;
  89. hsyncstart = hblankstart + info->var.right_margin;
  90. hsyncend = hsyncstart + info->var.hsync_len;
  91. hblankend = hsyncend + info->var.left_margin;
  92. htotal = hblankend;
  93. vactive = info->var.yres;
  94. vblankstart = vactive;
  95. vsyncstart = vblankstart + info->var.lower_margin;
  96. vsyncend = vsyncstart + info->var.vsync_len;
  97. vblankend = vsyncend + info->var.upper_margin;
  98. vtotal = vblankend;
  99. writel((hactive - 1) | ((htotal - 1) << 16), par->dc_regs + DC_H_ACTIVE_TIMING);
  100. writel((hblankstart - 1) | ((hblankend - 1) << 16), par->dc_regs + DC_H_BLANK_TIMING);
  101. writel((hsyncstart - 1) | ((hsyncend - 1) << 16), par->dc_regs + DC_H_SYNC_TIMING);
  102. writel((vactive - 1) | ((vtotal - 1) << 16), par->dc_regs + DC_V_ACTIVE_TIMING);
  103. writel((vblankstart - 1) | ((vblankend - 1) << 16), par->dc_regs + DC_V_BLANK_TIMING);
  104. writel((vsyncstart - 1) | ((vsyncend - 1) << 16), par->dc_regs + DC_V_SYNC_TIMING);
  105. /* Write final register values. */
  106. writel(dcfg, par->dc_regs + DC_DISPLAY_CFG);
  107. writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
  108. par->vid_ops->configure_display(info);
  109. /* Relock display controller registers */
  110. writel(0, par->dc_regs + DC_UNLOCK);
  111. }
  112. static void gx_set_hw_palette_reg(struct fb_info *info, unsigned regno,
  113. unsigned red, unsigned green, unsigned blue)
  114. {
  115. struct geodefb_par *par = info->par;
  116. int val;
  117. /* Hardware palette is in RGB 8-8-8 format. */
  118. val = (red << 8) & 0xff0000;
  119. val |= (green) & 0x00ff00;
  120. val |= (blue >> 8) & 0x0000ff;
  121. writel(regno, par->dc_regs + DC_PAL_ADDRESS);
  122. writel(val, par->dc_regs + DC_PAL_DATA);
  123. }
  124. struct geode_dc_ops gx_dc_ops = {
  125. .set_mode = gx_set_mode,
  126. .set_palette_reg = gx_set_hw_palette_reg,
  127. };