cg14.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /* cg14.c: CGFOURTEEN frame buffer driver
  2. *
  3. * Copyright (C) 2003 David S. Miller (davem@redhat.com)
  4. * Copyright (C) 1996,1998 Jakub Jelinek (jj@ultra.linux.cz)
  5. * Copyright (C) 1995 Miguel de Icaza (miguel@nuclecu.unam.mx)
  6. *
  7. * Driver layout based loosely on tgafb.c, see that file for credits.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/errno.h>
  12. #include <linux/string.h>
  13. #include <linux/slab.h>
  14. #include <linux/delay.h>
  15. #include <linux/init.h>
  16. #include <linux/fb.h>
  17. #include <linux/mm.h>
  18. #include <asm/io.h>
  19. #include <asm/sbus.h>
  20. #include <asm/oplib.h>
  21. #include <asm/fbio.h>
  22. #include "sbuslib.h"
  23. /*
  24. * Local functions.
  25. */
  26. static int cg14_setcolreg(unsigned, unsigned, unsigned, unsigned,
  27. unsigned, struct fb_info *);
  28. static int cg14_mmap(struct fb_info *, struct vm_area_struct *);
  29. static int cg14_ioctl(struct fb_info *, unsigned int, unsigned long);
  30. static int cg14_pan_display(struct fb_var_screeninfo *, struct fb_info *);
  31. /*
  32. * Frame buffer operations
  33. */
  34. static struct fb_ops cg14_ops = {
  35. .owner = THIS_MODULE,
  36. .fb_setcolreg = cg14_setcolreg,
  37. .fb_pan_display = cg14_pan_display,
  38. .fb_fillrect = cfb_fillrect,
  39. .fb_copyarea = cfb_copyarea,
  40. .fb_imageblit = cfb_imageblit,
  41. .fb_mmap = cg14_mmap,
  42. .fb_ioctl = cg14_ioctl,
  43. #ifdef CONFIG_COMPAT
  44. .fb_compat_ioctl = sbusfb_compat_ioctl,
  45. #endif
  46. };
  47. #define CG14_MCR_INTENABLE_SHIFT 7
  48. #define CG14_MCR_INTENABLE_MASK 0x80
  49. #define CG14_MCR_VIDENABLE_SHIFT 6
  50. #define CG14_MCR_VIDENABLE_MASK 0x40
  51. #define CG14_MCR_PIXMODE_SHIFT 4
  52. #define CG14_MCR_PIXMODE_MASK 0x30
  53. #define CG14_MCR_TMR_SHIFT 2
  54. #define CG14_MCR_TMR_MASK 0x0c
  55. #define CG14_MCR_TMENABLE_SHIFT 1
  56. #define CG14_MCR_TMENABLE_MASK 0x02
  57. #define CG14_MCR_RESET_SHIFT 0
  58. #define CG14_MCR_RESET_MASK 0x01
  59. #define CG14_REV_REVISION_SHIFT 4
  60. #define CG14_REV_REVISION_MASK 0xf0
  61. #define CG14_REV_IMPL_SHIFT 0
  62. #define CG14_REV_IMPL_MASK 0x0f
  63. #define CG14_VBR_FRAMEBASE_SHIFT 12
  64. #define CG14_VBR_FRAMEBASE_MASK 0x00fff000
  65. #define CG14_VMCR1_SETUP_SHIFT 0
  66. #define CG14_VMCR1_SETUP_MASK 0x000001ff
  67. #define CG14_VMCR1_VCONFIG_SHIFT 9
  68. #define CG14_VMCR1_VCONFIG_MASK 0x00000e00
  69. #define CG14_VMCR2_REFRESH_SHIFT 0
  70. #define CG14_VMCR2_REFRESH_MASK 0x00000001
  71. #define CG14_VMCR2_TESTROWCNT_SHIFT 1
  72. #define CG14_VMCR2_TESTROWCNT_MASK 0x00000002
  73. #define CG14_VMCR2_FBCONFIG_SHIFT 2
  74. #define CG14_VMCR2_FBCONFIG_MASK 0x0000000c
  75. #define CG14_VCR_REFRESHREQ_SHIFT 0
  76. #define CG14_VCR_REFRESHREQ_MASK 0x000003ff
  77. #define CG14_VCR1_REFRESHENA_SHIFT 10
  78. #define CG14_VCR1_REFRESHENA_MASK 0x00000400
  79. #define CG14_VCA_CAD_SHIFT 0
  80. #define CG14_VCA_CAD_MASK 0x000003ff
  81. #define CG14_VCA_VERS_SHIFT 10
  82. #define CG14_VCA_VERS_MASK 0x00000c00
  83. #define CG14_VCA_RAMSPEED_SHIFT 12
  84. #define CG14_VCA_RAMSPEED_MASK 0x00001000
  85. #define CG14_VCA_8MB_SHIFT 13
  86. #define CG14_VCA_8MB_MASK 0x00002000
  87. #define CG14_MCR_PIXMODE_8 0
  88. #define CG14_MCR_PIXMODE_16 2
  89. #define CG14_MCR_PIXMODE_32 3
  90. struct cg14_regs{
  91. volatile u8 mcr; /* Master Control Reg */
  92. volatile u8 ppr; /* Packed Pixel Reg */
  93. volatile u8 tms[2]; /* Test Mode Status Regs */
  94. volatile u8 msr; /* Master Status Reg */
  95. volatile u8 fsr; /* Fault Status Reg */
  96. volatile u8 rev; /* Revision & Impl */
  97. volatile u8 ccr; /* Clock Control Reg */
  98. volatile u32 tmr; /* Test Mode Read Back */
  99. volatile u8 mod; /* Monitor Operation Data Reg */
  100. volatile u8 acr; /* Aux Control */
  101. u8 xxx0[6];
  102. volatile u16 hct; /* Hor Counter */
  103. volatile u16 vct; /* Vert Counter */
  104. volatile u16 hbs; /* Hor Blank Start */
  105. volatile u16 hbc; /* Hor Blank Clear */
  106. volatile u16 hss; /* Hor Sync Start */
  107. volatile u16 hsc; /* Hor Sync Clear */
  108. volatile u16 csc; /* Composite Sync Clear */
  109. volatile u16 vbs; /* Vert Blank Start */
  110. volatile u16 vbc; /* Vert Blank Clear */
  111. volatile u16 vss; /* Vert Sync Start */
  112. volatile u16 vsc; /* Vert Sync Clear */
  113. volatile u16 xcs;
  114. volatile u16 xcc;
  115. volatile u16 fsa; /* Fault Status Address */
  116. volatile u16 adr; /* Address Registers */
  117. u8 xxx1[0xce];
  118. volatile u8 pcg[0x100]; /* Pixel Clock Generator */
  119. volatile u32 vbr; /* Frame Base Row */
  120. volatile u32 vmcr; /* VBC Master Control */
  121. volatile u32 vcr; /* VBC refresh */
  122. volatile u32 vca; /* VBC Config */
  123. };
  124. #define CG14_CCR_ENABLE 0x04
  125. #define CG14_CCR_SELECT 0x02 /* HW/Full screen */
  126. struct cg14_cursor {
  127. volatile u32 cpl0[32]; /* Enable plane 0 */
  128. volatile u32 cpl1[32]; /* Color selection plane */
  129. volatile u8 ccr; /* Cursor Control Reg */
  130. u8 xxx0[3];
  131. volatile u16 cursx; /* Cursor x,y position */
  132. volatile u16 cursy; /* Cursor x,y position */
  133. volatile u32 color0;
  134. volatile u32 color1;
  135. u32 xxx1[0x1bc];
  136. volatile u32 cpl0i[32]; /* Enable plane 0 autoinc */
  137. volatile u32 cpl1i[32]; /* Color selection autoinc */
  138. };
  139. struct cg14_dac {
  140. volatile u8 addr; /* Address Register */
  141. u8 xxx0[255];
  142. volatile u8 glut; /* Gamma table */
  143. u8 xxx1[255];
  144. volatile u8 select; /* Register Select */
  145. u8 xxx2[255];
  146. volatile u8 mode; /* Mode Register */
  147. };
  148. struct cg14_xlut{
  149. volatile u8 x_xlut [256];
  150. volatile u8 x_xlutd [256];
  151. u8 xxx0[0x600];
  152. volatile u8 x_xlut_inc [256];
  153. volatile u8 x_xlutd_inc [256];
  154. };
  155. /* Color look up table (clut) */
  156. /* Each one of these arrays hold the color lookup table (for 256
  157. * colors) for each MDI page (I assume then there should be 4 MDI
  158. * pages, I still wonder what they are. I have seen NeXTStep split
  159. * the screen in four parts, while operating in 24 bits mode. Each
  160. * integer holds 4 values: alpha value (transparency channel, thanks
  161. * go to John Stone (johns@umr.edu) from OpenBSD), red, green and blue
  162. *
  163. * I currently use the clut instead of the Xlut
  164. */
  165. struct cg14_clut {
  166. u32 c_clut [256];
  167. u32 c_clutd [256]; /* i wonder what the 'd' is for */
  168. u32 c_clut_inc [256];
  169. u32 c_clutd_inc [256];
  170. };
  171. #define CG14_MMAP_ENTRIES 16
  172. struct cg14_par {
  173. spinlock_t lock;
  174. struct cg14_regs __iomem *regs;
  175. struct cg14_clut __iomem *clut;
  176. struct cg14_cursor __iomem *cursor;
  177. u32 flags;
  178. #define CG14_FLAG_BLANKED 0x00000001
  179. unsigned long physbase;
  180. unsigned long iospace;
  181. unsigned long fbsize;
  182. struct sbus_mmap_map mmap_map[CG14_MMAP_ENTRIES];
  183. int mode;
  184. int ramsize;
  185. struct sbus_dev *sdev;
  186. };
  187. static void __cg14_reset(struct cg14_par *par)
  188. {
  189. struct cg14_regs __iomem *regs = par->regs;
  190. u8 val;
  191. val = sbus_readb(&regs->mcr);
  192. val &= ~(CG14_MCR_PIXMODE_MASK);
  193. sbus_writeb(val, &regs->mcr);
  194. }
  195. static int cg14_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  196. {
  197. struct cg14_par *par = (struct cg14_par *) info->par;
  198. unsigned long flags;
  199. /* We just use this to catch switches out of
  200. * graphics mode.
  201. */
  202. spin_lock_irqsave(&par->lock, flags);
  203. __cg14_reset(par);
  204. spin_unlock_irqrestore(&par->lock, flags);
  205. if (var->xoffset || var->yoffset || var->vmode)
  206. return -EINVAL;
  207. return 0;
  208. }
  209. /**
  210. * cg14_setcolreg - Optional function. Sets a color register.
  211. * @regno: boolean, 0 copy local, 1 get_user() function
  212. * @red: frame buffer colormap structure
  213. * @green: The green value which can be up to 16 bits wide
  214. * @blue: The blue value which can be up to 16 bits wide.
  215. * @transp: If supported the alpha value which can be up to 16 bits wide.
  216. * @info: frame buffer info structure
  217. */
  218. static int cg14_setcolreg(unsigned regno,
  219. unsigned red, unsigned green, unsigned blue,
  220. unsigned transp, struct fb_info *info)
  221. {
  222. struct cg14_par *par = (struct cg14_par *) info->par;
  223. struct cg14_clut __iomem *clut = par->clut;
  224. unsigned long flags;
  225. u32 val;
  226. if (regno >= 256)
  227. return 1;
  228. red >>= 8;
  229. green >>= 8;
  230. blue >>= 8;
  231. val = (red | (green << 8) | (blue << 16));
  232. spin_lock_irqsave(&par->lock, flags);
  233. sbus_writel(val, &clut->c_clut[regno]);
  234. spin_unlock_irqrestore(&par->lock, flags);
  235. return 0;
  236. }
  237. static int cg14_mmap(struct fb_info *info, struct vm_area_struct *vma)
  238. {
  239. struct cg14_par *par = (struct cg14_par *) info->par;
  240. return sbusfb_mmap_helper(par->mmap_map,
  241. par->physbase, par->fbsize,
  242. par->iospace, vma);
  243. }
  244. static int cg14_ioctl(struct fb_info *info, unsigned int cmd, unsigned long arg)
  245. {
  246. struct cg14_par *par = (struct cg14_par *) info->par;
  247. struct cg14_regs __iomem *regs = par->regs;
  248. struct mdi_cfginfo kmdi, __user *mdii;
  249. unsigned long flags;
  250. int cur_mode, mode, ret = 0;
  251. switch (cmd) {
  252. case MDI_RESET:
  253. spin_lock_irqsave(&par->lock, flags);
  254. __cg14_reset(par);
  255. spin_unlock_irqrestore(&par->lock, flags);
  256. break;
  257. case MDI_GET_CFGINFO:
  258. memset(&kmdi, 0, sizeof(kmdi));
  259. spin_lock_irqsave(&par->lock, flags);
  260. kmdi.mdi_type = FBTYPE_MDICOLOR;
  261. kmdi.mdi_height = info->var.yres;
  262. kmdi.mdi_width = info->var.xres;
  263. kmdi.mdi_mode = par->mode;
  264. kmdi.mdi_pixfreq = 72; /* FIXME */
  265. kmdi.mdi_size = par->ramsize;
  266. spin_unlock_irqrestore(&par->lock, flags);
  267. mdii = (struct mdi_cfginfo __user *) arg;
  268. if (copy_to_user(mdii, &kmdi, sizeof(kmdi)))
  269. ret = -EFAULT;
  270. break;
  271. case MDI_SET_PIXELMODE:
  272. if (get_user(mode, (int __user *) arg)) {
  273. ret = -EFAULT;
  274. break;
  275. }
  276. spin_lock_irqsave(&par->lock, flags);
  277. cur_mode = sbus_readb(&regs->mcr);
  278. cur_mode &= ~CG14_MCR_PIXMODE_MASK;
  279. switch(mode) {
  280. case MDI_32_PIX:
  281. cur_mode |= (CG14_MCR_PIXMODE_32 <<
  282. CG14_MCR_PIXMODE_SHIFT);
  283. break;
  284. case MDI_16_PIX:
  285. cur_mode |= (CG14_MCR_PIXMODE_16 <<
  286. CG14_MCR_PIXMODE_SHIFT);
  287. break;
  288. case MDI_8_PIX:
  289. break;
  290. default:
  291. ret = -ENOSYS;
  292. break;
  293. };
  294. if (!ret) {
  295. sbus_writeb(cur_mode, &regs->mcr);
  296. par->mode = mode;
  297. }
  298. spin_unlock_irqrestore(&par->lock, flags);
  299. break;
  300. default:
  301. ret = sbusfb_ioctl_helper(cmd, arg, info,
  302. FBTYPE_MDICOLOR, 8, par->fbsize);
  303. break;
  304. };
  305. return ret;
  306. }
  307. /*
  308. * Initialisation
  309. */
  310. static void cg14_init_fix(struct fb_info *info, int linebytes)
  311. {
  312. struct cg14_par *par = (struct cg14_par *)info->par;
  313. const char *name;
  314. name = "cgfourteen";
  315. if (par->sdev)
  316. name = par->sdev->prom_name;
  317. strlcpy(info->fix.id, name, sizeof(info->fix.id));
  318. info->fix.type = FB_TYPE_PACKED_PIXELS;
  319. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  320. info->fix.line_length = linebytes;
  321. info->fix.accel = FB_ACCEL_SUN_CG14;
  322. }
  323. static struct sbus_mmap_map __cg14_mmap_map[CG14_MMAP_ENTRIES] __initdata = {
  324. {
  325. .voff = CG14_REGS,
  326. .poff = 0x80000000,
  327. .size = 0x1000
  328. },
  329. {
  330. .voff = CG14_XLUT,
  331. .poff = 0x80003000,
  332. .size = 0x1000
  333. },
  334. {
  335. .voff = CG14_CLUT1,
  336. .poff = 0x80004000,
  337. .size = 0x1000
  338. },
  339. {
  340. .voff = CG14_CLUT2,
  341. .poff = 0x80005000,
  342. .size = 0x1000
  343. },
  344. {
  345. .voff = CG14_CLUT3,
  346. .poff = 0x80006000,
  347. .size = 0x1000
  348. },
  349. {
  350. .voff = CG3_MMAP_OFFSET - 0x7000,
  351. .poff = 0x80000000,
  352. .size = 0x7000
  353. },
  354. {
  355. .voff = CG3_MMAP_OFFSET,
  356. .poff = 0x00000000,
  357. .size = SBUS_MMAP_FBSIZE(1)
  358. },
  359. {
  360. .voff = MDI_CURSOR_MAP,
  361. .poff = 0x80001000,
  362. .size = 0x1000
  363. },
  364. {
  365. .voff = MDI_CHUNKY_BGR_MAP,
  366. .poff = 0x01000000,
  367. .size = 0x400000
  368. },
  369. {
  370. .voff = MDI_PLANAR_X16_MAP,
  371. .poff = 0x02000000,
  372. .size = 0x200000
  373. },
  374. {
  375. .voff = MDI_PLANAR_C16_MAP,
  376. .poff = 0x02800000,
  377. .size = 0x200000
  378. },
  379. {
  380. .voff = MDI_PLANAR_X32_MAP,
  381. .poff = 0x03000000,
  382. .size = 0x100000
  383. },
  384. {
  385. .voff = MDI_PLANAR_B32_MAP,
  386. .poff = 0x03400000,
  387. .size = 0x100000
  388. },
  389. {
  390. .voff = MDI_PLANAR_G32_MAP,
  391. .poff = 0x03800000,
  392. .size = 0x100000
  393. },
  394. {
  395. .voff = MDI_PLANAR_R32_MAP,
  396. .poff = 0x03c00000,
  397. .size = 0x100000
  398. },
  399. { .size = 0 }
  400. };
  401. struct all_info {
  402. struct fb_info info;
  403. struct cg14_par par;
  404. struct list_head list;
  405. };
  406. static LIST_HEAD(cg14_list);
  407. static void cg14_init_one(struct sbus_dev *sdev, int node, int parent_node)
  408. {
  409. struct all_info *all;
  410. unsigned long phys, rphys;
  411. u32 bases[6];
  412. int is_8mb, linebytes, i;
  413. if (!sdev) {
  414. if (prom_getproperty(node, "address",
  415. (char *) &bases[0], sizeof(bases)) <= 0
  416. || !bases[0]) {
  417. printk(KERN_ERR "cg14: Device is not mapped.\n");
  418. return;
  419. }
  420. if (__get_iospace(bases[0]) != __get_iospace(bases[1])) {
  421. printk(KERN_ERR "cg14: I/O spaces don't match.\n");
  422. return;
  423. }
  424. }
  425. all = kmalloc(sizeof(*all), GFP_KERNEL);
  426. if (!all) {
  427. printk(KERN_ERR "cg14: Cannot allocate memory.\n");
  428. return;
  429. }
  430. memset(all, 0, sizeof(*all));
  431. INIT_LIST_HEAD(&all->list);
  432. spin_lock_init(&all->par.lock);
  433. sbusfb_fill_var(&all->info.var, node, 8);
  434. all->info.var.red.length = 8;
  435. all->info.var.green.length = 8;
  436. all->info.var.blue.length = 8;
  437. linebytes = prom_getintdefault(node, "linebytes",
  438. all->info.var.xres);
  439. all->par.fbsize = PAGE_ALIGN(linebytes * all->info.var.yres);
  440. all->par.sdev = sdev;
  441. if (sdev) {
  442. rphys = sdev->reg_addrs[0].phys_addr;
  443. all->par.physbase = phys = sdev->reg_addrs[1].phys_addr;
  444. all->par.iospace = sdev->reg_addrs[0].which_io;
  445. all->par.regs = sbus_ioremap(&sdev->resource[0], 0,
  446. sizeof(struct cg14_regs),
  447. "cg14 regs");
  448. all->par.clut = sbus_ioremap(&sdev->resource[0], CG14_CLUT1,
  449. sizeof(struct cg14_clut),
  450. "cg14 clut");
  451. all->par.cursor = sbus_ioremap(&sdev->resource[0], CG14_CURSORREGS,
  452. sizeof(struct cg14_cursor),
  453. "cg14 cursor");
  454. all->info.screen_base = sbus_ioremap(&sdev->resource[1], 0,
  455. all->par.fbsize, "cg14 ram");
  456. } else {
  457. rphys = __get_phys(bases[0]);
  458. all->par.physbase = phys = __get_phys(bases[1]);
  459. all->par.iospace = __get_iospace(bases[0]);
  460. all->par.regs = (struct cg14_regs __iomem *)(unsigned long)bases[0];
  461. all->par.clut = (struct cg14_clut __iomem *)((unsigned long)bases[0] +
  462. CG14_CLUT1);
  463. all->par.cursor =
  464. (struct cg14_cursor __iomem *)((unsigned long)bases[0] +
  465. CG14_CURSORREGS);
  466. all->info.screen_base = (char __iomem *)(unsigned long)bases[1];
  467. }
  468. prom_getproperty(node, "reg", (char *) &bases[0], sizeof(bases));
  469. is_8mb = (bases[5] == 0x800000);
  470. if (sizeof(all->par.mmap_map) != sizeof(__cg14_mmap_map)) {
  471. extern void __cg14_mmap_sized_wrongly(void);
  472. __cg14_mmap_sized_wrongly();
  473. }
  474. memcpy(&all->par.mmap_map, &__cg14_mmap_map, sizeof(all->par.mmap_map));
  475. for (i = 0; i < CG14_MMAP_ENTRIES; i++) {
  476. struct sbus_mmap_map *map = &all->par.mmap_map[i];
  477. if (!map->size)
  478. break;
  479. if (map->poff & 0x80000000)
  480. map->poff = (map->poff & 0x7fffffff) + rphys - phys;
  481. if (is_8mb &&
  482. map->size >= 0x100000 &&
  483. map->size <= 0x400000)
  484. map->size *= 2;
  485. }
  486. all->par.mode = MDI_8_PIX;
  487. all->par.ramsize = (is_8mb ? 0x800000 : 0x400000);
  488. all->info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  489. all->info.fbops = &cg14_ops;
  490. all->info.par = &all->par;
  491. __cg14_reset(&all->par);
  492. if (fb_alloc_cmap(&all->info.cmap, 256, 0)) {
  493. printk(KERN_ERR "cg14: Could not allocate color map.\n");
  494. kfree(all);
  495. return;
  496. }
  497. fb_set_cmap(&all->info.cmap, &all->info);
  498. cg14_init_fix(&all->info, linebytes);
  499. if (register_framebuffer(&all->info) < 0) {
  500. printk(KERN_ERR "cg14: Could not register framebuffer.\n");
  501. fb_dealloc_cmap(&all->info.cmap);
  502. kfree(all);
  503. return;
  504. }
  505. list_add(&all->list, &cg14_list);
  506. printk("cg14: cgfourteen at %lx:%lx, %dMB\n",
  507. all->par.iospace, all->par.physbase, all->par.ramsize >> 20);
  508. }
  509. int __init cg14_init(void)
  510. {
  511. struct sbus_bus *sbus;
  512. struct sbus_dev *sdev;
  513. if (fb_get_options("cg14fb", NULL))
  514. return -ENODEV;
  515. #ifdef CONFIG_SPARC32
  516. {
  517. int root, node;
  518. root = prom_getchild(prom_root_node);
  519. root = prom_searchsiblings(root, "obio");
  520. if (root) {
  521. node = prom_searchsiblings(prom_getchild(root),
  522. "cgfourteen");
  523. if (node)
  524. cg14_init_one(NULL, node, root);
  525. }
  526. }
  527. #endif
  528. for_all_sbusdev(sdev, sbus) {
  529. if (!strcmp(sdev->prom_name, "cgfourteen"))
  530. cg14_init_one(sdev, sdev->prom_node, sbus->prom_node);
  531. }
  532. return 0;
  533. }
  534. void __exit cg14_exit(void)
  535. {
  536. struct list_head *pos, *tmp;
  537. list_for_each_safe(pos, tmp, &cg14_list) {
  538. struct all_info *all = list_entry(pos, typeof(*all), list);
  539. unregister_framebuffer(&all->info);
  540. fb_dealloc_cmap(&all->info.cmap);
  541. kfree(all);
  542. }
  543. }
  544. int __init
  545. cg14_setup(char *arg)
  546. {
  547. /* No cmdline options yet... */
  548. return 0;
  549. }
  550. module_init(cg14_init);
  551. #ifdef MODULE
  552. module_exit(cg14_exit);
  553. #endif
  554. MODULE_DESCRIPTION("framebuffer driver for CGfourteen chipsets");
  555. MODULE_AUTHOR("David S. Miller <davem@redhat.com>");
  556. MODULE_LICENSE("GPL");