uhci-hcd.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. #ifndef __LINUX_UHCI_HCD_H
  2. #define __LINUX_UHCI_HCD_H
  3. #include <linux/list.h>
  4. #include <linux/usb.h>
  5. #define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
  6. #define PIPE_DEVEP_MASK 0x0007ff00
  7. /*
  8. * Universal Host Controller Interface data structures and defines
  9. */
  10. /* Command register */
  11. #define USBCMD 0
  12. #define USBCMD_RS 0x0001 /* Run/Stop */
  13. #define USBCMD_HCRESET 0x0002 /* Host reset */
  14. #define USBCMD_GRESET 0x0004 /* Global reset */
  15. #define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  16. #define USBCMD_FGR 0x0010 /* Force Global Resume */
  17. #define USBCMD_SWDBG 0x0020 /* SW Debug mode */
  18. #define USBCMD_CF 0x0040 /* Config Flag (sw only) */
  19. #define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
  20. /* Status register */
  21. #define USBSTS 2
  22. #define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
  23. #define USBSTS_ERROR 0x0002 /* Interrupt due to error */
  24. #define USBSTS_RD 0x0004 /* Resume Detect */
  25. #define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
  26. #define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
  27. * the schedule is buggy */
  28. #define USBSTS_HCH 0x0020 /* HC Halted */
  29. /* Interrupt enable register */
  30. #define USBINTR 4
  31. #define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
  32. #define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  33. #define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
  34. #define USBINTR_SP 0x0008 /* Short packet interrupt enable */
  35. #define USBFRNUM 6
  36. #define USBFLBASEADD 8
  37. #define USBSOF 12
  38. #define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
  39. /* USB port status and control registers */
  40. #define USBPORTSC1 16
  41. #define USBPORTSC2 18
  42. #define USBPORTSC_CCS 0x0001 /* Current Connect Status
  43. * ("device present") */
  44. #define USBPORTSC_CSC 0x0002 /* Connect Status Change */
  45. #define USBPORTSC_PE 0x0004 /* Port Enable */
  46. #define USBPORTSC_PEC 0x0008 /* Port Enable Change */
  47. #define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
  48. #define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
  49. #define USBPORTSC_RD 0x0040 /* Resume Detect */
  50. #define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
  51. #define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
  52. #define USBPORTSC_PR 0x0200 /* Port Reset */
  53. /* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
  54. #define USBPORTSC_OC 0x0400 /* Over Current condition */
  55. #define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
  56. #define USBPORTSC_SUSP 0x1000 /* Suspend */
  57. #define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
  58. #define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
  59. #define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
  60. /* Legacy support register */
  61. #define USBLEGSUP 0xc0
  62. #define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  63. #define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  64. #define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  65. #define UHCI_PTR_BITS __constant_cpu_to_le32(0x000F)
  66. #define UHCI_PTR_TERM __constant_cpu_to_le32(0x0001)
  67. #define UHCI_PTR_QH __constant_cpu_to_le32(0x0002)
  68. #define UHCI_PTR_DEPTH __constant_cpu_to_le32(0x0004)
  69. #define UHCI_PTR_BREADTH __constant_cpu_to_le32(0x0000)
  70. #define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
  71. #define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
  72. #define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
  73. * can be scheduled */
  74. /*
  75. * Queue Headers
  76. */
  77. /*
  78. * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
  79. * with each endpoint, and qh->element (updated by the HC) is either:
  80. * - the next unprocessed TD in the endpoint's queue, or
  81. * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
  82. *
  83. * The other role of a QH is to serve as a "skeleton" framelist entry, so we
  84. * can easily splice a QH for some endpoint into the schedule at the right
  85. * place. Then qh->element is UHCI_PTR_TERM.
  86. *
  87. * In the schedule, qh->link maintains a list of QHs seen by the HC:
  88. * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
  89. *
  90. * qh->node is the software equivalent of qh->link. The differences
  91. * are that the software list is doubly-linked and QHs in the UNLINKING
  92. * state are on the software list but not the hardware schedule.
  93. *
  94. * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
  95. * but they never get added to the hardware schedule.
  96. */
  97. #define QH_STATE_IDLE 1 /* QH is not being used */
  98. #define QH_STATE_UNLINKING 2 /* QH has been removed from the
  99. * schedule but the hardware may
  100. * still be using it */
  101. #define QH_STATE_ACTIVE 3 /* QH is on the schedule */
  102. struct uhci_qh {
  103. /* Hardware fields */
  104. __le32 link; /* Next QH in the schedule */
  105. __le32 element; /* Queue element (TD) pointer */
  106. /* Software fields */
  107. dma_addr_t dma_handle;
  108. struct list_head node; /* Node in the list of QHs */
  109. struct usb_host_endpoint *hep; /* Endpoint information */
  110. struct usb_device *udev;
  111. struct list_head queue; /* Queue of urbps for this QH */
  112. struct uhci_qh *skel; /* Skeleton for this QH */
  113. struct uhci_td *dummy_td; /* Dummy TD to end the queue */
  114. unsigned int unlink_frame; /* When the QH was unlinked */
  115. int state; /* QH_STATE_xxx; see above */
  116. unsigned int initial_toggle:1; /* Endpoint's current toggle value */
  117. unsigned int needs_fixup:1; /* Must fix the TD toggle values */
  118. unsigned int is_stopped:1; /* Queue was stopped by an error */
  119. } __attribute__((aligned(16)));
  120. /*
  121. * We need a special accessor for the element pointer because it is
  122. * subject to asynchronous updates by the controller.
  123. */
  124. static inline __le32 qh_element(struct uhci_qh *qh) {
  125. __le32 element = qh->element;
  126. barrier();
  127. return element;
  128. }
  129. /*
  130. * Transfer Descriptors
  131. */
  132. /*
  133. * for TD <status>:
  134. */
  135. #define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
  136. #define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
  137. #define TD_CTRL_C_ERR_SHIFT 27
  138. #define TD_CTRL_LS (1 << 26) /* Low Speed Device */
  139. #define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
  140. #define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
  141. #define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
  142. #define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
  143. #define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
  144. #define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
  145. #define TD_CTRL_NAK (1 << 19) /* NAK Received */
  146. #define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
  147. #define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
  148. #define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
  149. #define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
  150. TD_CTRL_BABBLE | TD_CTRL_CRCTIME | \
  151. TD_CTRL_BITSTUFF)
  152. #define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
  153. #define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
  154. #define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
  155. TD_CTRL_ACTLEN_MASK) /* 1-based */
  156. /*
  157. * for TD <info>: (a.k.a. Token)
  158. */
  159. #define td_token(td) le32_to_cpu((td)->token)
  160. #define TD_TOKEN_DEVADDR_SHIFT 8
  161. #define TD_TOKEN_TOGGLE_SHIFT 19
  162. #define TD_TOKEN_TOGGLE (1 << 19)
  163. #define TD_TOKEN_EXPLEN_SHIFT 21
  164. #define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
  165. #define TD_TOKEN_PID_MASK 0xFF
  166. #define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
  167. TD_TOKEN_EXPLEN_SHIFT)
  168. #define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
  169. 1) & TD_TOKEN_EXPLEN_MASK)
  170. #define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
  171. #define uhci_endpoint(token) (((token) >> 15) & 0xf)
  172. #define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
  173. #define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
  174. #define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
  175. #define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
  176. #define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
  177. /*
  178. * The documentation says "4 words for hardware, 4 words for software".
  179. *
  180. * That's silly, the hardware doesn't care. The hardware only cares that
  181. * the hardware words are 16-byte aligned, and we can have any amount of
  182. * sw space after the TD entry.
  183. *
  184. * td->link points to either another TD (not necessarily for the same urb or
  185. * even the same endpoint), or nothing (PTR_TERM), or a QH.
  186. */
  187. struct uhci_td {
  188. /* Hardware fields */
  189. __le32 link;
  190. __le32 status;
  191. __le32 token;
  192. __le32 buffer;
  193. /* Software fields */
  194. dma_addr_t dma_handle;
  195. struct list_head list;
  196. struct list_head remove_list;
  197. int frame; /* for iso: what frame? */
  198. struct list_head fl_list;
  199. } __attribute__((aligned(16)));
  200. /*
  201. * We need a special accessor for the control/status word because it is
  202. * subject to asynchronous updates by the controller.
  203. */
  204. static inline u32 td_status(struct uhci_td *td) {
  205. __le32 status = td->status;
  206. barrier();
  207. return le32_to_cpu(status);
  208. }
  209. /*
  210. * Skeleton Queue Headers
  211. */
  212. /*
  213. * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
  214. * automatic queuing. To make it easy to insert entries into the schedule,
  215. * we have a skeleton of QHs for each predefined Interrupt latency,
  216. * low-speed control, full-speed control, bulk, and terminating QH
  217. * (see explanation for the terminating QH below).
  218. *
  219. * When we want to add a new QH, we add it to the end of the list for the
  220. * skeleton QH. For instance, the schedule list can look like this:
  221. *
  222. * skel int128 QH
  223. * dev 1 interrupt QH
  224. * dev 5 interrupt QH
  225. * skel int64 QH
  226. * skel int32 QH
  227. * ...
  228. * skel int1 QH
  229. * skel low-speed control QH
  230. * dev 5 control QH
  231. * skel full-speed control QH
  232. * skel bulk QH
  233. * dev 1 bulk QH
  234. * dev 2 bulk QH
  235. * skel terminating QH
  236. *
  237. * The terminating QH is used for 2 reasons:
  238. * - To place a terminating TD which is used to workaround a PIIX bug
  239. * (see Intel errata for explanation), and
  240. * - To loop back to the full-speed control queue for full-speed bandwidth
  241. * reclamation.
  242. *
  243. * There's a special skeleton QH for Isochronous QHs. It never appears
  244. * on the schedule, and Isochronous TDs go on the schedule before the
  245. * the skeleton QHs. The hardware accesses them directly rather than
  246. * through their QH, which is used only for bookkeeping purposes.
  247. * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
  248. * it doesn't use them either. And the spec says that queues never
  249. * advance on an error completion status, which makes them totally
  250. * unsuitable for Isochronous transfers.
  251. */
  252. #define UHCI_NUM_SKELQH 14
  253. #define skel_unlink_qh skelqh[0]
  254. #define skel_iso_qh skelqh[1]
  255. #define skel_int128_qh skelqh[2]
  256. #define skel_int64_qh skelqh[3]
  257. #define skel_int32_qh skelqh[4]
  258. #define skel_int16_qh skelqh[5]
  259. #define skel_int8_qh skelqh[6]
  260. #define skel_int4_qh skelqh[7]
  261. #define skel_int2_qh skelqh[8]
  262. #define skel_int1_qh skelqh[9]
  263. #define skel_ls_control_qh skelqh[10]
  264. #define skel_fs_control_qh skelqh[11]
  265. #define skel_bulk_qh skelqh[12]
  266. #define skel_term_qh skelqh[13]
  267. /*
  268. * Search tree for determining where <interval> fits in the skelqh[]
  269. * skeleton.
  270. *
  271. * An interrupt request should be placed into the slowest skelqh[]
  272. * which meets the interval/period/frequency requirement.
  273. * An interrupt request is allowed to be faster than <interval> but not slower.
  274. *
  275. * For a given <interval>, this function returns the appropriate/matching
  276. * skelqh[] index value.
  277. */
  278. static inline int __interval_to_skel(int interval)
  279. {
  280. if (interval < 16) {
  281. if (interval < 4) {
  282. if (interval < 2)
  283. return 9; /* int1 for 0-1 ms */
  284. return 8; /* int2 for 2-3 ms */
  285. }
  286. if (interval < 8)
  287. return 7; /* int4 for 4-7 ms */
  288. return 6; /* int8 for 8-15 ms */
  289. }
  290. if (interval < 64) {
  291. if (interval < 32)
  292. return 5; /* int16 for 16-31 ms */
  293. return 4; /* int32 for 32-63 ms */
  294. }
  295. if (interval < 128)
  296. return 3; /* int64 for 64-127 ms */
  297. return 2; /* int128 for 128-255 ms (Max.) */
  298. }
  299. /*
  300. * The UHCI controller and root hub
  301. */
  302. /*
  303. * States for the root hub:
  304. *
  305. * To prevent "bouncing" in the presence of electrical noise,
  306. * when there are no devices attached we delay for 1 second in the
  307. * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
  308. *
  309. * (Note that the AUTO_STOPPED state won't be necessary once the hub
  310. * driver learns to autosuspend.)
  311. */
  312. enum uhci_rh_state {
  313. /* In the following states the HC must be halted.
  314. * These two must come first. */
  315. UHCI_RH_RESET,
  316. UHCI_RH_SUSPENDED,
  317. UHCI_RH_AUTO_STOPPED,
  318. UHCI_RH_RESUMING,
  319. /* In this state the HC changes from running to halted,
  320. * so it can legally appear either way. */
  321. UHCI_RH_SUSPENDING,
  322. /* In the following states it's an error if the HC is halted.
  323. * These two must come last. */
  324. UHCI_RH_RUNNING, /* The normal state */
  325. UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
  326. };
  327. /*
  328. * The full UHCI controller information:
  329. */
  330. struct uhci_hcd {
  331. /* debugfs */
  332. struct dentry *dentry;
  333. /* Grabbed from PCI */
  334. unsigned long io_addr;
  335. struct dma_pool *qh_pool;
  336. struct dma_pool *td_pool;
  337. struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
  338. struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
  339. struct uhci_qh *next_qh; /* Next QH to scan */
  340. spinlock_t lock;
  341. dma_addr_t frame_dma_handle; /* Hardware frame list */
  342. __le32 *frame;
  343. void **frame_cpu; /* CPU's frame list */
  344. int fsbr; /* Full-speed bandwidth reclamation */
  345. unsigned long fsbrtimeout; /* FSBR delay */
  346. enum uhci_rh_state rh_state;
  347. unsigned long auto_stop_time; /* When to AUTO_STOP */
  348. unsigned int frame_number; /* As of last check */
  349. unsigned int is_stopped;
  350. #define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
  351. unsigned int scan_in_progress:1; /* Schedule scan is running */
  352. unsigned int need_rescan:1; /* Redo the schedule scan */
  353. unsigned int hc_inaccessible:1; /* HC is suspended or dead */
  354. unsigned int working_RD:1; /* Suspended root hub doesn't
  355. need to be polled */
  356. unsigned int is_initialized:1; /* Data structure is usable */
  357. /* Support for port suspend/resume/reset */
  358. unsigned long port_c_suspend; /* Bit-arrays of ports */
  359. unsigned long resuming_ports;
  360. unsigned long ports_timeout; /* Time to stop signalling */
  361. /* List of TDs that are done, but waiting to be freed (race) */
  362. struct list_head td_remove_list;
  363. unsigned int td_remove_age; /* Age in frames */
  364. struct list_head idle_qh_list; /* Where the idle QHs live */
  365. int rh_numports; /* Number of root-hub ports */
  366. wait_queue_head_t waitqh; /* endpoint_disable waiters */
  367. int num_waiting; /* Number of waiters */
  368. };
  369. /* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
  370. static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
  371. {
  372. return (struct uhci_hcd *) (hcd->hcd_priv);
  373. }
  374. static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
  375. {
  376. return container_of((void *) uhci, struct usb_hcd, hcd_priv);
  377. }
  378. #define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
  379. /*
  380. * Private per-URB data
  381. */
  382. struct urb_priv {
  383. struct list_head node; /* Node in the QH's urbp list */
  384. struct urb *urb;
  385. struct uhci_qh *qh; /* QH for this URB */
  386. struct list_head td_list;
  387. unsigned fsbr : 1; /* URB turned on FSBR */
  388. unsigned short_transfer : 1; /* URB got a short transfer, no
  389. * need to rescan */
  390. };
  391. /*
  392. * Locking in uhci.c
  393. *
  394. * Almost everything relating to the hardware schedule and processing
  395. * of URBs is protected by uhci->lock. urb->status is protected by
  396. * urb->lock; that's the one exception.
  397. *
  398. * To prevent deadlocks, never lock uhci->lock while holding urb->lock.
  399. * The safe order of locking is:
  400. *
  401. * #1 uhci->lock
  402. * #2 urb->lock
  403. */
  404. /* Some special IDs */
  405. #define PCI_VENDOR_ID_GENESYS 0x17a0
  406. #define PCI_DEVICE_ID_GL880S_UHCI 0x8083
  407. #endif