ehci.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /* statistics can be kept for for tuning/monitoring */
  22. struct ehci_stats {
  23. /* irq usage */
  24. unsigned long normal;
  25. unsigned long error;
  26. unsigned long reclaim;
  27. unsigned long lost_iaa;
  28. /* termination of urbs from core */
  29. unsigned long complete;
  30. unsigned long unlink;
  31. };
  32. /* ehci_hcd->lock guards shared data against other CPUs:
  33. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  34. * usb_host_endpoint: hcpriv
  35. * ehci_qh: qh_next, qtd_list
  36. * ehci_qtd: qtd_list
  37. *
  38. * Also, hold this lock when talking to HC registers or
  39. * when updating hw_* fields in shared qh/qtd/... structures.
  40. */
  41. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  42. struct ehci_hcd { /* one per controller */
  43. /* glue to PCI and HCD framework */
  44. struct ehci_caps __iomem *caps;
  45. struct ehci_regs __iomem *regs;
  46. struct ehci_dbg_port __iomem *debug;
  47. __u32 hcs_params; /* cached register copy */
  48. spinlock_t lock;
  49. /* async schedule support */
  50. struct ehci_qh *async;
  51. struct ehci_qh *reclaim;
  52. unsigned reclaim_ready : 1;
  53. unsigned scanning : 1;
  54. /* periodic schedule support */
  55. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  56. unsigned periodic_size;
  57. __le32 *periodic; /* hw periodic table */
  58. dma_addr_t periodic_dma;
  59. unsigned i_thresh; /* uframes HC might cache */
  60. union ehci_shadow *pshadow; /* mirror hw periodic table */
  61. int next_uframe; /* scan periodic, start here */
  62. unsigned periodic_sched; /* periodic activity count */
  63. /* per root hub port */
  64. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  65. /* per-HC memory pools (could be per-bus, but ...) */
  66. struct dma_pool *qh_pool; /* qh per active urb */
  67. struct dma_pool *qtd_pool; /* one or more per qh */
  68. struct dma_pool *itd_pool; /* itd per iso urb */
  69. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  70. struct timer_list watchdog;
  71. struct notifier_block reboot_notifier;
  72. unsigned long actions;
  73. unsigned stamp;
  74. unsigned long next_statechange;
  75. u32 command;
  76. /* SILICON QUIRKS */
  77. unsigned is_tdi_rh_tt:1; /* TDI roothub with TT */
  78. unsigned no_selective_suspend:1;
  79. unsigned has_fsl_port_bug:1; /* FreeScale */
  80. u8 sbrn; /* packed release number */
  81. /* irq statistics */
  82. #ifdef EHCI_STATS
  83. struct ehci_stats stats;
  84. # define COUNT(x) do { (x)++; } while (0)
  85. #else
  86. # define COUNT(x) do {} while (0)
  87. #endif
  88. };
  89. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  90. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  91. {
  92. return (struct ehci_hcd *) (hcd->hcd_priv);
  93. }
  94. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  95. {
  96. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  97. }
  98. enum ehci_timer_action {
  99. TIMER_IO_WATCHDOG,
  100. TIMER_IAA_WATCHDOG,
  101. TIMER_ASYNC_SHRINK,
  102. TIMER_ASYNC_OFF,
  103. };
  104. static inline void
  105. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  106. {
  107. clear_bit (action, &ehci->actions);
  108. }
  109. static inline void
  110. timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
  111. {
  112. if (!test_and_set_bit (action, &ehci->actions)) {
  113. unsigned long t;
  114. switch (action) {
  115. case TIMER_IAA_WATCHDOG:
  116. t = EHCI_IAA_JIFFIES;
  117. break;
  118. case TIMER_IO_WATCHDOG:
  119. t = EHCI_IO_JIFFIES;
  120. break;
  121. case TIMER_ASYNC_OFF:
  122. t = EHCI_ASYNC_JIFFIES;
  123. break;
  124. // case TIMER_ASYNC_SHRINK:
  125. default:
  126. t = EHCI_SHRINK_JIFFIES;
  127. break;
  128. }
  129. t += jiffies;
  130. // all timings except IAA watchdog can be overridden.
  131. // async queue SHRINK often precedes IAA. while it's ready
  132. // to go OFF neither can matter, and afterwards the IO
  133. // watchdog stops unless there's still periodic traffic.
  134. if (action != TIMER_IAA_WATCHDOG
  135. && t > ehci->watchdog.expires
  136. && timer_pending (&ehci->watchdog))
  137. return;
  138. mod_timer (&ehci->watchdog, t);
  139. }
  140. }
  141. /*-------------------------------------------------------------------------*/
  142. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  143. /* Section 2.2 Host Controller Capability Registers */
  144. struct ehci_caps {
  145. /* these fields are specified as 8 and 16 bit registers,
  146. * but some hosts can't perform 8 or 16 bit PCI accesses.
  147. */
  148. u32 hc_capbase;
  149. #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
  150. #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
  151. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  152. #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
  153. #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
  154. #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
  155. #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
  156. #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
  157. #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
  158. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  159. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  160. #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
  161. #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
  162. #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
  163. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  164. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  165. #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
  166. u8 portroute [8]; /* nibbles for routing - offset 0xC */
  167. } __attribute__ ((packed));
  168. /* Section 2.3 Host Controller Operational Registers */
  169. struct ehci_regs {
  170. /* USBCMD: offset 0x00 */
  171. u32 command;
  172. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  173. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  174. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  175. #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
  176. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  177. #define CMD_ASE (1<<5) /* async schedule enable */
  178. #define CMD_PSE (1<<4) /* periodic schedule enable */
  179. /* 3:2 is periodic frame list size */
  180. #define CMD_RESET (1<<1) /* reset HC not bus */
  181. #define CMD_RUN (1<<0) /* start/stop HC */
  182. /* USBSTS: offset 0x04 */
  183. u32 status;
  184. #define STS_ASS (1<<15) /* Async Schedule Status */
  185. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  186. #define STS_RECL (1<<13) /* Reclamation */
  187. #define STS_HALT (1<<12) /* Not running (any reason) */
  188. /* some bits reserved */
  189. /* these STS_* flags are also intr_enable bits (USBINTR) */
  190. #define STS_IAA (1<<5) /* Interrupted on async advance */
  191. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  192. #define STS_FLR (1<<3) /* frame list rolled over */
  193. #define STS_PCD (1<<2) /* port change detect */
  194. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  195. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  196. /* USBINTR: offset 0x08 */
  197. u32 intr_enable;
  198. /* FRINDEX: offset 0x0C */
  199. u32 frame_index; /* current microframe number */
  200. /* CTRLDSSEGMENT: offset 0x10 */
  201. u32 segment; /* address bits 63:32 if needed */
  202. /* PERIODICLISTBASE: offset 0x14 */
  203. u32 frame_list; /* points to periodic list */
  204. /* ASYNCLISTADDR: offset 0x18 */
  205. u32 async_next; /* address of next async queue head */
  206. u32 reserved [9];
  207. /* CONFIGFLAG: offset 0x40 */
  208. u32 configured_flag;
  209. #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
  210. /* PORTSC: offset 0x44 */
  211. u32 port_status [0]; /* up to N_PORTS */
  212. /* 31:23 reserved */
  213. #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
  214. #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
  215. #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
  216. /* 19:16 for port testing */
  217. #define PORT_LED_OFF (0<<14)
  218. #define PORT_LED_AMBER (1<<14)
  219. #define PORT_LED_GREEN (2<<14)
  220. #define PORT_LED_MASK (3<<14)
  221. #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
  222. #define PORT_POWER (1<<12) /* true: has power (see PPC) */
  223. #define PORT_USB11(x) (((x)&(3<<10))==(1<<10)) /* USB 1.1 device */
  224. /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
  225. /* 9 reserved */
  226. #define PORT_RESET (1<<8) /* reset port */
  227. #define PORT_SUSPEND (1<<7) /* suspend port */
  228. #define PORT_RESUME (1<<6) /* resume it */
  229. #define PORT_OCC (1<<5) /* over current change */
  230. #define PORT_OC (1<<4) /* over current active */
  231. #define PORT_PEC (1<<3) /* port enable change */
  232. #define PORT_PE (1<<2) /* port enable */
  233. #define PORT_CSC (1<<1) /* connect status change */
  234. #define PORT_CONNECT (1<<0) /* device connected */
  235. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
  236. } __attribute__ ((packed));
  237. /* Appendix C, Debug port ... intended for use with special "debug devices"
  238. * that can help if there's no serial console. (nonstandard enumeration.)
  239. */
  240. struct ehci_dbg_port {
  241. u32 control;
  242. #define DBGP_OWNER (1<<30)
  243. #define DBGP_ENABLED (1<<28)
  244. #define DBGP_DONE (1<<16)
  245. #define DBGP_INUSE (1<<10)
  246. #define DBGP_ERRCODE(x) (((x)>>7)&0x07)
  247. # define DBGP_ERR_BAD 1
  248. # define DBGP_ERR_SIGNAL 2
  249. #define DBGP_ERROR (1<<6)
  250. #define DBGP_GO (1<<5)
  251. #define DBGP_OUT (1<<4)
  252. #define DBGP_LEN(x) (((x)>>0)&0x0f)
  253. u32 pids;
  254. #define DBGP_PID_GET(x) (((x)>>16)&0xff)
  255. #define DBGP_PID_SET(data,tok) (((data)<<8)|(tok))
  256. u32 data03;
  257. u32 data47;
  258. u32 address;
  259. #define DBGP_EPADDR(dev,ep) (((dev)<<8)|(ep))
  260. } __attribute__ ((packed));
  261. /*-------------------------------------------------------------------------*/
  262. #define QTD_NEXT(dma) cpu_to_le32((u32)dma)
  263. /*
  264. * EHCI Specification 0.95 Section 3.5
  265. * QTD: describe data transfer components (buffer, direction, ...)
  266. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  267. *
  268. * These are associated only with "QH" (Queue Head) structures,
  269. * used with control, bulk, and interrupt transfers.
  270. */
  271. struct ehci_qtd {
  272. /* first part defined by EHCI spec */
  273. __le32 hw_next; /* see EHCI 3.5.1 */
  274. __le32 hw_alt_next; /* see EHCI 3.5.2 */
  275. __le32 hw_token; /* see EHCI 3.5.3 */
  276. #define QTD_TOGGLE (1 << 31) /* data toggle */
  277. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  278. #define QTD_IOC (1 << 15) /* interrupt on complete */
  279. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  280. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  281. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  282. #define QTD_STS_HALT (1 << 6) /* halted on error */
  283. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  284. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  285. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  286. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  287. #define QTD_STS_STS (1 << 1) /* split transaction state */
  288. #define QTD_STS_PING (1 << 0) /* issue PING? */
  289. __le32 hw_buf [5]; /* see EHCI 3.5.4 */
  290. __le32 hw_buf_hi [5]; /* Appendix B */
  291. /* the rest is HCD-private */
  292. dma_addr_t qtd_dma; /* qtd address */
  293. struct list_head qtd_list; /* sw qtd list */
  294. struct urb *urb; /* qtd's urb */
  295. size_t length; /* length of buffer */
  296. } __attribute__ ((aligned (32)));
  297. /* mask NakCnt+T in qh->hw_alt_next */
  298. #define QTD_MASK __constant_cpu_to_le32 (~0x1f)
  299. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  300. /*-------------------------------------------------------------------------*/
  301. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  302. #define Q_NEXT_TYPE(dma) ((dma) & __constant_cpu_to_le32 (3 << 1))
  303. /* values for that type tag */
  304. #define Q_TYPE_ITD __constant_cpu_to_le32 (0 << 1)
  305. #define Q_TYPE_QH __constant_cpu_to_le32 (1 << 1)
  306. #define Q_TYPE_SITD __constant_cpu_to_le32 (2 << 1)
  307. #define Q_TYPE_FSTN __constant_cpu_to_le32 (3 << 1)
  308. /* next async queue entry, or pointer to interrupt/periodic QH */
  309. #define QH_NEXT(dma) (cpu_to_le32(((u32)dma)&~0x01f)|Q_TYPE_QH)
  310. /* for periodic/async schedules and qtd lists, mark end of list */
  311. #define EHCI_LIST_END __constant_cpu_to_le32(1) /* "null pointer" to hw */
  312. /*
  313. * Entries in periodic shadow table are pointers to one of four kinds
  314. * of data structure. That's dictated by the hardware; a type tag is
  315. * encoded in the low bits of the hardware's periodic schedule. Use
  316. * Q_NEXT_TYPE to get the tag.
  317. *
  318. * For entries in the async schedule, the type tag always says "qh".
  319. */
  320. union ehci_shadow {
  321. struct ehci_qh *qh; /* Q_TYPE_QH */
  322. struct ehci_itd *itd; /* Q_TYPE_ITD */
  323. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  324. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  325. __le32 *hw_next; /* (all types) */
  326. void *ptr;
  327. };
  328. /*-------------------------------------------------------------------------*/
  329. /*
  330. * EHCI Specification 0.95 Section 3.6
  331. * QH: describes control/bulk/interrupt endpoints
  332. * See Fig 3-7 "Queue Head Structure Layout".
  333. *
  334. * These appear in both the async and (for interrupt) periodic schedules.
  335. */
  336. struct ehci_qh {
  337. /* first part defined by EHCI spec */
  338. __le32 hw_next; /* see EHCI 3.6.1 */
  339. __le32 hw_info1; /* see EHCI 3.6.2 */
  340. #define QH_HEAD 0x00008000
  341. __le32 hw_info2; /* see EHCI 3.6.2 */
  342. #define QH_SMASK 0x000000ff
  343. #define QH_CMASK 0x0000ff00
  344. #define QH_HUBADDR 0x007f0000
  345. #define QH_HUBPORT 0x3f800000
  346. #define QH_MULT 0xc0000000
  347. __le32 hw_current; /* qtd list - see EHCI 3.6.4 */
  348. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  349. __le32 hw_qtd_next;
  350. __le32 hw_alt_next;
  351. __le32 hw_token;
  352. __le32 hw_buf [5];
  353. __le32 hw_buf_hi [5];
  354. /* the rest is HCD-private */
  355. dma_addr_t qh_dma; /* address of qh */
  356. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  357. struct list_head qtd_list; /* sw qtd list */
  358. struct ehci_qtd *dummy;
  359. struct ehci_qh *reclaim; /* next to reclaim */
  360. struct ehci_hcd *ehci;
  361. struct kref kref;
  362. unsigned stamp;
  363. u8 qh_state;
  364. #define QH_STATE_LINKED 1 /* HC sees this */
  365. #define QH_STATE_UNLINK 2 /* HC may still see this */
  366. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  367. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  368. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  369. /* periodic schedule info */
  370. u8 usecs; /* intr bandwidth */
  371. u8 gap_uf; /* uframes split/csplit gap */
  372. u8 c_usecs; /* ... split completion bw */
  373. u16 tt_usecs; /* tt downstream bandwidth */
  374. unsigned short period; /* polling interval */
  375. unsigned short start; /* where polling starts */
  376. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  377. struct usb_device *dev; /* access to TT */
  378. } __attribute__ ((aligned (32)));
  379. /*-------------------------------------------------------------------------*/
  380. /* description of one iso transaction (up to 3 KB data if highspeed) */
  381. struct ehci_iso_packet {
  382. /* These will be copied to iTD when scheduling */
  383. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  384. __le32 transaction; /* itd->hw_transaction[i] |= */
  385. u8 cross; /* buf crosses pages */
  386. /* for full speed OUT splits */
  387. u32 buf1;
  388. };
  389. /* temporary schedule data for packets from iso urbs (both speeds)
  390. * each packet is one logical usb transaction to the device (not TT),
  391. * beginning at stream->next_uframe
  392. */
  393. struct ehci_iso_sched {
  394. struct list_head td_list;
  395. unsigned span;
  396. struct ehci_iso_packet packet [0];
  397. };
  398. /*
  399. * ehci_iso_stream - groups all (s)itds for this endpoint.
  400. * acts like a qh would, if EHCI had them for ISO.
  401. */
  402. struct ehci_iso_stream {
  403. /* first two fields match QH, but info1 == 0 */
  404. __le32 hw_next;
  405. __le32 hw_info1;
  406. u32 refcount;
  407. u8 bEndpointAddress;
  408. u8 highspeed;
  409. u16 depth; /* depth in uframes */
  410. struct list_head td_list; /* queued itds/sitds */
  411. struct list_head free_list; /* list of unused itds/sitds */
  412. struct usb_device *udev;
  413. struct usb_host_endpoint *ep;
  414. /* output of (re)scheduling */
  415. unsigned long start; /* jiffies */
  416. unsigned long rescheduled;
  417. int next_uframe;
  418. __le32 splits;
  419. /* the rest is derived from the endpoint descriptor,
  420. * trusting urb->interval == f(epdesc->bInterval) and
  421. * including the extra info for hw_bufp[0..2]
  422. */
  423. u8 interval;
  424. u8 usecs, c_usecs;
  425. u16 tt_usecs;
  426. u16 maxp;
  427. u16 raw_mask;
  428. unsigned bandwidth;
  429. /* This is used to initialize iTD's hw_bufp fields */
  430. __le32 buf0;
  431. __le32 buf1;
  432. __le32 buf2;
  433. /* this is used to initialize sITD's tt info */
  434. __le32 address;
  435. };
  436. /*-------------------------------------------------------------------------*/
  437. /*
  438. * EHCI Specification 0.95 Section 3.3
  439. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  440. *
  441. * Schedule records for high speed iso xfers
  442. */
  443. struct ehci_itd {
  444. /* first part defined by EHCI spec */
  445. __le32 hw_next; /* see EHCI 3.3.1 */
  446. __le32 hw_transaction [8]; /* see EHCI 3.3.2 */
  447. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  448. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  449. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  450. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  451. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  452. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  453. #define ITD_ACTIVE __constant_cpu_to_le32(EHCI_ISOC_ACTIVE)
  454. __le32 hw_bufp [7]; /* see EHCI 3.3.3 */
  455. __le32 hw_bufp_hi [7]; /* Appendix B */
  456. /* the rest is HCD-private */
  457. dma_addr_t itd_dma; /* for this itd */
  458. union ehci_shadow itd_next; /* ptr to periodic q entry */
  459. struct urb *urb;
  460. struct ehci_iso_stream *stream; /* endpoint's queue */
  461. struct list_head itd_list; /* list of stream's itds */
  462. /* any/all hw_transactions here may be used by that urb */
  463. unsigned frame; /* where scheduled */
  464. unsigned pg;
  465. unsigned index[8]; /* in urb->iso_frame_desc */
  466. u8 usecs[8];
  467. } __attribute__ ((aligned (32)));
  468. /*-------------------------------------------------------------------------*/
  469. /*
  470. * EHCI Specification 0.95 Section 3.4
  471. * siTD, aka split-transaction isochronous Transfer Descriptor
  472. * ... describe full speed iso xfers through TT in hubs
  473. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  474. */
  475. struct ehci_sitd {
  476. /* first part defined by EHCI spec */
  477. __le32 hw_next;
  478. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  479. __le32 hw_fullspeed_ep; /* EHCI table 3-9 */
  480. __le32 hw_uframe; /* EHCI table 3-10 */
  481. __le32 hw_results; /* EHCI table 3-11 */
  482. #define SITD_IOC (1 << 31) /* interrupt on completion */
  483. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  484. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  485. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  486. #define SITD_STS_ERR (1 << 6) /* error from TT */
  487. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  488. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  489. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  490. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  491. #define SITD_STS_STS (1 << 1) /* split transaction state */
  492. #define SITD_ACTIVE __constant_cpu_to_le32(SITD_STS_ACTIVE)
  493. __le32 hw_buf [2]; /* EHCI table 3-12 */
  494. __le32 hw_backpointer; /* EHCI table 3-13 */
  495. __le32 hw_buf_hi [2]; /* Appendix B */
  496. /* the rest is HCD-private */
  497. dma_addr_t sitd_dma;
  498. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  499. struct urb *urb;
  500. struct ehci_iso_stream *stream; /* endpoint's queue */
  501. struct list_head sitd_list; /* list of stream's sitds */
  502. unsigned frame;
  503. unsigned index;
  504. } __attribute__ ((aligned (32)));
  505. /*-------------------------------------------------------------------------*/
  506. /*
  507. * EHCI Specification 0.96 Section 3.7
  508. * Periodic Frame Span Traversal Node (FSTN)
  509. *
  510. * Manages split interrupt transactions (using TT) that span frame boundaries
  511. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  512. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  513. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  514. */
  515. struct ehci_fstn {
  516. __le32 hw_next; /* any periodic q entry */
  517. __le32 hw_prev; /* qh or EHCI_LIST_END */
  518. /* the rest is HCD-private */
  519. dma_addr_t fstn_dma;
  520. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  521. } __attribute__ ((aligned (32)));
  522. /*-------------------------------------------------------------------------*/
  523. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  524. /*
  525. * Some EHCI controllers have a Transaction Translator built into the
  526. * root hub. This is a non-standard feature. Each controller will need
  527. * to add code to the following inline functions, and call them as
  528. * needed (mostly in root hub code).
  529. */
  530. #define ehci_is_TDI(e) ((e)->is_tdi_rh_tt)
  531. /* Returns the speed of a device attached to a port on the root hub. */
  532. static inline unsigned int
  533. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  534. {
  535. if (ehci_is_TDI(ehci)) {
  536. switch ((portsc>>26)&3) {
  537. case 0:
  538. return 0;
  539. case 1:
  540. return (1<<USB_PORT_FEAT_LOWSPEED);
  541. case 2:
  542. default:
  543. return (1<<USB_PORT_FEAT_HIGHSPEED);
  544. }
  545. }
  546. return (1<<USB_PORT_FEAT_HIGHSPEED);
  547. }
  548. #else
  549. #define ehci_is_TDI(e) (0)
  550. #define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
  551. #endif
  552. /*-------------------------------------------------------------------------*/
  553. #ifdef CONFIG_PPC_83xx
  554. /* Some Freescale processors have an erratum in which the TT
  555. * port number in the queue head was 0..N-1 instead of 1..N.
  556. */
  557. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  558. #else
  559. #define ehci_has_fsl_portno_bug(e) (0)
  560. #endif
  561. /*-------------------------------------------------------------------------*/
  562. #ifndef DEBUG
  563. #define STUB_DEBUG_FILES
  564. #endif /* DEBUG */
  565. /*-------------------------------------------------------------------------*/
  566. #endif /* __LINUX_EHCI_HCD_H */