ehci-hcd.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/config.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/dmapool.h>
  22. #include <linux/kernel.h>
  23. #include <linux/delay.h>
  24. #include <linux/ioport.h>
  25. #include <linux/sched.h>
  26. #include <linux/slab.h>
  27. #include <linux/smp_lock.h>
  28. #include <linux/errno.h>
  29. #include <linux/init.h>
  30. #include <linux/timer.h>
  31. #include <linux/list.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/reboot.h>
  34. #include <linux/usb.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/dma-mapping.h>
  37. #include "../core/hcd.h"
  38. #include <asm/byteorder.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #include <asm/system.h>
  42. #include <asm/unaligned.h>
  43. /*-------------------------------------------------------------------------*/
  44. /*
  45. * EHCI hc_driver implementation ... experimental, incomplete.
  46. * Based on the final 1.0 register interface specification.
  47. *
  48. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  49. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  50. * Next comes "CardBay", using USB 2.0 signals.
  51. *
  52. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  53. * Special thanks to Intel and VIA for providing host controllers to
  54. * test this driver on, and Cypress (including In-System Design) for
  55. * providing early devices for those host controllers to talk to!
  56. *
  57. * HISTORY:
  58. *
  59. * 2004-05-10 Root hub and PCI suspend/resume support; remote wakeup. (db)
  60. * 2004-02-24 Replace pci_* with generic dma_* API calls (dsaxena@plexity.net)
  61. * 2003-12-29 Rewritten high speed iso transfer support (by Michal Sojka,
  62. * <sojkam@centrum.cz>, updates by DB).
  63. *
  64. * 2002-11-29 Correct handling for hw async_next register.
  65. * 2002-08-06 Handling for bulk and interrupt transfers is mostly shared;
  66. * only scheduling is different, no arbitrary limitations.
  67. * 2002-07-25 Sanity check PCI reads, mostly for better cardbus support,
  68. * clean up HC run state handshaking.
  69. * 2002-05-24 Preliminary FS/LS interrupts, using scheduling shortcuts
  70. * 2002-05-11 Clear TT errors for FS/LS ctrl/bulk. Fill in some other
  71. * missing pieces: enabling 64bit dma, handoff from BIOS/SMM.
  72. * 2002-05-07 Some error path cleanups to report better errors; wmb();
  73. * use non-CVS version id; better iso bandwidth claim.
  74. * 2002-04-19 Control/bulk/interrupt submit no longer uses giveback() on
  75. * errors in submit path. Bugfixes to interrupt scheduling/processing.
  76. * 2002-03-05 Initial high-speed ISO support; reduce ITD memory; shift
  77. * more checking to generic hcd framework (db). Make it work with
  78. * Philips EHCI; reduce PCI traffic; shorten IRQ path (Rory Bolt).
  79. * 2002-01-14 Minor cleanup; version synch.
  80. * 2002-01-08 Fix roothub handoff of FS/LS to companion controllers.
  81. * 2002-01-04 Control/Bulk queuing behaves.
  82. *
  83. * 2001-12-12 Initial patch version for Linux 2.5.1 kernel.
  84. * 2001-June Works with usb-storage and NEC EHCI on 2.4
  85. */
  86. #define DRIVER_VERSION "10 Dec 2004"
  87. #define DRIVER_AUTHOR "David Brownell"
  88. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  89. static const char hcd_name [] = "ehci_hcd";
  90. #undef EHCI_VERBOSE_DEBUG
  91. #undef EHCI_URB_TRACE
  92. #ifdef DEBUG
  93. #define EHCI_STATS
  94. #endif
  95. /* magic numbers that can affect system performance */
  96. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  97. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  98. #define EHCI_TUNE_RL_TT 0
  99. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  100. #define EHCI_TUNE_MULT_TT 1
  101. #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
  102. #define EHCI_IAA_JIFFIES (HZ/100) /* arbitrary; ~10 msec */
  103. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  104. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  105. #define EHCI_SHRINK_JIFFIES (HZ/200) /* async qh unlink delay */
  106. /* Initial IRQ latency: faster than hw default */
  107. static int log2_irq_thresh = 0; // 0 to 6
  108. module_param (log2_irq_thresh, int, S_IRUGO);
  109. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  110. /* initial park setting: slower than hw default */
  111. static unsigned park = 0;
  112. module_param (park, uint, S_IRUGO);
  113. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  114. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  115. /*-------------------------------------------------------------------------*/
  116. #include "ehci.h"
  117. #include "ehci-dbg.c"
  118. /*-------------------------------------------------------------------------*/
  119. /*
  120. * handshake - spin reading hc until handshake completes or fails
  121. * @ptr: address of hc register to be read
  122. * @mask: bits to look at in result of read
  123. * @done: value of those bits when handshake succeeds
  124. * @usec: timeout in microseconds
  125. *
  126. * Returns negative errno, or zero on success
  127. *
  128. * Success happens when the "mask" bits have the specified value (hardware
  129. * handshake done). There are two failure modes: "usec" have passed (major
  130. * hardware flakeout), or the register reads as all-ones (hardware removed).
  131. *
  132. * That last failure should_only happen in cases like physical cardbus eject
  133. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  134. * bridge shutdown: shutting down the bridge before the devices using it.
  135. */
  136. static int handshake (void __iomem *ptr, u32 mask, u32 done, int usec)
  137. {
  138. u32 result;
  139. do {
  140. result = readl (ptr);
  141. if (result == ~(u32)0) /* card removed */
  142. return -ENODEV;
  143. result &= mask;
  144. if (result == done)
  145. return 0;
  146. udelay (1);
  147. usec--;
  148. } while (usec > 0);
  149. return -ETIMEDOUT;
  150. }
  151. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  152. static int ehci_halt (struct ehci_hcd *ehci)
  153. {
  154. u32 temp = readl (&ehci->regs->status);
  155. /* disable any irqs left enabled by previous code */
  156. writel (0, &ehci->regs->intr_enable);
  157. if ((temp & STS_HALT) != 0)
  158. return 0;
  159. temp = readl (&ehci->regs->command);
  160. temp &= ~CMD_RUN;
  161. writel (temp, &ehci->regs->command);
  162. return handshake (&ehci->regs->status, STS_HALT, STS_HALT, 16 * 125);
  163. }
  164. /* put TDI/ARC silicon into EHCI mode */
  165. static void tdi_reset (struct ehci_hcd *ehci)
  166. {
  167. u32 __iomem *reg_ptr;
  168. u32 tmp;
  169. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + 0x68);
  170. tmp = readl (reg_ptr);
  171. tmp |= 0x3;
  172. writel (tmp, reg_ptr);
  173. }
  174. /* reset a non-running (STS_HALT == 1) controller */
  175. static int ehci_reset (struct ehci_hcd *ehci)
  176. {
  177. int retval;
  178. u32 command = readl (&ehci->regs->command);
  179. command |= CMD_RESET;
  180. dbg_cmd (ehci, "reset", command);
  181. writel (command, &ehci->regs->command);
  182. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  183. ehci->next_statechange = jiffies;
  184. retval = handshake (&ehci->regs->command, CMD_RESET, 0, 250 * 1000);
  185. if (retval)
  186. return retval;
  187. if (ehci_is_TDI(ehci))
  188. tdi_reset (ehci);
  189. return retval;
  190. }
  191. /* idle the controller (from running) */
  192. static void ehci_quiesce (struct ehci_hcd *ehci)
  193. {
  194. u32 temp;
  195. #ifdef DEBUG
  196. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  197. BUG ();
  198. #endif
  199. /* wait for any schedule enables/disables to take effect */
  200. temp = readl (&ehci->regs->command) << 10;
  201. temp &= STS_ASS | STS_PSS;
  202. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  203. temp, 16 * 125) != 0) {
  204. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  205. return;
  206. }
  207. /* then disable anything that's still active */
  208. temp = readl (&ehci->regs->command);
  209. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  210. writel (temp, &ehci->regs->command);
  211. /* hardware can take 16 microframes to turn off ... */
  212. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  213. 0, 16 * 125) != 0) {
  214. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  215. return;
  216. }
  217. }
  218. /*-------------------------------------------------------------------------*/
  219. static void ehci_work(struct ehci_hcd *ehci, struct pt_regs *regs);
  220. #include "ehci-hub.c"
  221. #include "ehci-mem.c"
  222. #include "ehci-q.c"
  223. #include "ehci-sched.c"
  224. /*-------------------------------------------------------------------------*/
  225. static void ehci_watchdog (unsigned long param)
  226. {
  227. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  228. unsigned long flags;
  229. spin_lock_irqsave (&ehci->lock, flags);
  230. /* lost IAA irqs wedge things badly; seen with a vt8235 */
  231. if (ehci->reclaim) {
  232. u32 status = readl (&ehci->regs->status);
  233. if (status & STS_IAA) {
  234. ehci_vdbg (ehci, "lost IAA\n");
  235. COUNT (ehci->stats.lost_iaa);
  236. writel (STS_IAA, &ehci->regs->status);
  237. ehci->reclaim_ready = 1;
  238. }
  239. }
  240. /* stop async processing after it's idled a bit */
  241. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  242. start_unlink_async (ehci, ehci->async);
  243. /* ehci could run by timer, without IRQs ... */
  244. ehci_work (ehci, NULL);
  245. spin_unlock_irqrestore (&ehci->lock, flags);
  246. }
  247. /* Reboot notifiers kick in for silicon on any bus (not just pci, etc).
  248. * This forcibly disables dma and IRQs, helping kexec and other cases
  249. * where the next system software may expect clean state.
  250. */
  251. static int
  252. ehci_reboot (struct notifier_block *self, unsigned long code, void *null)
  253. {
  254. struct ehci_hcd *ehci;
  255. ehci = container_of (self, struct ehci_hcd, reboot_notifier);
  256. (void) ehci_halt (ehci);
  257. /* make BIOS/etc use companion controller during reboot */
  258. writel (0, &ehci->regs->configured_flag);
  259. return 0;
  260. }
  261. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  262. {
  263. unsigned port;
  264. if (!HCS_PPC (ehci->hcs_params))
  265. return;
  266. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  267. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  268. (void) ehci_hub_control(ehci_to_hcd(ehci),
  269. is_on ? SetPortFeature : ClearPortFeature,
  270. USB_PORT_FEAT_POWER,
  271. port--, NULL, 0);
  272. msleep(20);
  273. }
  274. /*-------------------------------------------------------------------------*/
  275. /*
  276. * ehci_work is called from some interrupts, timers, and so on.
  277. * it calls driver completion functions, after dropping ehci->lock.
  278. */
  279. static void ehci_work (struct ehci_hcd *ehci, struct pt_regs *regs)
  280. {
  281. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  282. if (ehci->reclaim_ready)
  283. end_unlink_async (ehci, regs);
  284. /* another CPU may drop ehci->lock during a schedule scan while
  285. * it reports urb completions. this flag guards against bogus
  286. * attempts at re-entrant schedule scanning.
  287. */
  288. if (ehci->scanning)
  289. return;
  290. ehci->scanning = 1;
  291. scan_async (ehci, regs);
  292. if (ehci->next_uframe != -1)
  293. scan_periodic (ehci, regs);
  294. ehci->scanning = 0;
  295. /* the IO watchdog guards against hardware or driver bugs that
  296. * misplace IRQs, and should let us run completely without IRQs.
  297. * such lossage has been observed on both VT6202 and VT8235.
  298. */
  299. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  300. (ehci->async->qh_next.ptr != NULL ||
  301. ehci->periodic_sched != 0))
  302. timer_action (ehci, TIMER_IO_WATCHDOG);
  303. }
  304. static void ehci_stop (struct usb_hcd *hcd)
  305. {
  306. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  307. ehci_dbg (ehci, "stop\n");
  308. /* Turn off port power on all root hub ports. */
  309. ehci_port_power (ehci, 0);
  310. /* no more interrupts ... */
  311. del_timer_sync (&ehci->watchdog);
  312. spin_lock_irq(&ehci->lock);
  313. if (HC_IS_RUNNING (hcd->state))
  314. ehci_quiesce (ehci);
  315. ehci_reset (ehci);
  316. writel (0, &ehci->regs->intr_enable);
  317. spin_unlock_irq(&ehci->lock);
  318. /* let companion controllers work when we aren't */
  319. writel (0, &ehci->regs->configured_flag);
  320. unregister_reboot_notifier (&ehci->reboot_notifier);
  321. remove_debug_files (ehci);
  322. /* root hub is shut down separately (first, when possible) */
  323. spin_lock_irq (&ehci->lock);
  324. if (ehci->async)
  325. ehci_work (ehci, NULL);
  326. spin_unlock_irq (&ehci->lock);
  327. ehci_mem_cleanup (ehci);
  328. #ifdef EHCI_STATS
  329. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  330. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  331. ehci->stats.lost_iaa);
  332. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  333. ehci->stats.complete, ehci->stats.unlink);
  334. #endif
  335. dbg_status (ehci, "ehci_stop completed", readl (&ehci->regs->status));
  336. }
  337. /* one-time init, only for memory state */
  338. static int ehci_init(struct usb_hcd *hcd)
  339. {
  340. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  341. u32 temp;
  342. int retval;
  343. u32 hcc_params;
  344. spin_lock_init(&ehci->lock);
  345. init_timer(&ehci->watchdog);
  346. ehci->watchdog.function = ehci_watchdog;
  347. ehci->watchdog.data = (unsigned long) ehci;
  348. /*
  349. * hw default: 1K periodic list heads, one per frame.
  350. * periodic_size can shrink by USBCMD update if hcc_params allows.
  351. */
  352. ehci->periodic_size = DEFAULT_I_TDPS;
  353. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  354. return retval;
  355. /* controllers may cache some of the periodic schedule ... */
  356. hcc_params = readl(&ehci->caps->hcc_params);
  357. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  358. ehci->i_thresh = 8;
  359. else // N microframes cached
  360. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  361. ehci->reclaim = NULL;
  362. ehci->reclaim_ready = 0;
  363. ehci->next_uframe = -1;
  364. /*
  365. * dedicate a qh for the async ring head, since we couldn't unlink
  366. * a 'real' qh without stopping the async schedule [4.8]. use it
  367. * as the 'reclamation list head' too.
  368. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  369. * from automatically advancing to the next td after short reads.
  370. */
  371. ehci->async->qh_next.qh = NULL;
  372. ehci->async->hw_next = QH_NEXT(ehci->async->qh_dma);
  373. ehci->async->hw_info1 = cpu_to_le32(QH_HEAD);
  374. ehci->async->hw_token = cpu_to_le32(QTD_STS_HALT);
  375. ehci->async->hw_qtd_next = EHCI_LIST_END;
  376. ehci->async->qh_state = QH_STATE_LINKED;
  377. ehci->async->hw_alt_next = QTD_NEXT(ehci->async->dummy->qtd_dma);
  378. /* clear interrupt enables, set irq latency */
  379. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  380. log2_irq_thresh = 0;
  381. temp = 1 << (16 + log2_irq_thresh);
  382. if (HCC_CANPARK(hcc_params)) {
  383. /* HW default park == 3, on hardware that supports it (like
  384. * NVidia and ALI silicon), maximizes throughput on the async
  385. * schedule by avoiding QH fetches between transfers.
  386. *
  387. * With fast usb storage devices and NForce2, "park" seems to
  388. * make problems: throughput reduction (!), data errors...
  389. */
  390. if (park) {
  391. park = min(park, (unsigned) 3);
  392. temp |= CMD_PARK;
  393. temp |= park << 8;
  394. }
  395. ehci_dbg(ehci, "park %d\n", park);
  396. }
  397. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  398. /* periodic schedule size can be smaller than default */
  399. temp &= ~(3 << 2);
  400. temp |= (EHCI_TUNE_FLS << 2);
  401. switch (EHCI_TUNE_FLS) {
  402. case 0: ehci->periodic_size = 1024; break;
  403. case 1: ehci->periodic_size = 512; break;
  404. case 2: ehci->periodic_size = 256; break;
  405. default: BUG();
  406. }
  407. }
  408. ehci->command = temp;
  409. ehci->reboot_notifier.notifier_call = ehci_reboot;
  410. register_reboot_notifier(&ehci->reboot_notifier);
  411. return 0;
  412. }
  413. /* start HC running; it's halted, ehci_init() has been run (once) */
  414. static int ehci_run (struct usb_hcd *hcd)
  415. {
  416. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  417. int retval;
  418. u32 temp;
  419. u32 hcc_params;
  420. /* EHCI spec section 4.1 */
  421. if ((retval = ehci_reset(ehci)) != 0) {
  422. unregister_reboot_notifier(&ehci->reboot_notifier);
  423. ehci_mem_cleanup(ehci);
  424. return retval;
  425. }
  426. writel(ehci->periodic_dma, &ehci->regs->frame_list);
  427. writel((u32)ehci->async->qh_dma, &ehci->regs->async_next);
  428. /*
  429. * hcc_params controls whether ehci->regs->segment must (!!!)
  430. * be used; it constrains QH/ITD/SITD and QTD locations.
  431. * pci_pool consistent memory always uses segment zero.
  432. * streaming mappings for I/O buffers, like pci_map_single(),
  433. * can return segments above 4GB, if the device allows.
  434. *
  435. * NOTE: the dma mask is visible through dma_supported(), so
  436. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  437. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  438. * host side drivers though.
  439. */
  440. hcc_params = readl(&ehci->caps->hcc_params);
  441. if (HCC_64BIT_ADDR(hcc_params)) {
  442. writel(0, &ehci->regs->segment);
  443. #if 0
  444. // this is deeply broken on almost all architectures
  445. if (!dma_set_mask(hcd->self.controller, DMA_64BIT_MASK))
  446. ehci_info(ehci, "enabled 64bit DMA\n");
  447. #endif
  448. }
  449. // Philips, Intel, and maybe others need CMD_RUN before the
  450. // root hub will detect new devices (why?); NEC doesn't
  451. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  452. ehci->command |= CMD_RUN;
  453. writel (ehci->command, &ehci->regs->command);
  454. dbg_cmd (ehci, "init", ehci->command);
  455. /*
  456. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  457. * are explicitly handed to companion controller(s), so no TT is
  458. * involved with the root hub. (Except where one is integrated,
  459. * and there's no companion controller unless maybe for USB OTG.)
  460. */
  461. hcd->state = HC_STATE_RUNNING;
  462. writel (FLAG_CF, &ehci->regs->configured_flag);
  463. readl (&ehci->regs->command); /* unblock posted writes */
  464. temp = HC_VERSION(readl (&ehci->caps->hc_capbase));
  465. ehci_info (ehci,
  466. "USB %x.%x started, EHCI %x.%02x, driver %s\n",
  467. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  468. temp >> 8, temp & 0xff, DRIVER_VERSION);
  469. writel (INTR_MASK, &ehci->regs->intr_enable); /* Turn On Interrupts */
  470. /* GRR this is run-once init(), being done every time the HC starts.
  471. * So long as they're part of class devices, we can't do it init()
  472. * since the class device isn't created that early.
  473. */
  474. create_debug_files(ehci);
  475. return 0;
  476. }
  477. /*-------------------------------------------------------------------------*/
  478. static irqreturn_t ehci_irq (struct usb_hcd *hcd, struct pt_regs *regs)
  479. {
  480. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  481. u32 status;
  482. int bh;
  483. spin_lock (&ehci->lock);
  484. status = readl (&ehci->regs->status);
  485. /* e.g. cardbus physical eject */
  486. if (status == ~(u32) 0) {
  487. ehci_dbg (ehci, "device removed\n");
  488. goto dead;
  489. }
  490. status &= INTR_MASK;
  491. if (!status) { /* irq sharing? */
  492. spin_unlock(&ehci->lock);
  493. return IRQ_NONE;
  494. }
  495. /* clear (just) interrupts */
  496. writel (status, &ehci->regs->status);
  497. readl (&ehci->regs->command); /* unblock posted write */
  498. bh = 0;
  499. #ifdef EHCI_VERBOSE_DEBUG
  500. /* unrequested/ignored: Frame List Rollover */
  501. dbg_status (ehci, "irq", status);
  502. #endif
  503. /* INT, ERR, and IAA interrupt rates can be throttled */
  504. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  505. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  506. if (likely ((status & STS_ERR) == 0))
  507. COUNT (ehci->stats.normal);
  508. else
  509. COUNT (ehci->stats.error);
  510. bh = 1;
  511. }
  512. /* complete the unlinking of some qh [4.15.2.3] */
  513. if (status & STS_IAA) {
  514. COUNT (ehci->stats.reclaim);
  515. ehci->reclaim_ready = 1;
  516. bh = 1;
  517. }
  518. /* remote wakeup [4.3.1] */
  519. if (status & STS_PCD) {
  520. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  521. /* resume root hub? */
  522. status = readl (&ehci->regs->command);
  523. if (!(status & CMD_RUN))
  524. writel (status | CMD_RUN, &ehci->regs->command);
  525. while (i--) {
  526. status = readl (&ehci->regs->port_status [i]);
  527. if (status & PORT_OWNER)
  528. continue;
  529. if (!(status & PORT_RESUME)
  530. || ehci->reset_done [i] != 0)
  531. continue;
  532. /* start 20 msec resume signaling from this port,
  533. * and make khubd collect PORT_STAT_C_SUSPEND to
  534. * stop that signaling.
  535. */
  536. ehci->reset_done [i] = jiffies + msecs_to_jiffies (20);
  537. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  538. usb_hcd_resume_root_hub(hcd);
  539. }
  540. }
  541. /* PCI errors [4.15.2.4] */
  542. if (unlikely ((status & STS_FATAL) != 0)) {
  543. /* bogus "fatal" IRQs appear on some chips... why? */
  544. status = readl (&ehci->regs->status);
  545. dbg_cmd (ehci, "fatal", readl (&ehci->regs->command));
  546. dbg_status (ehci, "fatal", status);
  547. if (status & STS_HALT) {
  548. ehci_err (ehci, "fatal error\n");
  549. dead:
  550. ehci_reset (ehci);
  551. writel (0, &ehci->regs->configured_flag);
  552. /* generic layer kills/unlinks all urbs, then
  553. * uses ehci_stop to clean up the rest
  554. */
  555. bh = 1;
  556. }
  557. }
  558. if (bh)
  559. ehci_work (ehci, regs);
  560. spin_unlock (&ehci->lock);
  561. return IRQ_HANDLED;
  562. }
  563. /*-------------------------------------------------------------------------*/
  564. /*
  565. * non-error returns are a promise to giveback() the urb later
  566. * we drop ownership so next owner (or urb unlink) can get it
  567. *
  568. * urb + dev is in hcd.self.controller.urb_list
  569. * we're queueing TDs onto software and hardware lists
  570. *
  571. * hcd-specific init for hcpriv hasn't been done yet
  572. *
  573. * NOTE: control, bulk, and interrupt share the same code to append TDs
  574. * to a (possibly active) QH, and the same QH scanning code.
  575. */
  576. static int ehci_urb_enqueue (
  577. struct usb_hcd *hcd,
  578. struct usb_host_endpoint *ep,
  579. struct urb *urb,
  580. gfp_t mem_flags
  581. ) {
  582. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  583. struct list_head qtd_list;
  584. INIT_LIST_HEAD (&qtd_list);
  585. switch (usb_pipetype (urb->pipe)) {
  586. // case PIPE_CONTROL:
  587. // case PIPE_BULK:
  588. default:
  589. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  590. return -ENOMEM;
  591. return submit_async (ehci, ep, urb, &qtd_list, mem_flags);
  592. case PIPE_INTERRUPT:
  593. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  594. return -ENOMEM;
  595. return intr_submit (ehci, ep, urb, &qtd_list, mem_flags);
  596. case PIPE_ISOCHRONOUS:
  597. if (urb->dev->speed == USB_SPEED_HIGH)
  598. return itd_submit (ehci, urb, mem_flags);
  599. else
  600. return sitd_submit (ehci, urb, mem_flags);
  601. }
  602. }
  603. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  604. {
  605. /* if we need to use IAA and it's busy, defer */
  606. if (qh->qh_state == QH_STATE_LINKED
  607. && ehci->reclaim
  608. && HC_IS_RUNNING (ehci_to_hcd(ehci)->state)) {
  609. struct ehci_qh *last;
  610. for (last = ehci->reclaim;
  611. last->reclaim;
  612. last = last->reclaim)
  613. continue;
  614. qh->qh_state = QH_STATE_UNLINK_WAIT;
  615. last->reclaim = qh;
  616. /* bypass IAA if the hc can't care */
  617. } else if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state) && ehci->reclaim)
  618. end_unlink_async (ehci, NULL);
  619. /* something else might have unlinked the qh by now */
  620. if (qh->qh_state == QH_STATE_LINKED)
  621. start_unlink_async (ehci, qh);
  622. }
  623. /* remove from hardware lists
  624. * completions normally happen asynchronously
  625. */
  626. static int ehci_urb_dequeue (struct usb_hcd *hcd, struct urb *urb)
  627. {
  628. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  629. struct ehci_qh *qh;
  630. unsigned long flags;
  631. spin_lock_irqsave (&ehci->lock, flags);
  632. switch (usb_pipetype (urb->pipe)) {
  633. // case PIPE_CONTROL:
  634. // case PIPE_BULK:
  635. default:
  636. qh = (struct ehci_qh *) urb->hcpriv;
  637. if (!qh)
  638. break;
  639. unlink_async (ehci, qh);
  640. break;
  641. case PIPE_INTERRUPT:
  642. qh = (struct ehci_qh *) urb->hcpriv;
  643. if (!qh)
  644. break;
  645. switch (qh->qh_state) {
  646. case QH_STATE_LINKED:
  647. intr_deschedule (ehci, qh);
  648. /* FALL THROUGH */
  649. case QH_STATE_IDLE:
  650. qh_completions (ehci, qh, NULL);
  651. break;
  652. default:
  653. ehci_dbg (ehci, "bogus qh %p state %d\n",
  654. qh, qh->qh_state);
  655. goto done;
  656. }
  657. /* reschedule QH iff another request is queued */
  658. if (!list_empty (&qh->qtd_list)
  659. && HC_IS_RUNNING (hcd->state)) {
  660. int status;
  661. status = qh_schedule (ehci, qh);
  662. spin_unlock_irqrestore (&ehci->lock, flags);
  663. if (status != 0) {
  664. // shouldn't happen often, but ...
  665. // FIXME kill those tds' urbs
  666. err ("can't reschedule qh %p, err %d",
  667. qh, status);
  668. }
  669. return status;
  670. }
  671. break;
  672. case PIPE_ISOCHRONOUS:
  673. // itd or sitd ...
  674. // wait till next completion, do it then.
  675. // completion irqs can wait up to 1024 msec,
  676. break;
  677. }
  678. done:
  679. spin_unlock_irqrestore (&ehci->lock, flags);
  680. return 0;
  681. }
  682. /*-------------------------------------------------------------------------*/
  683. // bulk qh holds the data toggle
  684. static void
  685. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  686. {
  687. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  688. unsigned long flags;
  689. struct ehci_qh *qh, *tmp;
  690. /* ASSERT: any requests/urbs are being unlinked */
  691. /* ASSERT: nobody can be submitting urbs for this any more */
  692. rescan:
  693. spin_lock_irqsave (&ehci->lock, flags);
  694. qh = ep->hcpriv;
  695. if (!qh)
  696. goto done;
  697. /* endpoints can be iso streams. for now, we don't
  698. * accelerate iso completions ... so spin a while.
  699. */
  700. if (qh->hw_info1 == 0) {
  701. ehci_vdbg (ehci, "iso delay\n");
  702. goto idle_timeout;
  703. }
  704. if (!HC_IS_RUNNING (hcd->state))
  705. qh->qh_state = QH_STATE_IDLE;
  706. switch (qh->qh_state) {
  707. case QH_STATE_LINKED:
  708. for (tmp = ehci->async->qh_next.qh;
  709. tmp && tmp != qh;
  710. tmp = tmp->qh_next.qh)
  711. continue;
  712. /* periodic qh self-unlinks on empty */
  713. if (!tmp)
  714. goto nogood;
  715. unlink_async (ehci, qh);
  716. /* FALL THROUGH */
  717. case QH_STATE_UNLINK: /* wait for hw to finish? */
  718. idle_timeout:
  719. spin_unlock_irqrestore (&ehci->lock, flags);
  720. schedule_timeout_uninterruptible(1);
  721. goto rescan;
  722. case QH_STATE_IDLE: /* fully unlinked */
  723. if (list_empty (&qh->qtd_list)) {
  724. qh_put (qh);
  725. break;
  726. }
  727. /* else FALL THROUGH */
  728. default:
  729. nogood:
  730. /* caller was supposed to have unlinked any requests;
  731. * that's not our job. just leak this memory.
  732. */
  733. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  734. qh, ep->desc.bEndpointAddress, qh->qh_state,
  735. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  736. break;
  737. }
  738. ep->hcpriv = NULL;
  739. done:
  740. spin_unlock_irqrestore (&ehci->lock, flags);
  741. return;
  742. }
  743. static int ehci_get_frame (struct usb_hcd *hcd)
  744. {
  745. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  746. return (readl (&ehci->regs->frame_index) >> 3) % ehci->periodic_size;
  747. }
  748. /*-------------------------------------------------------------------------*/
  749. #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
  750. MODULE_DESCRIPTION (DRIVER_INFO);
  751. MODULE_AUTHOR (DRIVER_AUTHOR);
  752. MODULE_LICENSE ("GPL");
  753. #ifdef CONFIG_PCI
  754. #include "ehci-pci.c"
  755. #define EHCI_BUS_GLUED
  756. #endif
  757. #ifdef CONFIG_PPC_83xx
  758. #include "ehci-fsl.c"
  759. #define EHCI_BUS_GLUED
  760. #endif
  761. #ifdef CONFIG_SOC_AU1X00
  762. #include "ehci-au1xxx.c"
  763. #define EHCI_BUS_GLUED
  764. #endif
  765. #ifndef EHCI_BUS_GLUED
  766. #error "missing bus glue for ehci-hcd"
  767. #endif