pmac_zilog.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027
  1. /*
  2. * linux/drivers/serial/pmac_zilog.c
  3. *
  4. * Driver for PowerMac Z85c30 based ESCC cell found in the
  5. * "macio" ASICs of various PowerMac models
  6. *
  7. * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
  8. *
  9. * Derived from drivers/macintosh/macserial.c by Paul Mackerras
  10. * and drivers/serial/sunzilog.c by David S. Miller
  11. *
  12. * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
  13. * adapted special tweaks needed for us. I don't think it's worth
  14. * merging back those though. The DMA code still has to get in
  15. * and once done, I expect that driver to remain fairly stable in
  16. * the long term, unless we change the driver model again...
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * 2004-08-06 Harald Welte <laforge@gnumonks.org>
  33. * - Enable BREAK interrupt
  34. * - Add support for sysreq
  35. *
  36. * TODO: - Add DMA support
  37. * - Defer port shutdown to a few seconds after close
  38. * - maybe put something right into uap->clk_divisor
  39. */
  40. #undef DEBUG
  41. #undef DEBUG_HARD
  42. #undef USE_CTRL_O_SYSRQ
  43. #include <linux/config.h>
  44. #include <linux/module.h>
  45. #include <linux/tty.h>
  46. #include <linux/tty_flip.h>
  47. #include <linux/major.h>
  48. #include <linux/string.h>
  49. #include <linux/fcntl.h>
  50. #include <linux/mm.h>
  51. #include <linux/kernel.h>
  52. #include <linux/delay.h>
  53. #include <linux/init.h>
  54. #include <linux/console.h>
  55. #include <linux/slab.h>
  56. #include <linux/adb.h>
  57. #include <linux/pmu.h>
  58. #include <linux/bitops.h>
  59. #include <linux/sysrq.h>
  60. #include <linux/mutex.h>
  61. #include <asm/sections.h>
  62. #include <asm/io.h>
  63. #include <asm/irq.h>
  64. #include <asm/prom.h>
  65. #include <asm/machdep.h>
  66. #include <asm/pmac_feature.h>
  67. #include <asm/dbdma.h>
  68. #include <asm/macio.h>
  69. #if defined (CONFIG_SERIAL_PMACZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  70. #define SUPPORT_SYSRQ
  71. #endif
  72. #include <linux/serial.h>
  73. #include <linux/serial_core.h>
  74. #include "pmac_zilog.h"
  75. /* Not yet implemented */
  76. #undef HAS_DBDMA
  77. static char version[] __initdata = "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
  78. MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
  79. MODULE_DESCRIPTION("Driver for the PowerMac serial ports.");
  80. MODULE_LICENSE("GPL");
  81. #define PWRDBG(fmt, arg...) printk(KERN_DEBUG fmt , ## arg)
  82. /*
  83. * For the sake of early serial console, we can do a pre-probe
  84. * (optional) of the ports at rather early boot time.
  85. */
  86. static struct uart_pmac_port pmz_ports[MAX_ZS_PORTS];
  87. static int pmz_ports_count;
  88. static DEFINE_MUTEX(pmz_irq_mutex);
  89. static struct uart_driver pmz_uart_reg = {
  90. .owner = THIS_MODULE,
  91. .driver_name = "ttyS",
  92. .devfs_name = "tts/",
  93. .dev_name = "ttyS",
  94. .major = TTY_MAJOR,
  95. };
  96. /*
  97. * Load all registers to reprogram the port
  98. * This function must only be called when the TX is not busy. The UART
  99. * port lock must be held and local interrupts disabled.
  100. */
  101. static void pmz_load_zsregs(struct uart_pmac_port *uap, u8 *regs)
  102. {
  103. int i;
  104. if (ZS_IS_ASLEEP(uap))
  105. return;
  106. /* Let pending transmits finish. */
  107. for (i = 0; i < 1000; i++) {
  108. unsigned char stat = read_zsreg(uap, R1);
  109. if (stat & ALL_SNT)
  110. break;
  111. udelay(100);
  112. }
  113. ZS_CLEARERR(uap);
  114. zssync(uap);
  115. ZS_CLEARFIFO(uap);
  116. zssync(uap);
  117. ZS_CLEARERR(uap);
  118. /* Disable all interrupts. */
  119. write_zsreg(uap, R1,
  120. regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
  121. /* Set parity, sync config, stop bits, and clock divisor. */
  122. write_zsreg(uap, R4, regs[R4]);
  123. /* Set misc. TX/RX control bits. */
  124. write_zsreg(uap, R10, regs[R10]);
  125. /* Set TX/RX controls sans the enable bits. */
  126. write_zsreg(uap, R3, regs[R3] & ~RxENABLE);
  127. write_zsreg(uap, R5, regs[R5] & ~TxENABLE);
  128. /* now set R7 "prime" on ESCC */
  129. write_zsreg(uap, R15, regs[R15] | EN85C30);
  130. write_zsreg(uap, R7, regs[R7P]);
  131. /* make sure we use R7 "non-prime" on ESCC */
  132. write_zsreg(uap, R15, regs[R15] & ~EN85C30);
  133. /* Synchronous mode config. */
  134. write_zsreg(uap, R6, regs[R6]);
  135. write_zsreg(uap, R7, regs[R7]);
  136. /* Disable baud generator. */
  137. write_zsreg(uap, R14, regs[R14] & ~BRENAB);
  138. /* Clock mode control. */
  139. write_zsreg(uap, R11, regs[R11]);
  140. /* Lower and upper byte of baud rate generator divisor. */
  141. write_zsreg(uap, R12, regs[R12]);
  142. write_zsreg(uap, R13, regs[R13]);
  143. /* Now rewrite R14, with BRENAB (if set). */
  144. write_zsreg(uap, R14, regs[R14]);
  145. /* Reset external status interrupts. */
  146. write_zsreg(uap, R0, RES_EXT_INT);
  147. write_zsreg(uap, R0, RES_EXT_INT);
  148. /* Rewrite R3/R5, this time without enables masked. */
  149. write_zsreg(uap, R3, regs[R3]);
  150. write_zsreg(uap, R5, regs[R5]);
  151. /* Rewrite R1, this time without IRQ enabled masked. */
  152. write_zsreg(uap, R1, regs[R1]);
  153. /* Enable interrupts */
  154. write_zsreg(uap, R9, regs[R9]);
  155. }
  156. /*
  157. * We do like sunzilog to avoid disrupting pending Tx
  158. * Reprogram the Zilog channel HW registers with the copies found in the
  159. * software state struct. If the transmitter is busy, we defer this update
  160. * until the next TX complete interrupt. Else, we do it right now.
  161. *
  162. * The UART port lock must be held and local interrupts disabled.
  163. */
  164. static void pmz_maybe_update_regs(struct uart_pmac_port *uap)
  165. {
  166. if (!ZS_REGS_HELD(uap)) {
  167. if (ZS_TX_ACTIVE(uap)) {
  168. uap->flags |= PMACZILOG_FLAG_REGS_HELD;
  169. } else {
  170. pmz_debug("pmz: maybe_update_regs: updating\n");
  171. pmz_load_zsregs(uap, uap->curregs);
  172. }
  173. }
  174. }
  175. static struct tty_struct *pmz_receive_chars(struct uart_pmac_port *uap,
  176. struct pt_regs *regs)
  177. {
  178. struct tty_struct *tty = NULL;
  179. unsigned char ch, r1, drop, error, flag;
  180. int loops = 0;
  181. /* The interrupt can be enabled when the port isn't open, typically
  182. * that happens when using one port is open and the other closed (stale
  183. * interrupt) or when one port is used as a console.
  184. */
  185. if (!ZS_IS_OPEN(uap)) {
  186. pmz_debug("pmz: draining input\n");
  187. /* Port is closed, drain input data */
  188. for (;;) {
  189. if ((++loops) > 1000)
  190. goto flood;
  191. (void)read_zsreg(uap, R1);
  192. write_zsreg(uap, R0, ERR_RES);
  193. (void)read_zsdata(uap);
  194. ch = read_zsreg(uap, R0);
  195. if (!(ch & Rx_CH_AV))
  196. break;
  197. }
  198. return NULL;
  199. }
  200. /* Sanity check, make sure the old bug is no longer happening */
  201. if (uap->port.info == NULL || uap->port.info->tty == NULL) {
  202. WARN_ON(1);
  203. (void)read_zsdata(uap);
  204. return NULL;
  205. }
  206. tty = uap->port.info->tty;
  207. while (1) {
  208. error = 0;
  209. drop = 0;
  210. r1 = read_zsreg(uap, R1);
  211. ch = read_zsdata(uap);
  212. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
  213. write_zsreg(uap, R0, ERR_RES);
  214. zssync(uap);
  215. }
  216. ch &= uap->parity_mask;
  217. if (ch == 0 && uap->flags & PMACZILOG_FLAG_BREAK) {
  218. uap->flags &= ~PMACZILOG_FLAG_BREAK;
  219. }
  220. #if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
  221. #ifdef USE_CTRL_O_SYSRQ
  222. /* Handle the SysRq ^O Hack */
  223. if (ch == '\x0f') {
  224. uap->port.sysrq = jiffies + HZ*5;
  225. goto next_char;
  226. }
  227. #endif /* USE_CTRL_O_SYSRQ */
  228. if (uap->port.sysrq) {
  229. int swallow;
  230. spin_unlock(&uap->port.lock);
  231. swallow = uart_handle_sysrq_char(&uap->port, ch, regs);
  232. spin_lock(&uap->port.lock);
  233. if (swallow)
  234. goto next_char;
  235. }
  236. #endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
  237. /* A real serial line, record the character and status. */
  238. if (drop)
  239. goto next_char;
  240. flag = TTY_NORMAL;
  241. uap->port.icount.rx++;
  242. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR | BRK_ABRT)) {
  243. error = 1;
  244. if (r1 & BRK_ABRT) {
  245. pmz_debug("pmz: got break !\n");
  246. r1 &= ~(PAR_ERR | CRC_ERR);
  247. uap->port.icount.brk++;
  248. if (uart_handle_break(&uap->port))
  249. goto next_char;
  250. }
  251. else if (r1 & PAR_ERR)
  252. uap->port.icount.parity++;
  253. else if (r1 & CRC_ERR)
  254. uap->port.icount.frame++;
  255. if (r1 & Rx_OVR)
  256. uap->port.icount.overrun++;
  257. r1 &= uap->port.read_status_mask;
  258. if (r1 & BRK_ABRT)
  259. flag = TTY_BREAK;
  260. else if (r1 & PAR_ERR)
  261. flag = TTY_PARITY;
  262. else if (r1 & CRC_ERR)
  263. flag = TTY_FRAME;
  264. }
  265. if (uap->port.ignore_status_mask == 0xff ||
  266. (r1 & uap->port.ignore_status_mask) == 0) {
  267. tty_insert_flip_char(tty, ch, flag);
  268. }
  269. if (r1 & Rx_OVR)
  270. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  271. next_char:
  272. /* We can get stuck in an infinite loop getting char 0 when the
  273. * line is in a wrong HW state, we break that here.
  274. * When that happens, I disable the receive side of the driver.
  275. * Note that what I've been experiencing is a real irq loop where
  276. * I'm getting flooded regardless of the actual port speed.
  277. * Something stange is going on with the HW
  278. */
  279. if ((++loops) > 1000)
  280. goto flood;
  281. ch = read_zsreg(uap, R0);
  282. if (!(ch & Rx_CH_AV))
  283. break;
  284. }
  285. return tty;
  286. flood:
  287. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  288. write_zsreg(uap, R1, uap->curregs[R1]);
  289. zssync(uap);
  290. dev_err(&uap->dev->ofdev.dev, "pmz: rx irq flood !\n");
  291. return tty;
  292. }
  293. static void pmz_status_handle(struct uart_pmac_port *uap, struct pt_regs *regs)
  294. {
  295. unsigned char status;
  296. status = read_zsreg(uap, R0);
  297. write_zsreg(uap, R0, RES_EXT_INT);
  298. zssync(uap);
  299. if (ZS_IS_OPEN(uap) && ZS_WANTS_MODEM_STATUS(uap)) {
  300. if (status & SYNC_HUNT)
  301. uap->port.icount.dsr++;
  302. /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
  303. * But it does not tell us which bit has changed, we have to keep
  304. * track of this ourselves.
  305. * The CTS input is inverted for some reason. -- paulus
  306. */
  307. if ((status ^ uap->prev_status) & DCD)
  308. uart_handle_dcd_change(&uap->port,
  309. (status & DCD));
  310. if ((status ^ uap->prev_status) & CTS)
  311. uart_handle_cts_change(&uap->port,
  312. !(status & CTS));
  313. wake_up_interruptible(&uap->port.info->delta_msr_wait);
  314. }
  315. if (status & BRK_ABRT)
  316. uap->flags |= PMACZILOG_FLAG_BREAK;
  317. uap->prev_status = status;
  318. }
  319. static void pmz_transmit_chars(struct uart_pmac_port *uap)
  320. {
  321. struct circ_buf *xmit;
  322. if (ZS_IS_ASLEEP(uap))
  323. return;
  324. if (ZS_IS_CONS(uap)) {
  325. unsigned char status = read_zsreg(uap, R0);
  326. /* TX still busy? Just wait for the next TX done interrupt.
  327. *
  328. * It can occur because of how we do serial console writes. It would
  329. * be nice to transmit console writes just like we normally would for
  330. * a TTY line. (ie. buffered and TX interrupt driven). That is not
  331. * easy because console writes cannot sleep. One solution might be
  332. * to poll on enough port->xmit space becomming free. -DaveM
  333. */
  334. if (!(status & Tx_BUF_EMP))
  335. return;
  336. }
  337. uap->flags &= ~PMACZILOG_FLAG_TX_ACTIVE;
  338. if (ZS_REGS_HELD(uap)) {
  339. pmz_load_zsregs(uap, uap->curregs);
  340. uap->flags &= ~PMACZILOG_FLAG_REGS_HELD;
  341. }
  342. if (ZS_TX_STOPPED(uap)) {
  343. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  344. goto ack_tx_int;
  345. }
  346. if (uap->port.x_char) {
  347. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  348. write_zsdata(uap, uap->port.x_char);
  349. zssync(uap);
  350. uap->port.icount.tx++;
  351. uap->port.x_char = 0;
  352. return;
  353. }
  354. if (uap->port.info == NULL)
  355. goto ack_tx_int;
  356. xmit = &uap->port.info->xmit;
  357. if (uart_circ_empty(xmit)) {
  358. uart_write_wakeup(&uap->port);
  359. goto ack_tx_int;
  360. }
  361. if (uart_tx_stopped(&uap->port))
  362. goto ack_tx_int;
  363. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  364. write_zsdata(uap, xmit->buf[xmit->tail]);
  365. zssync(uap);
  366. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  367. uap->port.icount.tx++;
  368. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  369. uart_write_wakeup(&uap->port);
  370. return;
  371. ack_tx_int:
  372. write_zsreg(uap, R0, RES_Tx_P);
  373. zssync(uap);
  374. }
  375. /* Hrm... we register that twice, fixme later.... */
  376. static irqreturn_t pmz_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  377. {
  378. struct uart_pmac_port *uap = dev_id;
  379. struct uart_pmac_port *uap_a;
  380. struct uart_pmac_port *uap_b;
  381. int rc = IRQ_NONE;
  382. struct tty_struct *tty;
  383. u8 r3;
  384. uap_a = pmz_get_port_A(uap);
  385. uap_b = uap_a->mate;
  386. spin_lock(&uap_a->port.lock);
  387. r3 = read_zsreg(uap_a, R3);
  388. #ifdef DEBUG_HARD
  389. pmz_debug("irq, r3: %x\n", r3);
  390. #endif
  391. /* Channel A */
  392. tty = NULL;
  393. if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
  394. write_zsreg(uap_a, R0, RES_H_IUS);
  395. zssync(uap_a);
  396. if (r3 & CHAEXT)
  397. pmz_status_handle(uap_a, regs);
  398. if (r3 & CHARxIP)
  399. tty = pmz_receive_chars(uap_a, regs);
  400. if (r3 & CHATxIP)
  401. pmz_transmit_chars(uap_a);
  402. rc = IRQ_HANDLED;
  403. }
  404. spin_unlock(&uap_a->port.lock);
  405. if (tty != NULL)
  406. tty_flip_buffer_push(tty);
  407. if (uap_b->node == NULL)
  408. goto out;
  409. spin_lock(&uap_b->port.lock);
  410. tty = NULL;
  411. if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
  412. write_zsreg(uap_b, R0, RES_H_IUS);
  413. zssync(uap_b);
  414. if (r3 & CHBEXT)
  415. pmz_status_handle(uap_b, regs);
  416. if (r3 & CHBRxIP)
  417. tty = pmz_receive_chars(uap_b, regs);
  418. if (r3 & CHBTxIP)
  419. pmz_transmit_chars(uap_b);
  420. rc = IRQ_HANDLED;
  421. }
  422. spin_unlock(&uap_b->port.lock);
  423. if (tty != NULL)
  424. tty_flip_buffer_push(tty);
  425. out:
  426. #ifdef DEBUG_HARD
  427. pmz_debug("irq done.\n");
  428. #endif
  429. return rc;
  430. }
  431. /*
  432. * Peek the status register, lock not held by caller
  433. */
  434. static inline u8 pmz_peek_status(struct uart_pmac_port *uap)
  435. {
  436. unsigned long flags;
  437. u8 status;
  438. spin_lock_irqsave(&uap->port.lock, flags);
  439. status = read_zsreg(uap, R0);
  440. spin_unlock_irqrestore(&uap->port.lock, flags);
  441. return status;
  442. }
  443. /*
  444. * Check if transmitter is empty
  445. * The port lock is not held.
  446. */
  447. static unsigned int pmz_tx_empty(struct uart_port *port)
  448. {
  449. struct uart_pmac_port *uap = to_pmz(port);
  450. unsigned char status;
  451. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  452. return TIOCSER_TEMT;
  453. status = pmz_peek_status(to_pmz(port));
  454. if (status & Tx_BUF_EMP)
  455. return TIOCSER_TEMT;
  456. return 0;
  457. }
  458. /*
  459. * Set Modem Control (RTS & DTR) bits
  460. * The port lock is held and interrupts are disabled.
  461. * Note: Shall we really filter out RTS on external ports or
  462. * should that be dealt at higher level only ?
  463. */
  464. static void pmz_set_mctrl(struct uart_port *port, unsigned int mctrl)
  465. {
  466. struct uart_pmac_port *uap = to_pmz(port);
  467. unsigned char set_bits, clear_bits;
  468. /* Do nothing for irda for now... */
  469. if (ZS_IS_IRDA(uap))
  470. return;
  471. /* We get called during boot with a port not up yet */
  472. if (ZS_IS_ASLEEP(uap) ||
  473. !(ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)))
  474. return;
  475. set_bits = clear_bits = 0;
  476. if (ZS_IS_INTMODEM(uap)) {
  477. if (mctrl & TIOCM_RTS)
  478. set_bits |= RTS;
  479. else
  480. clear_bits |= RTS;
  481. }
  482. if (mctrl & TIOCM_DTR)
  483. set_bits |= DTR;
  484. else
  485. clear_bits |= DTR;
  486. /* NOTE: Not subject to 'transmitter active' rule. */
  487. uap->curregs[R5] |= set_bits;
  488. uap->curregs[R5] &= ~clear_bits;
  489. if (ZS_IS_ASLEEP(uap))
  490. return;
  491. write_zsreg(uap, R5, uap->curregs[R5]);
  492. pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
  493. set_bits, clear_bits, uap->curregs[R5]);
  494. zssync(uap);
  495. }
  496. /*
  497. * Get Modem Control bits (only the input ones, the core will
  498. * or that with a cached value of the control ones)
  499. * The port lock is held and interrupts are disabled.
  500. */
  501. static unsigned int pmz_get_mctrl(struct uart_port *port)
  502. {
  503. struct uart_pmac_port *uap = to_pmz(port);
  504. unsigned char status;
  505. unsigned int ret;
  506. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  507. return 0;
  508. status = read_zsreg(uap, R0);
  509. ret = 0;
  510. if (status & DCD)
  511. ret |= TIOCM_CAR;
  512. if (status & SYNC_HUNT)
  513. ret |= TIOCM_DSR;
  514. if (!(status & CTS))
  515. ret |= TIOCM_CTS;
  516. return ret;
  517. }
  518. /*
  519. * Stop TX side. Dealt like sunzilog at next Tx interrupt,
  520. * though for DMA, we will have to do a bit more.
  521. * The port lock is held and interrupts are disabled.
  522. */
  523. static void pmz_stop_tx(struct uart_port *port)
  524. {
  525. to_pmz(port)->flags |= PMACZILOG_FLAG_TX_STOPPED;
  526. }
  527. /*
  528. * Kick the Tx side.
  529. * The port lock is held and interrupts are disabled.
  530. */
  531. static void pmz_start_tx(struct uart_port *port)
  532. {
  533. struct uart_pmac_port *uap = to_pmz(port);
  534. unsigned char status;
  535. pmz_debug("pmz: start_tx()\n");
  536. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  537. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  538. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  539. return;
  540. status = read_zsreg(uap, R0);
  541. /* TX busy? Just wait for the TX done interrupt. */
  542. if (!(status & Tx_BUF_EMP))
  543. return;
  544. /* Send the first character to jump-start the TX done
  545. * IRQ sending engine.
  546. */
  547. if (port->x_char) {
  548. write_zsdata(uap, port->x_char);
  549. zssync(uap);
  550. port->icount.tx++;
  551. port->x_char = 0;
  552. } else {
  553. struct circ_buf *xmit = &port->info->xmit;
  554. write_zsdata(uap, xmit->buf[xmit->tail]);
  555. zssync(uap);
  556. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  557. port->icount.tx++;
  558. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  559. uart_write_wakeup(&uap->port);
  560. }
  561. pmz_debug("pmz: start_tx() done.\n");
  562. }
  563. /*
  564. * Stop Rx side, basically disable emitting of
  565. * Rx interrupts on the port. We don't disable the rx
  566. * side of the chip proper though
  567. * The port lock is held.
  568. */
  569. static void pmz_stop_rx(struct uart_port *port)
  570. {
  571. struct uart_pmac_port *uap = to_pmz(port);
  572. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  573. return;
  574. pmz_debug("pmz: stop_rx()()\n");
  575. /* Disable all RX interrupts. */
  576. uap->curregs[R1] &= ~RxINT_MASK;
  577. pmz_maybe_update_regs(uap);
  578. pmz_debug("pmz: stop_rx() done.\n");
  579. }
  580. /*
  581. * Enable modem status change interrupts
  582. * The port lock is held.
  583. */
  584. static void pmz_enable_ms(struct uart_port *port)
  585. {
  586. struct uart_pmac_port *uap = to_pmz(port);
  587. unsigned char new_reg;
  588. if (ZS_IS_IRDA(uap) || uap->node == NULL)
  589. return;
  590. new_reg = uap->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
  591. if (new_reg != uap->curregs[R15]) {
  592. uap->curregs[R15] = new_reg;
  593. if (ZS_IS_ASLEEP(uap))
  594. return;
  595. /* NOTE: Not subject to 'transmitter active' rule. */
  596. write_zsreg(uap, R15, uap->curregs[R15]);
  597. }
  598. }
  599. /*
  600. * Control break state emission
  601. * The port lock is not held.
  602. */
  603. static void pmz_break_ctl(struct uart_port *port, int break_state)
  604. {
  605. struct uart_pmac_port *uap = to_pmz(port);
  606. unsigned char set_bits, clear_bits, new_reg;
  607. unsigned long flags;
  608. if (uap->node == NULL)
  609. return;
  610. set_bits = clear_bits = 0;
  611. if (break_state)
  612. set_bits |= SND_BRK;
  613. else
  614. clear_bits |= SND_BRK;
  615. spin_lock_irqsave(&port->lock, flags);
  616. new_reg = (uap->curregs[R5] | set_bits) & ~clear_bits;
  617. if (new_reg != uap->curregs[R5]) {
  618. uap->curregs[R5] = new_reg;
  619. /* NOTE: Not subject to 'transmitter active' rule. */
  620. if (ZS_IS_ASLEEP(uap))
  621. return;
  622. write_zsreg(uap, R5, uap->curregs[R5]);
  623. }
  624. spin_unlock_irqrestore(&port->lock, flags);
  625. }
  626. /*
  627. * Turn power on or off to the SCC and associated stuff
  628. * (port drivers, modem, IR port, etc.)
  629. * Returns the number of milliseconds we should wait before
  630. * trying to use the port.
  631. */
  632. static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
  633. {
  634. int delay = 0;
  635. int rc;
  636. if (state) {
  637. rc = pmac_call_feature(
  638. PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 1);
  639. pmz_debug("port power on result: %d\n", rc);
  640. if (ZS_IS_INTMODEM(uap)) {
  641. rc = pmac_call_feature(
  642. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 1);
  643. delay = 2500; /* wait for 2.5s before using */
  644. pmz_debug("modem power result: %d\n", rc);
  645. }
  646. } else {
  647. /* TODO: Make that depend on a timer, don't power down
  648. * immediately
  649. */
  650. if (ZS_IS_INTMODEM(uap)) {
  651. rc = pmac_call_feature(
  652. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 0);
  653. pmz_debug("port power off result: %d\n", rc);
  654. }
  655. pmac_call_feature(PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 0);
  656. }
  657. return delay;
  658. }
  659. /*
  660. * FixZeroBug....Works around a bug in the SCC receving channel.
  661. * Inspired from Darwin code, 15 Sept. 2000 -DanM
  662. *
  663. * The following sequence prevents a problem that is seen with O'Hare ASICs
  664. * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
  665. * at the input to the receiver becomes 'stuck' and locks up the receiver.
  666. * This problem can occur as a result of a zero bit at the receiver input
  667. * coincident with any of the following events:
  668. *
  669. * The SCC is initialized (hardware or software).
  670. * A framing error is detected.
  671. * The clocking option changes from synchronous or X1 asynchronous
  672. * clocking to X16, X32, or X64 asynchronous clocking.
  673. * The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
  674. *
  675. * This workaround attempts to recover from the lockup condition by placing
  676. * the SCC in synchronous loopback mode with a fast clock before programming
  677. * any of the asynchronous modes.
  678. */
  679. static void pmz_fix_zero_bug_scc(struct uart_pmac_port *uap)
  680. {
  681. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  682. zssync(uap);
  683. udelay(10);
  684. write_zsreg(uap, 9, (ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB) | NV);
  685. zssync(uap);
  686. write_zsreg(uap, 4, X1CLK | MONSYNC);
  687. write_zsreg(uap, 3, Rx8);
  688. write_zsreg(uap, 5, Tx8 | RTS);
  689. write_zsreg(uap, 9, NV); /* Didn't we already do this? */
  690. write_zsreg(uap, 11, RCBR | TCBR);
  691. write_zsreg(uap, 12, 0);
  692. write_zsreg(uap, 13, 0);
  693. write_zsreg(uap, 14, (LOOPBAK | BRSRC));
  694. write_zsreg(uap, 14, (LOOPBAK | BRSRC | BRENAB));
  695. write_zsreg(uap, 3, Rx8 | RxENABLE);
  696. write_zsreg(uap, 0, RES_EXT_INT);
  697. write_zsreg(uap, 0, RES_EXT_INT);
  698. write_zsreg(uap, 0, RES_EXT_INT); /* to kill some time */
  699. /* The channel should be OK now, but it is probably receiving
  700. * loopback garbage.
  701. * Switch to asynchronous mode, disable the receiver,
  702. * and discard everything in the receive buffer.
  703. */
  704. write_zsreg(uap, 9, NV);
  705. write_zsreg(uap, 4, X16CLK | SB_MASK);
  706. write_zsreg(uap, 3, Rx8);
  707. while (read_zsreg(uap, 0) & Rx_CH_AV) {
  708. (void)read_zsreg(uap, 8);
  709. write_zsreg(uap, 0, RES_EXT_INT);
  710. write_zsreg(uap, 0, ERR_RES);
  711. }
  712. }
  713. /*
  714. * Real startup routine, powers up the hardware and sets up
  715. * the SCC. Returns a delay in ms where you need to wait before
  716. * actually using the port, this is typically the internal modem
  717. * powerup delay. This routine expect the lock to be taken.
  718. */
  719. static int __pmz_startup(struct uart_pmac_port *uap)
  720. {
  721. int pwr_delay = 0;
  722. memset(&uap->curregs, 0, sizeof(uap->curregs));
  723. /* Power up the SCC & underlying hardware (modem/irda) */
  724. pwr_delay = pmz_set_scc_power(uap, 1);
  725. /* Nice buggy HW ... */
  726. pmz_fix_zero_bug_scc(uap);
  727. /* Reset the channel */
  728. uap->curregs[R9] = 0;
  729. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  730. zssync(uap);
  731. udelay(10);
  732. write_zsreg(uap, 9, 0);
  733. zssync(uap);
  734. /* Clear the interrupt registers */
  735. write_zsreg(uap, R1, 0);
  736. write_zsreg(uap, R0, ERR_RES);
  737. write_zsreg(uap, R0, ERR_RES);
  738. write_zsreg(uap, R0, RES_H_IUS);
  739. write_zsreg(uap, R0, RES_H_IUS);
  740. /* Setup some valid baud rate */
  741. uap->curregs[R4] = X16CLK | SB1;
  742. uap->curregs[R3] = Rx8;
  743. uap->curregs[R5] = Tx8 | RTS;
  744. if (!ZS_IS_IRDA(uap))
  745. uap->curregs[R5] |= DTR;
  746. uap->curregs[R12] = 0;
  747. uap->curregs[R13] = 0;
  748. uap->curregs[R14] = BRENAB;
  749. /* Clear handshaking, enable BREAK interrupts */
  750. uap->curregs[R15] = BRKIE;
  751. /* Master interrupt enable */
  752. uap->curregs[R9] |= NV | MIE;
  753. pmz_load_zsregs(uap, uap->curregs);
  754. /* Enable receiver and transmitter. */
  755. write_zsreg(uap, R3, uap->curregs[R3] |= RxENABLE);
  756. write_zsreg(uap, R5, uap->curregs[R5] |= TxENABLE);
  757. /* Remember status for DCD/CTS changes */
  758. uap->prev_status = read_zsreg(uap, R0);
  759. return pwr_delay;
  760. }
  761. static void pmz_irda_reset(struct uart_pmac_port *uap)
  762. {
  763. uap->curregs[R5] |= DTR;
  764. write_zsreg(uap, R5, uap->curregs[R5]);
  765. zssync(uap);
  766. mdelay(110);
  767. uap->curregs[R5] &= ~DTR;
  768. write_zsreg(uap, R5, uap->curregs[R5]);
  769. zssync(uap);
  770. mdelay(10);
  771. }
  772. /*
  773. * This is the "normal" startup routine, using the above one
  774. * wrapped with the lock and doing a schedule delay
  775. */
  776. static int pmz_startup(struct uart_port *port)
  777. {
  778. struct uart_pmac_port *uap = to_pmz(port);
  779. unsigned long flags;
  780. int pwr_delay = 0;
  781. pmz_debug("pmz: startup()\n");
  782. if (ZS_IS_ASLEEP(uap))
  783. return -EAGAIN;
  784. if (uap->node == NULL)
  785. return -ENODEV;
  786. mutex_lock(&pmz_irq_mutex);
  787. uap->flags |= PMACZILOG_FLAG_IS_OPEN;
  788. /* A console is never powered down. Else, power up and
  789. * initialize the chip
  790. */
  791. if (!ZS_IS_CONS(uap)) {
  792. spin_lock_irqsave(&port->lock, flags);
  793. pwr_delay = __pmz_startup(uap);
  794. spin_unlock_irqrestore(&port->lock, flags);
  795. }
  796. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  797. if (request_irq(uap->port.irq, pmz_interrupt, SA_SHIRQ, "PowerMac Zilog", uap)) {
  798. dev_err(&uap->dev->ofdev.dev,
  799. "Unable to register zs interrupt handler.\n");
  800. pmz_set_scc_power(uap, 0);
  801. mutex_unlock(&pmz_irq_mutex);
  802. return -ENXIO;
  803. }
  804. mutex_unlock(&pmz_irq_mutex);
  805. /* Right now, we deal with delay by blocking here, I'll be
  806. * smarter later on
  807. */
  808. if (pwr_delay != 0) {
  809. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  810. msleep(pwr_delay);
  811. }
  812. /* IrDA reset is done now */
  813. if (ZS_IS_IRDA(uap))
  814. pmz_irda_reset(uap);
  815. /* Enable interrupts emission from the chip */
  816. spin_lock_irqsave(&port->lock, flags);
  817. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  818. if (!ZS_IS_EXTCLK(uap))
  819. uap->curregs[R1] |= EXT_INT_ENAB;
  820. write_zsreg(uap, R1, uap->curregs[R1]);
  821. spin_unlock_irqrestore(&port->lock, flags);
  822. pmz_debug("pmz: startup() done.\n");
  823. return 0;
  824. }
  825. static void pmz_shutdown(struct uart_port *port)
  826. {
  827. struct uart_pmac_port *uap = to_pmz(port);
  828. unsigned long flags;
  829. pmz_debug("pmz: shutdown()\n");
  830. if (uap->node == NULL)
  831. return;
  832. mutex_lock(&pmz_irq_mutex);
  833. /* Release interrupt handler */
  834. free_irq(uap->port.irq, uap);
  835. spin_lock_irqsave(&port->lock, flags);
  836. uap->flags &= ~PMACZILOG_FLAG_IS_OPEN;
  837. if (!ZS_IS_OPEN(uap->mate))
  838. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  839. /* Disable interrupts */
  840. if (!ZS_IS_ASLEEP(uap)) {
  841. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  842. write_zsreg(uap, R1, uap->curregs[R1]);
  843. zssync(uap);
  844. }
  845. if (ZS_IS_CONS(uap) || ZS_IS_ASLEEP(uap)) {
  846. spin_unlock_irqrestore(&port->lock, flags);
  847. mutex_unlock(&pmz_irq_mutex);
  848. return;
  849. }
  850. /* Disable receiver and transmitter. */
  851. uap->curregs[R3] &= ~RxENABLE;
  852. uap->curregs[R5] &= ~TxENABLE;
  853. /* Disable all interrupts and BRK assertion. */
  854. uap->curregs[R5] &= ~SND_BRK;
  855. pmz_maybe_update_regs(uap);
  856. /* Shut the chip down */
  857. pmz_set_scc_power(uap, 0);
  858. spin_unlock_irqrestore(&port->lock, flags);
  859. mutex_unlock(&pmz_irq_mutex);
  860. pmz_debug("pmz: shutdown() done.\n");
  861. }
  862. /* Shared by TTY driver and serial console setup. The port lock is held
  863. * and local interrupts are disabled.
  864. */
  865. static void pmz_convert_to_zs(struct uart_pmac_port *uap, unsigned int cflag,
  866. unsigned int iflag, unsigned long baud)
  867. {
  868. int brg;
  869. /* Switch to external clocking for IrDA high clock rates. That
  870. * code could be re-used for Midi interfaces with different
  871. * multipliers
  872. */
  873. if (baud >= 115200 && ZS_IS_IRDA(uap)) {
  874. uap->curregs[R4] = X1CLK;
  875. uap->curregs[R11] = RCTRxCP | TCTRxCP;
  876. uap->curregs[R14] = 0; /* BRG off */
  877. uap->curregs[R12] = 0;
  878. uap->curregs[R13] = 0;
  879. uap->flags |= PMACZILOG_FLAG_IS_EXTCLK;
  880. } else {
  881. switch (baud) {
  882. case ZS_CLOCK/16: /* 230400 */
  883. uap->curregs[R4] = X16CLK;
  884. uap->curregs[R11] = 0;
  885. uap->curregs[R14] = 0;
  886. break;
  887. case ZS_CLOCK/32: /* 115200 */
  888. uap->curregs[R4] = X32CLK;
  889. uap->curregs[R11] = 0;
  890. uap->curregs[R14] = 0;
  891. break;
  892. default:
  893. uap->curregs[R4] = X16CLK;
  894. uap->curregs[R11] = TCBR | RCBR;
  895. brg = BPS_TO_BRG(baud, ZS_CLOCK / 16);
  896. uap->curregs[R12] = (brg & 255);
  897. uap->curregs[R13] = ((brg >> 8) & 255);
  898. uap->curregs[R14] = BRENAB;
  899. }
  900. uap->flags &= ~PMACZILOG_FLAG_IS_EXTCLK;
  901. }
  902. /* Character size, stop bits, and parity. */
  903. uap->curregs[3] &= ~RxN_MASK;
  904. uap->curregs[5] &= ~TxN_MASK;
  905. switch (cflag & CSIZE) {
  906. case CS5:
  907. uap->curregs[3] |= Rx5;
  908. uap->curregs[5] |= Tx5;
  909. uap->parity_mask = 0x1f;
  910. break;
  911. case CS6:
  912. uap->curregs[3] |= Rx6;
  913. uap->curregs[5] |= Tx6;
  914. uap->parity_mask = 0x3f;
  915. break;
  916. case CS7:
  917. uap->curregs[3] |= Rx7;
  918. uap->curregs[5] |= Tx7;
  919. uap->parity_mask = 0x7f;
  920. break;
  921. case CS8:
  922. default:
  923. uap->curregs[3] |= Rx8;
  924. uap->curregs[5] |= Tx8;
  925. uap->parity_mask = 0xff;
  926. break;
  927. };
  928. uap->curregs[4] &= ~(SB_MASK);
  929. if (cflag & CSTOPB)
  930. uap->curregs[4] |= SB2;
  931. else
  932. uap->curregs[4] |= SB1;
  933. if (cflag & PARENB)
  934. uap->curregs[4] |= PAR_ENAB;
  935. else
  936. uap->curregs[4] &= ~PAR_ENAB;
  937. if (!(cflag & PARODD))
  938. uap->curregs[4] |= PAR_EVEN;
  939. else
  940. uap->curregs[4] &= ~PAR_EVEN;
  941. uap->port.read_status_mask = Rx_OVR;
  942. if (iflag & INPCK)
  943. uap->port.read_status_mask |= CRC_ERR | PAR_ERR;
  944. if (iflag & (BRKINT | PARMRK))
  945. uap->port.read_status_mask |= BRK_ABRT;
  946. uap->port.ignore_status_mask = 0;
  947. if (iflag & IGNPAR)
  948. uap->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
  949. if (iflag & IGNBRK) {
  950. uap->port.ignore_status_mask |= BRK_ABRT;
  951. if (iflag & IGNPAR)
  952. uap->port.ignore_status_mask |= Rx_OVR;
  953. }
  954. if ((cflag & CREAD) == 0)
  955. uap->port.ignore_status_mask = 0xff;
  956. }
  957. /*
  958. * Set the irda codec on the imac to the specified baud rate.
  959. */
  960. static void pmz_irda_setup(struct uart_pmac_port *uap, unsigned long *baud)
  961. {
  962. u8 cmdbyte;
  963. int t, version;
  964. switch (*baud) {
  965. /* SIR modes */
  966. case 2400:
  967. cmdbyte = 0x53;
  968. break;
  969. case 4800:
  970. cmdbyte = 0x52;
  971. break;
  972. case 9600:
  973. cmdbyte = 0x51;
  974. break;
  975. case 19200:
  976. cmdbyte = 0x50;
  977. break;
  978. case 38400:
  979. cmdbyte = 0x4f;
  980. break;
  981. case 57600:
  982. cmdbyte = 0x4e;
  983. break;
  984. case 115200:
  985. cmdbyte = 0x4d;
  986. break;
  987. /* The FIR modes aren't really supported at this point, how
  988. * do we select the speed ? via the FCR on KeyLargo ?
  989. */
  990. case 1152000:
  991. cmdbyte = 0;
  992. break;
  993. case 4000000:
  994. cmdbyte = 0;
  995. break;
  996. default: /* 9600 */
  997. cmdbyte = 0x51;
  998. *baud = 9600;
  999. break;
  1000. }
  1001. /* Wait for transmitter to drain */
  1002. t = 10000;
  1003. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0
  1004. || (read_zsreg(uap, R1) & ALL_SNT) == 0) {
  1005. if (--t <= 0) {
  1006. dev_err(&uap->dev->ofdev.dev, "transmitter didn't drain\n");
  1007. return;
  1008. }
  1009. udelay(10);
  1010. }
  1011. /* Drain the receiver too */
  1012. t = 100;
  1013. (void)read_zsdata(uap);
  1014. (void)read_zsdata(uap);
  1015. (void)read_zsdata(uap);
  1016. mdelay(10);
  1017. while (read_zsreg(uap, R0) & Rx_CH_AV) {
  1018. read_zsdata(uap);
  1019. mdelay(10);
  1020. if (--t <= 0) {
  1021. dev_err(&uap->dev->ofdev.dev, "receiver didn't drain\n");
  1022. return;
  1023. }
  1024. }
  1025. /* Switch to command mode */
  1026. uap->curregs[R5] |= DTR;
  1027. write_zsreg(uap, R5, uap->curregs[R5]);
  1028. zssync(uap);
  1029. mdelay(1);
  1030. /* Switch SCC to 19200 */
  1031. pmz_convert_to_zs(uap, CS8, 0, 19200);
  1032. pmz_load_zsregs(uap, uap->curregs);
  1033. mdelay(1);
  1034. /* Write get_version command byte */
  1035. write_zsdata(uap, 1);
  1036. t = 5000;
  1037. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1038. if (--t <= 0) {
  1039. dev_err(&uap->dev->ofdev.dev,
  1040. "irda_setup timed out on get_version byte\n");
  1041. goto out;
  1042. }
  1043. udelay(10);
  1044. }
  1045. version = read_zsdata(uap);
  1046. if (version < 4) {
  1047. dev_info(&uap->dev->ofdev.dev, "IrDA: dongle version %d not supported\n",
  1048. version);
  1049. goto out;
  1050. }
  1051. /* Send speed mode */
  1052. write_zsdata(uap, cmdbyte);
  1053. t = 5000;
  1054. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1055. if (--t <= 0) {
  1056. dev_err(&uap->dev->ofdev.dev,
  1057. "irda_setup timed out on speed mode byte\n");
  1058. goto out;
  1059. }
  1060. udelay(10);
  1061. }
  1062. t = read_zsdata(uap);
  1063. if (t != cmdbyte)
  1064. dev_err(&uap->dev->ofdev.dev,
  1065. "irda_setup speed mode byte = %x (%x)\n", t, cmdbyte);
  1066. dev_info(&uap->dev->ofdev.dev, "IrDA setup for %ld bps, dongle version: %d\n",
  1067. *baud, version);
  1068. (void)read_zsdata(uap);
  1069. (void)read_zsdata(uap);
  1070. (void)read_zsdata(uap);
  1071. out:
  1072. /* Switch back to data mode */
  1073. uap->curregs[R5] &= ~DTR;
  1074. write_zsreg(uap, R5, uap->curregs[R5]);
  1075. zssync(uap);
  1076. (void)read_zsdata(uap);
  1077. (void)read_zsdata(uap);
  1078. (void)read_zsdata(uap);
  1079. }
  1080. static void __pmz_set_termios(struct uart_port *port, struct termios *termios,
  1081. struct termios *old)
  1082. {
  1083. struct uart_pmac_port *uap = to_pmz(port);
  1084. unsigned long baud;
  1085. pmz_debug("pmz: set_termios()\n");
  1086. if (ZS_IS_ASLEEP(uap))
  1087. return;
  1088. memcpy(&uap->termios_cache, termios, sizeof(struct termios));
  1089. /* XXX Check which revs of machines actually allow 1 and 4Mb speeds
  1090. * on the IR dongle. Note that the IRTTY driver currently doesn't know
  1091. * about the FIR mode and high speed modes. So these are unused. For
  1092. * implementing proper support for these, we should probably add some
  1093. * DMA as well, at least on the Rx side, which isn't a simple thing
  1094. * at this point.
  1095. */
  1096. if (ZS_IS_IRDA(uap)) {
  1097. /* Calc baud rate */
  1098. baud = uart_get_baud_rate(port, termios, old, 1200, 4000000);
  1099. pmz_debug("pmz: switch IRDA to %ld bauds\n", baud);
  1100. /* Cet the irda codec to the right rate */
  1101. pmz_irda_setup(uap, &baud);
  1102. /* Set final baud rate */
  1103. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1104. pmz_load_zsregs(uap, uap->curregs);
  1105. zssync(uap);
  1106. } else {
  1107. baud = uart_get_baud_rate(port, termios, old, 1200, 230400);
  1108. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1109. /* Make sure modem status interrupts are correctly configured */
  1110. if (UART_ENABLE_MS(&uap->port, termios->c_cflag)) {
  1111. uap->curregs[R15] |= DCDIE | SYNCIE | CTSIE;
  1112. uap->flags |= PMACZILOG_FLAG_MODEM_STATUS;
  1113. } else {
  1114. uap->curregs[R15] &= ~(DCDIE | SYNCIE | CTSIE);
  1115. uap->flags &= ~PMACZILOG_FLAG_MODEM_STATUS;
  1116. }
  1117. /* Load registers to the chip */
  1118. pmz_maybe_update_regs(uap);
  1119. }
  1120. uart_update_timeout(port, termios->c_cflag, baud);
  1121. pmz_debug("pmz: set_termios() done.\n");
  1122. }
  1123. /* The port lock is not held. */
  1124. static void pmz_set_termios(struct uart_port *port, struct termios *termios,
  1125. struct termios *old)
  1126. {
  1127. struct uart_pmac_port *uap = to_pmz(port);
  1128. unsigned long flags;
  1129. spin_lock_irqsave(&port->lock, flags);
  1130. /* Disable IRQs on the port */
  1131. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1132. write_zsreg(uap, R1, uap->curregs[R1]);
  1133. /* Setup new port configuration */
  1134. __pmz_set_termios(port, termios, old);
  1135. /* Re-enable IRQs on the port */
  1136. if (ZS_IS_OPEN(uap)) {
  1137. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1138. if (!ZS_IS_EXTCLK(uap))
  1139. uap->curregs[R1] |= EXT_INT_ENAB;
  1140. write_zsreg(uap, R1, uap->curregs[R1]);
  1141. }
  1142. spin_unlock_irqrestore(&port->lock, flags);
  1143. }
  1144. static const char *pmz_type(struct uart_port *port)
  1145. {
  1146. struct uart_pmac_port *uap = to_pmz(port);
  1147. if (ZS_IS_IRDA(uap))
  1148. return "Z85c30 ESCC - Infrared port";
  1149. else if (ZS_IS_INTMODEM(uap))
  1150. return "Z85c30 ESCC - Internal modem";
  1151. return "Z85c30 ESCC - Serial port";
  1152. }
  1153. /* We do not request/release mappings of the registers here, this
  1154. * happens at early serial probe time.
  1155. */
  1156. static void pmz_release_port(struct uart_port *port)
  1157. {
  1158. }
  1159. static int pmz_request_port(struct uart_port *port)
  1160. {
  1161. return 0;
  1162. }
  1163. /* These do not need to do anything interesting either. */
  1164. static void pmz_config_port(struct uart_port *port, int flags)
  1165. {
  1166. }
  1167. /* We do not support letting the user mess with the divisor, IRQ, etc. */
  1168. static int pmz_verify_port(struct uart_port *port, struct serial_struct *ser)
  1169. {
  1170. return -EINVAL;
  1171. }
  1172. static struct uart_ops pmz_pops = {
  1173. .tx_empty = pmz_tx_empty,
  1174. .set_mctrl = pmz_set_mctrl,
  1175. .get_mctrl = pmz_get_mctrl,
  1176. .stop_tx = pmz_stop_tx,
  1177. .start_tx = pmz_start_tx,
  1178. .stop_rx = pmz_stop_rx,
  1179. .enable_ms = pmz_enable_ms,
  1180. .break_ctl = pmz_break_ctl,
  1181. .startup = pmz_startup,
  1182. .shutdown = pmz_shutdown,
  1183. .set_termios = pmz_set_termios,
  1184. .type = pmz_type,
  1185. .release_port = pmz_release_port,
  1186. .request_port = pmz_request_port,
  1187. .config_port = pmz_config_port,
  1188. .verify_port = pmz_verify_port,
  1189. };
  1190. /*
  1191. * Setup one port structure after probing, HW is down at this point,
  1192. * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
  1193. * register our console before uart_add_one_port() is called
  1194. */
  1195. static int __init pmz_init_port(struct uart_pmac_port *uap)
  1196. {
  1197. struct device_node *np = uap->node;
  1198. char *conn;
  1199. struct slot_names_prop {
  1200. int count;
  1201. char name[1];
  1202. } *slots;
  1203. int len;
  1204. struct resource r_ports, r_rxdma, r_txdma;
  1205. /*
  1206. * Request & map chip registers
  1207. */
  1208. if (of_address_to_resource(np, 0, &r_ports))
  1209. return -ENODEV;
  1210. uap->port.mapbase = r_ports.start;
  1211. uap->port.membase = ioremap(uap->port.mapbase, 0x1000);
  1212. uap->control_reg = uap->port.membase;
  1213. uap->data_reg = uap->control_reg + 0x10;
  1214. /*
  1215. * Request & map DBDMA registers
  1216. */
  1217. #ifdef HAS_DBDMA
  1218. if (of_address_to_resource(np, 1, &r_txdma) == 0 &&
  1219. of_address_to_resource(np, 2, &r_rxdma) == 0)
  1220. uap->flags |= PMACZILOG_FLAG_HAS_DMA;
  1221. #else
  1222. memset(&r_txdma, 0, sizeof(struct resource));
  1223. memset(&r_rxdma, 0, sizeof(struct resource));
  1224. #endif
  1225. if (ZS_HAS_DMA(uap)) {
  1226. uap->tx_dma_regs = ioremap(r_txdma.start, 0x100);
  1227. if (uap->tx_dma_regs == NULL) {
  1228. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1229. goto no_dma;
  1230. }
  1231. uap->rx_dma_regs = ioremap(r_rxdma.start, 0x100);
  1232. if (uap->rx_dma_regs == NULL) {
  1233. iounmap(uap->tx_dma_regs);
  1234. uap->tx_dma_regs = NULL;
  1235. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1236. goto no_dma;
  1237. }
  1238. uap->tx_dma_irq = np->intrs[1].line;
  1239. uap->rx_dma_irq = np->intrs[2].line;
  1240. }
  1241. no_dma:
  1242. /*
  1243. * Detect port type
  1244. */
  1245. if (device_is_compatible(np, "cobalt"))
  1246. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1247. conn = get_property(np, "AAPL,connector", &len);
  1248. if (conn && (strcmp(conn, "infrared") == 0))
  1249. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1250. uap->port_type = PMAC_SCC_ASYNC;
  1251. /* 1999 Powerbook G3 has slot-names property instead */
  1252. slots = (struct slot_names_prop *)get_property(np, "slot-names", &len);
  1253. if (slots && slots->count > 0) {
  1254. if (strcmp(slots->name, "IrDA") == 0)
  1255. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1256. else if (strcmp(slots->name, "Modem") == 0)
  1257. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1258. }
  1259. if (ZS_IS_IRDA(uap))
  1260. uap->port_type = PMAC_SCC_IRDA;
  1261. if (ZS_IS_INTMODEM(uap)) {
  1262. struct device_node* i2c_modem = find_devices("i2c-modem");
  1263. if (i2c_modem) {
  1264. char* mid = get_property(i2c_modem, "modem-id", NULL);
  1265. if (mid) switch(*mid) {
  1266. case 0x04 :
  1267. case 0x05 :
  1268. case 0x07 :
  1269. case 0x08 :
  1270. case 0x0b :
  1271. case 0x0c :
  1272. uap->port_type = PMAC_SCC_I2S1;
  1273. }
  1274. printk(KERN_INFO "pmac_zilog: i2c-modem detected, id: %d\n",
  1275. mid ? (*mid) : 0);
  1276. } else {
  1277. printk(KERN_INFO "pmac_zilog: serial modem detected\n");
  1278. }
  1279. }
  1280. /*
  1281. * Init remaining bits of "port" structure
  1282. */
  1283. uap->port.iotype = UPIO_MEM;
  1284. uap->port.irq = np->intrs[0].line;
  1285. uap->port.uartclk = ZS_CLOCK;
  1286. uap->port.fifosize = 1;
  1287. uap->port.ops = &pmz_pops;
  1288. uap->port.type = PORT_PMAC_ZILOG;
  1289. uap->port.flags = 0;
  1290. /* Setup some valid baud rate information in the register
  1291. * shadows so we don't write crap there before baud rate is
  1292. * first initialized.
  1293. */
  1294. pmz_convert_to_zs(uap, CS8, 0, 9600);
  1295. return 0;
  1296. }
  1297. /*
  1298. * Get rid of a port on module removal
  1299. */
  1300. static void pmz_dispose_port(struct uart_pmac_port *uap)
  1301. {
  1302. struct device_node *np;
  1303. np = uap->node;
  1304. iounmap(uap->rx_dma_regs);
  1305. iounmap(uap->tx_dma_regs);
  1306. iounmap(uap->control_reg);
  1307. uap->node = NULL;
  1308. of_node_put(np);
  1309. memset(uap, 0, sizeof(struct uart_pmac_port));
  1310. }
  1311. /*
  1312. * Called upon match with an escc node in the devive-tree.
  1313. */
  1314. static int pmz_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1315. {
  1316. int i;
  1317. /* Iterate the pmz_ports array to find a matching entry
  1318. */
  1319. for (i = 0; i < MAX_ZS_PORTS; i++)
  1320. if (pmz_ports[i].node == mdev->ofdev.node) {
  1321. struct uart_pmac_port *uap = &pmz_ports[i];
  1322. uap->dev = mdev;
  1323. dev_set_drvdata(&mdev->ofdev.dev, uap);
  1324. if (macio_request_resources(uap->dev, "pmac_zilog"))
  1325. printk(KERN_WARNING "%s: Failed to request resource"
  1326. ", port still active\n",
  1327. uap->node->name);
  1328. else
  1329. uap->flags |= PMACZILOG_FLAG_RSRC_REQUESTED;
  1330. return 0;
  1331. }
  1332. return -ENODEV;
  1333. }
  1334. /*
  1335. * That one should not be called, macio isn't really a hotswap device,
  1336. * we don't expect one of those serial ports to go away...
  1337. */
  1338. static int pmz_detach(struct macio_dev *mdev)
  1339. {
  1340. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1341. if (!uap)
  1342. return -ENODEV;
  1343. if (uap->flags & PMACZILOG_FLAG_RSRC_REQUESTED) {
  1344. macio_release_resources(uap->dev);
  1345. uap->flags &= ~PMACZILOG_FLAG_RSRC_REQUESTED;
  1346. }
  1347. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1348. uap->dev = NULL;
  1349. return 0;
  1350. }
  1351. static int pmz_suspend(struct macio_dev *mdev, pm_message_t pm_state)
  1352. {
  1353. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1354. struct uart_state *state;
  1355. unsigned long flags;
  1356. if (uap == NULL) {
  1357. printk("HRM... pmz_suspend with NULL uap\n");
  1358. return 0;
  1359. }
  1360. if (pm_state.event == mdev->ofdev.dev.power.power_state.event)
  1361. return 0;
  1362. pmz_debug("suspend, switching to state %d\n", pm_state);
  1363. state = pmz_uart_reg.state + uap->port.line;
  1364. mutex_lock(&pmz_irq_mutex);
  1365. mutex_lock(&state->mutex);
  1366. spin_lock_irqsave(&uap->port.lock, flags);
  1367. if (ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)) {
  1368. /* Disable receiver and transmitter. */
  1369. uap->curregs[R3] &= ~RxENABLE;
  1370. uap->curregs[R5] &= ~TxENABLE;
  1371. /* Disable all interrupts and BRK assertion. */
  1372. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1373. uap->curregs[R5] &= ~SND_BRK;
  1374. pmz_load_zsregs(uap, uap->curregs);
  1375. uap->flags |= PMACZILOG_FLAG_IS_ASLEEP;
  1376. mb();
  1377. }
  1378. spin_unlock_irqrestore(&uap->port.lock, flags);
  1379. if (ZS_IS_OPEN(uap) || ZS_IS_OPEN(uap->mate))
  1380. if (ZS_IS_ASLEEP(uap->mate) && ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1381. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  1382. disable_irq(uap->port.irq);
  1383. }
  1384. if (ZS_IS_CONS(uap))
  1385. uap->port.cons->flags &= ~CON_ENABLED;
  1386. /* Shut the chip down */
  1387. pmz_set_scc_power(uap, 0);
  1388. mutex_unlock(&state->mutex);
  1389. mutex_unlock(&pmz_irq_mutex);
  1390. pmz_debug("suspend, switching complete\n");
  1391. mdev->ofdev.dev.power.power_state = pm_state;
  1392. return 0;
  1393. }
  1394. static int pmz_resume(struct macio_dev *mdev)
  1395. {
  1396. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1397. struct uart_state *state;
  1398. unsigned long flags;
  1399. int pwr_delay = 0;
  1400. if (uap == NULL)
  1401. return 0;
  1402. if (mdev->ofdev.dev.power.power_state.event == PM_EVENT_ON)
  1403. return 0;
  1404. pmz_debug("resume, switching to state 0\n");
  1405. state = pmz_uart_reg.state + uap->port.line;
  1406. mutex_lock(&pmz_irq_mutex);
  1407. mutex_lock(&state->mutex);
  1408. spin_lock_irqsave(&uap->port.lock, flags);
  1409. if (!ZS_IS_OPEN(uap) && !ZS_IS_CONS(uap)) {
  1410. spin_unlock_irqrestore(&uap->port.lock, flags);
  1411. goto bail;
  1412. }
  1413. pwr_delay = __pmz_startup(uap);
  1414. /* Take care of config that may have changed while asleep */
  1415. __pmz_set_termios(&uap->port, &uap->termios_cache, NULL);
  1416. if (ZS_IS_OPEN(uap)) {
  1417. /* Enable interrupts */
  1418. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1419. if (!ZS_IS_EXTCLK(uap))
  1420. uap->curregs[R1] |= EXT_INT_ENAB;
  1421. write_zsreg(uap, R1, uap->curregs[R1]);
  1422. }
  1423. spin_unlock_irqrestore(&uap->port.lock, flags);
  1424. if (ZS_IS_CONS(uap))
  1425. uap->port.cons->flags |= CON_ENABLED;
  1426. /* Re-enable IRQ on the controller */
  1427. if (ZS_IS_OPEN(uap) && !ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1428. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  1429. enable_irq(uap->port.irq);
  1430. }
  1431. bail:
  1432. mutex_unlock(&state->mutex);
  1433. mutex_unlock(&pmz_irq_mutex);
  1434. /* Right now, we deal with delay by blocking here, I'll be
  1435. * smarter later on
  1436. */
  1437. if (pwr_delay != 0) {
  1438. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  1439. msleep(pwr_delay);
  1440. }
  1441. pmz_debug("resume, switching complete\n");
  1442. mdev->ofdev.dev.power.power_state.event = PM_EVENT_ON;
  1443. return 0;
  1444. }
  1445. /*
  1446. * Probe all ports in the system and build the ports array, we register
  1447. * with the serial layer at this point, the macio-type probing is only
  1448. * used later to "attach" to the sysfs tree so we get power management
  1449. * events
  1450. */
  1451. static int __init pmz_probe(void)
  1452. {
  1453. struct device_node *node_p, *node_a, *node_b, *np;
  1454. int count = 0;
  1455. int rc;
  1456. /*
  1457. * Find all escc chips in the system
  1458. */
  1459. node_p = of_find_node_by_name(NULL, "escc");
  1460. while (node_p) {
  1461. /*
  1462. * First get channel A/B node pointers
  1463. *
  1464. * TODO: Add routines with proper locking to do that...
  1465. */
  1466. node_a = node_b = NULL;
  1467. for (np = NULL; (np = of_get_next_child(node_p, np)) != NULL;) {
  1468. if (strncmp(np->name, "ch-a", 4) == 0)
  1469. node_a = of_node_get(np);
  1470. else if (strncmp(np->name, "ch-b", 4) == 0)
  1471. node_b = of_node_get(np);
  1472. }
  1473. if (!node_a && !node_b) {
  1474. of_node_put(node_a);
  1475. of_node_put(node_b);
  1476. printk(KERN_ERR "pmac_zilog: missing node %c for escc %s\n",
  1477. (!node_a) ? 'a' : 'b', node_p->full_name);
  1478. goto next;
  1479. }
  1480. /*
  1481. * Fill basic fields in the port structures
  1482. */
  1483. pmz_ports[count].mate = &pmz_ports[count+1];
  1484. pmz_ports[count+1].mate = &pmz_ports[count];
  1485. pmz_ports[count].flags = PMACZILOG_FLAG_IS_CHANNEL_A;
  1486. pmz_ports[count].node = node_a;
  1487. pmz_ports[count+1].node = node_b;
  1488. pmz_ports[count].port.line = count;
  1489. pmz_ports[count+1].port.line = count+1;
  1490. /*
  1491. * Setup the ports for real
  1492. */
  1493. rc = pmz_init_port(&pmz_ports[count]);
  1494. if (rc == 0 && node_b != NULL)
  1495. rc = pmz_init_port(&pmz_ports[count+1]);
  1496. if (rc != 0) {
  1497. of_node_put(node_a);
  1498. of_node_put(node_b);
  1499. memset(&pmz_ports[count], 0, sizeof(struct uart_pmac_port));
  1500. memset(&pmz_ports[count+1], 0, sizeof(struct uart_pmac_port));
  1501. goto next;
  1502. }
  1503. count += 2;
  1504. next:
  1505. node_p = of_find_node_by_name(node_p, "escc");
  1506. }
  1507. pmz_ports_count = count;
  1508. return 0;
  1509. }
  1510. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1511. static void pmz_console_write(struct console *con, const char *s, unsigned int count);
  1512. static int __init pmz_console_setup(struct console *co, char *options);
  1513. static struct console pmz_console = {
  1514. .name = "ttyS",
  1515. .write = pmz_console_write,
  1516. .device = uart_console_device,
  1517. .setup = pmz_console_setup,
  1518. .flags = CON_PRINTBUFFER,
  1519. .index = -1,
  1520. .data = &pmz_uart_reg,
  1521. };
  1522. #define PMACZILOG_CONSOLE &pmz_console
  1523. #else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1524. #define PMACZILOG_CONSOLE (NULL)
  1525. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1526. /*
  1527. * Register the driver, console driver and ports with the serial
  1528. * core
  1529. */
  1530. static int __init pmz_register(void)
  1531. {
  1532. int i, rc;
  1533. pmz_uart_reg.nr = pmz_ports_count;
  1534. pmz_uart_reg.cons = PMACZILOG_CONSOLE;
  1535. pmz_uart_reg.minor = 64;
  1536. /*
  1537. * Register this driver with the serial core
  1538. */
  1539. rc = uart_register_driver(&pmz_uart_reg);
  1540. if (rc)
  1541. return rc;
  1542. /*
  1543. * Register each port with the serial core
  1544. */
  1545. for (i = 0; i < pmz_ports_count; i++) {
  1546. struct uart_pmac_port *uport = &pmz_ports[i];
  1547. /* NULL node may happen on wallstreet */
  1548. if (uport->node != NULL)
  1549. rc = uart_add_one_port(&pmz_uart_reg, &uport->port);
  1550. if (rc)
  1551. goto err_out;
  1552. }
  1553. return 0;
  1554. err_out:
  1555. while (i-- > 0) {
  1556. struct uart_pmac_port *uport = &pmz_ports[i];
  1557. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1558. }
  1559. uart_unregister_driver(&pmz_uart_reg);
  1560. return rc;
  1561. }
  1562. static struct of_device_id pmz_match[] =
  1563. {
  1564. {
  1565. .name = "ch-a",
  1566. },
  1567. {
  1568. .name = "ch-b",
  1569. },
  1570. {},
  1571. };
  1572. MODULE_DEVICE_TABLE (of, pmz_match);
  1573. static struct macio_driver pmz_driver =
  1574. {
  1575. .name = "pmac_zilog",
  1576. .match_table = pmz_match,
  1577. .probe = pmz_attach,
  1578. .remove = pmz_detach,
  1579. .suspend = pmz_suspend,
  1580. .resume = pmz_resume,
  1581. };
  1582. static int __init init_pmz(void)
  1583. {
  1584. int rc, i;
  1585. printk(KERN_INFO "%s\n", version);
  1586. /*
  1587. * First, we need to do a direct OF-based probe pass. We
  1588. * do that because we want serial console up before the
  1589. * macio stuffs calls us back, and since that makes it
  1590. * easier to pass the proper number of channels to
  1591. * uart_register_driver()
  1592. */
  1593. if (pmz_ports_count == 0)
  1594. pmz_probe();
  1595. /*
  1596. * Bail early if no port found
  1597. */
  1598. if (pmz_ports_count == 0)
  1599. return -ENODEV;
  1600. /*
  1601. * Now we register with the serial layer
  1602. */
  1603. rc = pmz_register();
  1604. if (rc) {
  1605. printk(KERN_ERR
  1606. "pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
  1607. "pmac_zilog: Did another serial driver already claim the minors?\n");
  1608. /* effectively "pmz_unprobe()" */
  1609. for (i=0; i < pmz_ports_count; i++)
  1610. pmz_dispose_port(&pmz_ports[i]);
  1611. return rc;
  1612. }
  1613. /*
  1614. * Then we register the macio driver itself
  1615. */
  1616. return macio_register_driver(&pmz_driver);
  1617. }
  1618. static void __exit exit_pmz(void)
  1619. {
  1620. int i;
  1621. /* Get rid of macio-driver (detach from macio) */
  1622. macio_unregister_driver(&pmz_driver);
  1623. for (i = 0; i < pmz_ports_count; i++) {
  1624. struct uart_pmac_port *uport = &pmz_ports[i];
  1625. if (uport->node != NULL) {
  1626. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1627. pmz_dispose_port(uport);
  1628. }
  1629. }
  1630. /* Unregister UART driver */
  1631. uart_unregister_driver(&pmz_uart_reg);
  1632. }
  1633. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1634. static void pmz_console_putchar(struct uart_port *port, int ch)
  1635. {
  1636. struct uart_pmac_port *uap = (struct uart_pmac_port *)port;
  1637. /* Wait for the transmit buffer to empty. */
  1638. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
  1639. udelay(5);
  1640. write_zsdata(uap, ch);
  1641. }
  1642. /*
  1643. * Print a string to the serial port trying not to disturb
  1644. * any possible real use of the port...
  1645. */
  1646. static void pmz_console_write(struct console *con, const char *s, unsigned int count)
  1647. {
  1648. struct uart_pmac_port *uap = &pmz_ports[con->index];
  1649. unsigned long flags;
  1650. if (ZS_IS_ASLEEP(uap))
  1651. return;
  1652. spin_lock_irqsave(&uap->port.lock, flags);
  1653. /* Turn of interrupts and enable the transmitter. */
  1654. write_zsreg(uap, R1, uap->curregs[1] & ~TxINT_ENAB);
  1655. write_zsreg(uap, R5, uap->curregs[5] | TxENABLE | RTS | DTR);
  1656. uart_console_write(&uap->port, s, count, pmz_console_putchar);
  1657. /* Restore the values in the registers. */
  1658. write_zsreg(uap, R1, uap->curregs[1]);
  1659. /* Don't disable the transmitter. */
  1660. spin_unlock_irqrestore(&uap->port.lock, flags);
  1661. }
  1662. /*
  1663. * Setup the serial console
  1664. */
  1665. static int __init pmz_console_setup(struct console *co, char *options)
  1666. {
  1667. struct uart_pmac_port *uap;
  1668. struct uart_port *port;
  1669. int baud = 38400;
  1670. int bits = 8;
  1671. int parity = 'n';
  1672. int flow = 'n';
  1673. unsigned long pwr_delay;
  1674. /*
  1675. * XServe's default to 57600 bps
  1676. */
  1677. if (machine_is_compatible("RackMac1,1")
  1678. || machine_is_compatible("RackMac1,2")
  1679. || machine_is_compatible("MacRISC4"))
  1680. baud = 57600;
  1681. /*
  1682. * Check whether an invalid uart number has been specified, and
  1683. * if so, search for the first available port that does have
  1684. * console support.
  1685. */
  1686. if (co->index >= pmz_ports_count)
  1687. co->index = 0;
  1688. uap = &pmz_ports[co->index];
  1689. if (uap->node == NULL)
  1690. return -ENODEV;
  1691. port = &uap->port;
  1692. /*
  1693. * Mark port as beeing a console
  1694. */
  1695. uap->flags |= PMACZILOG_FLAG_IS_CONS;
  1696. /*
  1697. * Temporary fix for uart layer who didn't setup the spinlock yet
  1698. */
  1699. spin_lock_init(&port->lock);
  1700. /*
  1701. * Enable the hardware
  1702. */
  1703. pwr_delay = __pmz_startup(uap);
  1704. if (pwr_delay)
  1705. mdelay(pwr_delay);
  1706. if (options)
  1707. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1708. return uart_set_options(port, co, baud, parity, bits, flow);
  1709. }
  1710. static int __init pmz_console_init(void)
  1711. {
  1712. /* Probe ports */
  1713. pmz_probe();
  1714. /* TODO: Autoprobe console based on OF */
  1715. /* pmz_console.index = i; */
  1716. register_console(&pmz_console);
  1717. return 0;
  1718. }
  1719. console_initcall(pmz_console_init);
  1720. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1721. module_init(init_pmz);
  1722. module_exit(exit_pmz);