21285.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * linux/drivers/char/21285.c
  3. *
  4. * Driver for the serial port on the 21285 StrongArm-110 core logic chip.
  5. *
  6. * Based on drivers/char/serial.c
  7. *
  8. * $Id: 21285.c,v 1.37 2002/07/28 10:03:27 rmk Exp $
  9. */
  10. #include <linux/config.h>
  11. #include <linux/module.h>
  12. #include <linux/tty.h>
  13. #include <linux/ioport.h>
  14. #include <linux/init.h>
  15. #include <linux/console.h>
  16. #include <linux/device.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <asm/io.h>
  21. #include <asm/irq.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/hardware/dec21285.h>
  24. #include <asm/hardware.h>
  25. #define BAUD_BASE (mem_fclk_21285/64)
  26. #define SERIAL_21285_NAME "ttyFB"
  27. #define SERIAL_21285_MAJOR 204
  28. #define SERIAL_21285_MINOR 4
  29. #define RXSTAT_DUMMY_READ 0x80000000
  30. #define RXSTAT_FRAME (1 << 0)
  31. #define RXSTAT_PARITY (1 << 1)
  32. #define RXSTAT_OVERRUN (1 << 2)
  33. #define RXSTAT_ANYERR (RXSTAT_FRAME|RXSTAT_PARITY|RXSTAT_OVERRUN)
  34. #define H_UBRLCR_BREAK (1 << 0)
  35. #define H_UBRLCR_PARENB (1 << 1)
  36. #define H_UBRLCR_PAREVN (1 << 2)
  37. #define H_UBRLCR_STOPB (1 << 3)
  38. #define H_UBRLCR_FIFO (1 << 4)
  39. static const char serial21285_name[] = "Footbridge UART";
  40. #define tx_enabled(port) ((port)->unused[0])
  41. #define rx_enabled(port) ((port)->unused[1])
  42. /*
  43. * The documented expression for selecting the divisor is:
  44. * BAUD_BASE / baud - 1
  45. * However, typically BAUD_BASE is not divisible by baud, so
  46. * we want to select the divisor that gives us the minimum
  47. * error. Therefore, we want:
  48. * int(BAUD_BASE / baud - 0.5) ->
  49. * int(BAUD_BASE / baud - (baud >> 1) / baud) ->
  50. * int((BAUD_BASE - (baud >> 1)) / baud)
  51. */
  52. static void serial21285_stop_tx(struct uart_port *port)
  53. {
  54. if (tx_enabled(port)) {
  55. disable_irq(IRQ_CONTX);
  56. tx_enabled(port) = 0;
  57. }
  58. }
  59. static void serial21285_start_tx(struct uart_port *port)
  60. {
  61. if (!tx_enabled(port)) {
  62. enable_irq(IRQ_CONTX);
  63. tx_enabled(port) = 1;
  64. }
  65. }
  66. static void serial21285_stop_rx(struct uart_port *port)
  67. {
  68. if (rx_enabled(port)) {
  69. disable_irq(IRQ_CONRX);
  70. rx_enabled(port) = 0;
  71. }
  72. }
  73. static void serial21285_enable_ms(struct uart_port *port)
  74. {
  75. }
  76. static irqreturn_t serial21285_rx_chars(int irq, void *dev_id, struct pt_regs *regs)
  77. {
  78. struct uart_port *port = dev_id;
  79. struct tty_struct *tty = port->info->tty;
  80. unsigned int status, ch, flag, rxs, max_count = 256;
  81. status = *CSR_UARTFLG;
  82. while (!(status & 0x10) && max_count--) {
  83. ch = *CSR_UARTDR;
  84. flag = TTY_NORMAL;
  85. port->icount.rx++;
  86. rxs = *CSR_RXSTAT | RXSTAT_DUMMY_READ;
  87. if (unlikely(rxs & RXSTAT_ANYERR)) {
  88. if (rxs & RXSTAT_PARITY)
  89. port->icount.parity++;
  90. else if (rxs & RXSTAT_FRAME)
  91. port->icount.frame++;
  92. if (rxs & RXSTAT_OVERRUN)
  93. port->icount.overrun++;
  94. rxs &= port->read_status_mask;
  95. if (rxs & RXSTAT_PARITY)
  96. flag = TTY_PARITY;
  97. else if (rxs & RXSTAT_FRAME)
  98. flag = TTY_FRAME;
  99. }
  100. uart_insert_char(port, rxs, RXSTAT_OVERRUN, ch, flag);
  101. status = *CSR_UARTFLG;
  102. }
  103. tty_flip_buffer_push(tty);
  104. return IRQ_HANDLED;
  105. }
  106. static irqreturn_t serial21285_tx_chars(int irq, void *dev_id, struct pt_regs *regs)
  107. {
  108. struct uart_port *port = dev_id;
  109. struct circ_buf *xmit = &port->info->xmit;
  110. int count = 256;
  111. if (port->x_char) {
  112. *CSR_UARTDR = port->x_char;
  113. port->icount.tx++;
  114. port->x_char = 0;
  115. goto out;
  116. }
  117. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  118. serial21285_stop_tx(port);
  119. goto out;
  120. }
  121. do {
  122. *CSR_UARTDR = xmit->buf[xmit->tail];
  123. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  124. port->icount.tx++;
  125. if (uart_circ_empty(xmit))
  126. break;
  127. } while (--count > 0 && !(*CSR_UARTFLG & 0x20));
  128. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  129. uart_write_wakeup(port);
  130. if (uart_circ_empty(xmit))
  131. serial21285_stop_tx(port);
  132. out:
  133. return IRQ_HANDLED;
  134. }
  135. static unsigned int serial21285_tx_empty(struct uart_port *port)
  136. {
  137. return (*CSR_UARTFLG & 8) ? 0 : TIOCSER_TEMT;
  138. }
  139. /* no modem control lines */
  140. static unsigned int serial21285_get_mctrl(struct uart_port *port)
  141. {
  142. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  143. }
  144. static void serial21285_set_mctrl(struct uart_port *port, unsigned int mctrl)
  145. {
  146. }
  147. static void serial21285_break_ctl(struct uart_port *port, int break_state)
  148. {
  149. unsigned long flags;
  150. unsigned int h_lcr;
  151. spin_lock_irqsave(&port->lock, flags);
  152. h_lcr = *CSR_H_UBRLCR;
  153. if (break_state)
  154. h_lcr |= H_UBRLCR_BREAK;
  155. else
  156. h_lcr &= ~H_UBRLCR_BREAK;
  157. *CSR_H_UBRLCR = h_lcr;
  158. spin_unlock_irqrestore(&port->lock, flags);
  159. }
  160. static int serial21285_startup(struct uart_port *port)
  161. {
  162. int ret;
  163. tx_enabled(port) = 1;
  164. rx_enabled(port) = 1;
  165. ret = request_irq(IRQ_CONRX, serial21285_rx_chars, 0,
  166. serial21285_name, port);
  167. if (ret == 0) {
  168. ret = request_irq(IRQ_CONTX, serial21285_tx_chars, 0,
  169. serial21285_name, port);
  170. if (ret)
  171. free_irq(IRQ_CONRX, port);
  172. }
  173. return ret;
  174. }
  175. static void serial21285_shutdown(struct uart_port *port)
  176. {
  177. free_irq(IRQ_CONTX, port);
  178. free_irq(IRQ_CONRX, port);
  179. }
  180. static void
  181. serial21285_set_termios(struct uart_port *port, struct termios *termios,
  182. struct termios *old)
  183. {
  184. unsigned long flags;
  185. unsigned int baud, quot, h_lcr;
  186. /*
  187. * We don't support modem control lines.
  188. */
  189. termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
  190. termios->c_cflag |= CLOCAL;
  191. /*
  192. * We don't support BREAK character recognition.
  193. */
  194. termios->c_iflag &= ~(IGNBRK | BRKINT);
  195. /*
  196. * Ask the core to calculate the divisor for us.
  197. */
  198. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  199. quot = uart_get_divisor(port, baud);
  200. switch (termios->c_cflag & CSIZE) {
  201. case CS5:
  202. h_lcr = 0x00;
  203. break;
  204. case CS6:
  205. h_lcr = 0x20;
  206. break;
  207. case CS7:
  208. h_lcr = 0x40;
  209. break;
  210. default: /* CS8 */
  211. h_lcr = 0x60;
  212. break;
  213. }
  214. if (termios->c_cflag & CSTOPB)
  215. h_lcr |= H_UBRLCR_STOPB;
  216. if (termios->c_cflag & PARENB) {
  217. h_lcr |= H_UBRLCR_PARENB;
  218. if (!(termios->c_cflag & PARODD))
  219. h_lcr |= H_UBRLCR_PAREVN;
  220. }
  221. if (port->fifosize)
  222. h_lcr |= H_UBRLCR_FIFO;
  223. spin_lock_irqsave(&port->lock, flags);
  224. /*
  225. * Update the per-port timeout.
  226. */
  227. uart_update_timeout(port, termios->c_cflag, baud);
  228. /*
  229. * Which character status flags are we interested in?
  230. */
  231. port->read_status_mask = RXSTAT_OVERRUN;
  232. if (termios->c_iflag & INPCK)
  233. port->read_status_mask |= RXSTAT_FRAME | RXSTAT_PARITY;
  234. /*
  235. * Which character status flags should we ignore?
  236. */
  237. port->ignore_status_mask = 0;
  238. if (termios->c_iflag & IGNPAR)
  239. port->ignore_status_mask |= RXSTAT_FRAME | RXSTAT_PARITY;
  240. if (termios->c_iflag & IGNBRK && termios->c_iflag & IGNPAR)
  241. port->ignore_status_mask |= RXSTAT_OVERRUN;
  242. /*
  243. * Ignore all characters if CREAD is not set.
  244. */
  245. if ((termios->c_cflag & CREAD) == 0)
  246. port->ignore_status_mask |= RXSTAT_DUMMY_READ;
  247. quot -= 1;
  248. *CSR_UARTCON = 0;
  249. *CSR_L_UBRLCR = quot & 0xff;
  250. *CSR_M_UBRLCR = (quot >> 8) & 0x0f;
  251. *CSR_H_UBRLCR = h_lcr;
  252. *CSR_UARTCON = 1;
  253. spin_unlock_irqrestore(&port->lock, flags);
  254. }
  255. static const char *serial21285_type(struct uart_port *port)
  256. {
  257. return port->type == PORT_21285 ? "DC21285" : NULL;
  258. }
  259. static void serial21285_release_port(struct uart_port *port)
  260. {
  261. release_mem_region(port->mapbase, 32);
  262. }
  263. static int serial21285_request_port(struct uart_port *port)
  264. {
  265. return request_mem_region(port->mapbase, 32, serial21285_name)
  266. != NULL ? 0 : -EBUSY;
  267. }
  268. static void serial21285_config_port(struct uart_port *port, int flags)
  269. {
  270. if (flags & UART_CONFIG_TYPE && serial21285_request_port(port) == 0)
  271. port->type = PORT_21285;
  272. }
  273. /*
  274. * verify the new serial_struct (for TIOCSSERIAL).
  275. */
  276. static int serial21285_verify_port(struct uart_port *port, struct serial_struct *ser)
  277. {
  278. int ret = 0;
  279. if (ser->type != PORT_UNKNOWN && ser->type != PORT_21285)
  280. ret = -EINVAL;
  281. if (ser->irq != NO_IRQ)
  282. ret = -EINVAL;
  283. if (ser->baud_base != port->uartclk / 16)
  284. ret = -EINVAL;
  285. return ret;
  286. }
  287. static struct uart_ops serial21285_ops = {
  288. .tx_empty = serial21285_tx_empty,
  289. .get_mctrl = serial21285_get_mctrl,
  290. .set_mctrl = serial21285_set_mctrl,
  291. .stop_tx = serial21285_stop_tx,
  292. .start_tx = serial21285_start_tx,
  293. .stop_rx = serial21285_stop_rx,
  294. .enable_ms = serial21285_enable_ms,
  295. .break_ctl = serial21285_break_ctl,
  296. .startup = serial21285_startup,
  297. .shutdown = serial21285_shutdown,
  298. .set_termios = serial21285_set_termios,
  299. .type = serial21285_type,
  300. .release_port = serial21285_release_port,
  301. .request_port = serial21285_request_port,
  302. .config_port = serial21285_config_port,
  303. .verify_port = serial21285_verify_port,
  304. };
  305. static struct uart_port serial21285_port = {
  306. .mapbase = 0x42000160,
  307. .iotype = UPIO_MEM,
  308. .irq = NO_IRQ,
  309. .fifosize = 16,
  310. .ops = &serial21285_ops,
  311. .flags = UPF_BOOT_AUTOCONF,
  312. };
  313. static void serial21285_setup_ports(void)
  314. {
  315. serial21285_port.uartclk = mem_fclk_21285 / 4;
  316. }
  317. #ifdef CONFIG_SERIAL_21285_CONSOLE
  318. static void serial21285_console_putchar(struct uart_port *port, int ch)
  319. {
  320. while (*CSR_UARTFLG & 0x20)
  321. barrier();
  322. *CSR_UARTDR = ch;
  323. }
  324. static void
  325. serial21285_console_write(struct console *co, const char *s,
  326. unsigned int count)
  327. {
  328. uart_console_write(&serial21285_port, s, count, serial21285_console_putchar);
  329. }
  330. static void __init
  331. serial21285_get_options(struct uart_port *port, int *baud,
  332. int *parity, int *bits)
  333. {
  334. if (*CSR_UARTCON == 1) {
  335. unsigned int tmp;
  336. tmp = *CSR_H_UBRLCR;
  337. switch (tmp & 0x60) {
  338. case 0x00:
  339. *bits = 5;
  340. break;
  341. case 0x20:
  342. *bits = 6;
  343. break;
  344. case 0x40:
  345. *bits = 7;
  346. break;
  347. default:
  348. case 0x60:
  349. *bits = 8;
  350. break;
  351. }
  352. if (tmp & H_UBRLCR_PARENB) {
  353. *parity = 'o';
  354. if (tmp & H_UBRLCR_PAREVN)
  355. *parity = 'e';
  356. }
  357. tmp = *CSR_L_UBRLCR | (*CSR_M_UBRLCR << 8);
  358. *baud = port->uartclk / (16 * (tmp + 1));
  359. }
  360. }
  361. static int __init serial21285_console_setup(struct console *co, char *options)
  362. {
  363. struct uart_port *port = &serial21285_port;
  364. int baud = 9600;
  365. int bits = 8;
  366. int parity = 'n';
  367. int flow = 'n';
  368. if (machine_is_personal_server())
  369. baud = 57600;
  370. /*
  371. * Check whether an invalid uart number has been specified, and
  372. * if so, search for the first available port that does have
  373. * console support.
  374. */
  375. if (options)
  376. uart_parse_options(options, &baud, &parity, &bits, &flow);
  377. else
  378. serial21285_get_options(port, &baud, &parity, &bits);
  379. return uart_set_options(port, co, baud, parity, bits, flow);
  380. }
  381. static struct uart_driver serial21285_reg;
  382. static struct console serial21285_console =
  383. {
  384. .name = SERIAL_21285_NAME,
  385. .write = serial21285_console_write,
  386. .device = uart_console_device,
  387. .setup = serial21285_console_setup,
  388. .flags = CON_PRINTBUFFER,
  389. .index = -1,
  390. .data = &serial21285_reg,
  391. };
  392. static int __init rs285_console_init(void)
  393. {
  394. serial21285_setup_ports();
  395. register_console(&serial21285_console);
  396. return 0;
  397. }
  398. console_initcall(rs285_console_init);
  399. #define SERIAL_21285_CONSOLE &serial21285_console
  400. #else
  401. #define SERIAL_21285_CONSOLE NULL
  402. #endif
  403. static struct uart_driver serial21285_reg = {
  404. .owner = THIS_MODULE,
  405. .driver_name = "ttyFB",
  406. .dev_name = "ttyFB",
  407. .devfs_name = "ttyFB",
  408. .major = SERIAL_21285_MAJOR,
  409. .minor = SERIAL_21285_MINOR,
  410. .nr = 1,
  411. .cons = SERIAL_21285_CONSOLE,
  412. };
  413. static int __init serial21285_init(void)
  414. {
  415. int ret;
  416. printk(KERN_INFO "Serial: 21285 driver $Revision: 1.37 $\n");
  417. serial21285_setup_ports();
  418. ret = uart_register_driver(&serial21285_reg);
  419. if (ret == 0)
  420. uart_add_one_port(&serial21285_reg, &serial21285_port);
  421. return ret;
  422. }
  423. static void __exit serial21285_exit(void)
  424. {
  425. uart_remove_one_port(&serial21285_reg, &serial21285_port);
  426. uart_unregister_driver(&serial21285_reg);
  427. }
  428. module_init(serial21285_init);
  429. module_exit(serial21285_exit);
  430. MODULE_LICENSE("GPL");
  431. MODULE_DESCRIPTION("Intel Footbridge (21285) serial driver $Revision: 1.37 $");
  432. MODULE_ALIAS_CHARDEV(SERIAL_21285_MAJOR, SERIAL_21285_MINOR);