sata_vsc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING. If not, write to
  25. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *
  28. * libata documentation is available via 'make {ps|pdf}docs',
  29. * as Documentation/DocBook/libata.*
  30. *
  31. * Vitesse hardware documentation presumably available under NDA.
  32. * Intel 31244 (same hardware interface) documentation presumably
  33. * available from http://developer.intel.com/
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/device.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "sata_vsc"
  48. #define DRV_VERSION "1.2"
  49. enum {
  50. /* Interrupt register offsets (from chip base address) */
  51. VSC_SATA_INT_STAT_OFFSET = 0x00,
  52. VSC_SATA_INT_MASK_OFFSET = 0x04,
  53. /* Taskfile registers offsets */
  54. VSC_SATA_TF_CMD_OFFSET = 0x00,
  55. VSC_SATA_TF_DATA_OFFSET = 0x00,
  56. VSC_SATA_TF_ERROR_OFFSET = 0x04,
  57. VSC_SATA_TF_FEATURE_OFFSET = 0x06,
  58. VSC_SATA_TF_NSECT_OFFSET = 0x08,
  59. VSC_SATA_TF_LBAL_OFFSET = 0x0c,
  60. VSC_SATA_TF_LBAM_OFFSET = 0x10,
  61. VSC_SATA_TF_LBAH_OFFSET = 0x14,
  62. VSC_SATA_TF_DEVICE_OFFSET = 0x18,
  63. VSC_SATA_TF_STATUS_OFFSET = 0x1c,
  64. VSC_SATA_TF_COMMAND_OFFSET = 0x1d,
  65. VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28,
  66. VSC_SATA_TF_CTL_OFFSET = 0x29,
  67. /* DMA base */
  68. VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64,
  69. VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C,
  70. VSC_SATA_DMA_CMD_OFFSET = 0x70,
  71. /* SCRs base */
  72. VSC_SATA_SCR_STATUS_OFFSET = 0x100,
  73. VSC_SATA_SCR_ERROR_OFFSET = 0x104,
  74. VSC_SATA_SCR_CONTROL_OFFSET = 0x108,
  75. /* Port stride */
  76. VSC_SATA_PORT_OFFSET = 0x200,
  77. /* Error interrupt status bit offsets */
  78. VSC_SATA_INT_ERROR_CRC = 0x40,
  79. VSC_SATA_INT_ERROR_T = 0x20,
  80. VSC_SATA_INT_ERROR_P = 0x10,
  81. VSC_SATA_INT_ERROR_R = 0x8,
  82. VSC_SATA_INT_ERROR_E = 0x4,
  83. VSC_SATA_INT_ERROR_M = 0x2,
  84. VSC_SATA_INT_PHY_CHANGE = 0x1,
  85. VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \
  86. VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \
  87. VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \
  88. VSC_SATA_INT_PHY_CHANGE),
  89. };
  90. #define is_vsc_sata_int_err(port_idx, int_status) \
  91. (int_status & (VSC_SATA_INT_ERROR << (8 * port_idx)))
  92. static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  93. {
  94. if (sc_reg > SCR_CONTROL)
  95. return 0xffffffffU;
  96. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  97. }
  98. static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  99. u32 val)
  100. {
  101. if (sc_reg > SCR_CONTROL)
  102. return;
  103. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  104. }
  105. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  106. {
  107. void __iomem *mask_addr;
  108. u8 mask;
  109. mask_addr = ap->host_set->mmio_base +
  110. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  111. mask = readb(mask_addr);
  112. if (ctl & ATA_NIEN)
  113. mask |= 0x80;
  114. else
  115. mask &= 0x7F;
  116. writeb(mask, mask_addr);
  117. }
  118. static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  119. {
  120. struct ata_ioports *ioaddr = &ap->ioaddr;
  121. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  122. /*
  123. * The only thing the ctl register is used for is SRST.
  124. * That is not enabled or disabled via tf_load.
  125. * However, if ATA_NIEN is changed, then we need to change the interrupt register.
  126. */
  127. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  128. ap->last_ctl = tf->ctl;
  129. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  130. }
  131. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  132. writew(tf->feature | (((u16)tf->hob_feature) << 8), ioaddr->feature_addr);
  133. writew(tf->nsect | (((u16)tf->hob_nsect) << 8), ioaddr->nsect_addr);
  134. writew(tf->lbal | (((u16)tf->hob_lbal) << 8), ioaddr->lbal_addr);
  135. writew(tf->lbam | (((u16)tf->hob_lbam) << 8), ioaddr->lbam_addr);
  136. writew(tf->lbah | (((u16)tf->hob_lbah) << 8), ioaddr->lbah_addr);
  137. } else if (is_addr) {
  138. writew(tf->feature, ioaddr->feature_addr);
  139. writew(tf->nsect, ioaddr->nsect_addr);
  140. writew(tf->lbal, ioaddr->lbal_addr);
  141. writew(tf->lbam, ioaddr->lbam_addr);
  142. writew(tf->lbah, ioaddr->lbah_addr);
  143. }
  144. if (tf->flags & ATA_TFLAG_DEVICE)
  145. writeb(tf->device, ioaddr->device_addr);
  146. ata_wait_idle(ap);
  147. }
  148. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  149. {
  150. struct ata_ioports *ioaddr = &ap->ioaddr;
  151. u16 nsect, lbal, lbam, lbah, feature;
  152. tf->command = ata_check_status(ap);
  153. tf->device = readw(ioaddr->device_addr);
  154. feature = readw(ioaddr->error_addr);
  155. nsect = readw(ioaddr->nsect_addr);
  156. lbal = readw(ioaddr->lbal_addr);
  157. lbam = readw(ioaddr->lbam_addr);
  158. lbah = readw(ioaddr->lbah_addr);
  159. tf->feature = feature;
  160. tf->nsect = nsect;
  161. tf->lbal = lbal;
  162. tf->lbam = lbam;
  163. tf->lbah = lbah;
  164. if (tf->flags & ATA_TFLAG_LBA48) {
  165. tf->hob_feature = feature >> 8;
  166. tf->hob_nsect = nsect >> 8;
  167. tf->hob_lbal = lbal >> 8;
  168. tf->hob_lbam = lbam >> 8;
  169. tf->hob_lbah = lbah >> 8;
  170. }
  171. }
  172. /*
  173. * vsc_sata_interrupt
  174. *
  175. * Read the interrupt register and process for the devices that have them pending.
  176. */
  177. static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance,
  178. struct pt_regs *regs)
  179. {
  180. struct ata_host_set *host_set = dev_instance;
  181. unsigned int i;
  182. unsigned int handled = 0;
  183. u32 int_status;
  184. spin_lock(&host_set->lock);
  185. int_status = readl(host_set->mmio_base + VSC_SATA_INT_STAT_OFFSET);
  186. for (i = 0; i < host_set->n_ports; i++) {
  187. if (int_status & ((u32) 0xFF << (8 * i))) {
  188. struct ata_port *ap;
  189. ap = host_set->ports[i];
  190. if (ap && !(ap->flags &
  191. (ATA_FLAG_PORT_DISABLED|ATA_FLAG_NOINTR))) {
  192. struct ata_queued_cmd *qc;
  193. qc = ata_qc_from_tag(ap, ap->active_tag);
  194. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  195. handled += ata_host_intr(ap, qc);
  196. } else if (is_vsc_sata_int_err(i, int_status)) {
  197. /*
  198. * On some chips (i.e. Intel 31244), an error
  199. * interrupt will sneak in at initialization
  200. * time (phy state changes). Clearing the SCR
  201. * error register is not required, but it prevents
  202. * the phy state change interrupts from recurring
  203. * later.
  204. */
  205. u32 err_status;
  206. err_status = vsc_sata_scr_read(ap, SCR_ERROR);
  207. printk(KERN_DEBUG "%s: clearing interrupt, "
  208. "status %x; sata err status %x\n",
  209. __FUNCTION__,
  210. int_status, err_status);
  211. vsc_sata_scr_write(ap, SCR_ERROR, err_status);
  212. /* Clear interrupt status */
  213. ata_chk_status(ap);
  214. handled++;
  215. }
  216. }
  217. }
  218. }
  219. spin_unlock(&host_set->lock);
  220. return IRQ_RETVAL(handled);
  221. }
  222. static struct scsi_host_template vsc_sata_sht = {
  223. .module = THIS_MODULE,
  224. .name = DRV_NAME,
  225. .ioctl = ata_scsi_ioctl,
  226. .queuecommand = ata_scsi_queuecmd,
  227. .can_queue = ATA_DEF_QUEUE,
  228. .this_id = ATA_SHT_THIS_ID,
  229. .sg_tablesize = LIBATA_MAX_PRD,
  230. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  231. .emulated = ATA_SHT_EMULATED,
  232. .use_clustering = ATA_SHT_USE_CLUSTERING,
  233. .proc_name = DRV_NAME,
  234. .dma_boundary = ATA_DMA_BOUNDARY,
  235. .slave_configure = ata_scsi_slave_config,
  236. .bios_param = ata_std_bios_param,
  237. };
  238. static const struct ata_port_operations vsc_sata_ops = {
  239. .port_disable = ata_port_disable,
  240. .tf_load = vsc_sata_tf_load,
  241. .tf_read = vsc_sata_tf_read,
  242. .exec_command = ata_exec_command,
  243. .check_status = ata_check_status,
  244. .dev_select = ata_std_dev_select,
  245. .phy_reset = sata_phy_reset,
  246. .bmdma_setup = ata_bmdma_setup,
  247. .bmdma_start = ata_bmdma_start,
  248. .bmdma_stop = ata_bmdma_stop,
  249. .bmdma_status = ata_bmdma_status,
  250. .qc_prep = ata_qc_prep,
  251. .qc_issue = ata_qc_issue_prot,
  252. .eng_timeout = ata_eng_timeout,
  253. .irq_handler = vsc_sata_interrupt,
  254. .irq_clear = ata_bmdma_irq_clear,
  255. .scr_read = vsc_sata_scr_read,
  256. .scr_write = vsc_sata_scr_write,
  257. .port_start = ata_port_start,
  258. .port_stop = ata_port_stop,
  259. .host_stop = ata_pci_host_stop,
  260. };
  261. static void __devinit vsc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  262. {
  263. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  264. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  265. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  266. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  267. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  268. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  269. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  270. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  271. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  272. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  273. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  274. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  275. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  276. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  277. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  278. writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  279. writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  280. }
  281. static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  282. {
  283. static int printed_version;
  284. struct ata_probe_ent *probe_ent = NULL;
  285. unsigned long base;
  286. int pci_dev_busy = 0;
  287. void __iomem *mmio_base;
  288. int rc;
  289. if (!printed_version++)
  290. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  291. rc = pci_enable_device(pdev);
  292. if (rc)
  293. return rc;
  294. /*
  295. * Check if we have needed resource mapped.
  296. */
  297. if (pci_resource_len(pdev, 0) == 0) {
  298. rc = -ENODEV;
  299. goto err_out;
  300. }
  301. rc = pci_request_regions(pdev, DRV_NAME);
  302. if (rc) {
  303. pci_dev_busy = 1;
  304. goto err_out;
  305. }
  306. /*
  307. * Use 32 bit DMA mask, because 64 bit address support is poor.
  308. */
  309. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  310. if (rc)
  311. goto err_out_regions;
  312. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  313. if (rc)
  314. goto err_out_regions;
  315. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  316. if (probe_ent == NULL) {
  317. rc = -ENOMEM;
  318. goto err_out_regions;
  319. }
  320. memset(probe_ent, 0, sizeof(*probe_ent));
  321. probe_ent->dev = pci_dev_to_dev(pdev);
  322. INIT_LIST_HEAD(&probe_ent->node);
  323. mmio_base = pci_iomap(pdev, 0, 0);
  324. if (mmio_base == NULL) {
  325. rc = -ENOMEM;
  326. goto err_out_free_ent;
  327. }
  328. base = (unsigned long) mmio_base;
  329. /*
  330. * Due to a bug in the chip, the default cache line size can't be used
  331. */
  332. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  333. probe_ent->sht = &vsc_sata_sht;
  334. probe_ent->host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  335. ATA_FLAG_MMIO | ATA_FLAG_SATA_RESET;
  336. probe_ent->port_ops = &vsc_sata_ops;
  337. probe_ent->n_ports = 4;
  338. probe_ent->irq = pdev->irq;
  339. probe_ent->irq_flags = SA_SHIRQ;
  340. probe_ent->mmio_base = mmio_base;
  341. /* We don't care much about the PIO/UDMA masks, but the core won't like us
  342. * if we don't fill these
  343. */
  344. probe_ent->pio_mask = 0x1f;
  345. probe_ent->mwdma_mask = 0x07;
  346. probe_ent->udma_mask = 0x7f;
  347. /* We have 4 ports per PCI function */
  348. vsc_sata_setup_port(&probe_ent->port[0], base + 1 * VSC_SATA_PORT_OFFSET);
  349. vsc_sata_setup_port(&probe_ent->port[1], base + 2 * VSC_SATA_PORT_OFFSET);
  350. vsc_sata_setup_port(&probe_ent->port[2], base + 3 * VSC_SATA_PORT_OFFSET);
  351. vsc_sata_setup_port(&probe_ent->port[3], base + 4 * VSC_SATA_PORT_OFFSET);
  352. pci_set_master(pdev);
  353. /*
  354. * Config offset 0x98 is "Extended Control and Status Register 0"
  355. * Default value is (1 << 28). All bits except bit 28 are reserved in
  356. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  357. * If bit 28 is clear, each port has its own LED.
  358. */
  359. pci_write_config_dword(pdev, 0x98, 0);
  360. /* FIXME: check ata_device_add return value */
  361. ata_device_add(probe_ent);
  362. kfree(probe_ent);
  363. return 0;
  364. err_out_free_ent:
  365. kfree(probe_ent);
  366. err_out_regions:
  367. pci_release_regions(pdev);
  368. err_out:
  369. if (!pci_dev_busy)
  370. pci_disable_device(pdev);
  371. return rc;
  372. }
  373. /*
  374. * 0x1725/0x7174 is the Vitesse VSC-7174
  375. * 0x8086/0x3200 is the Intel 31244, which is supposed to be identical
  376. * compatibility is untested as of yet
  377. */
  378. static const struct pci_device_id vsc_sata_pci_tbl[] = {
  379. { 0x1725, 0x7174, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  380. { 0x8086, 0x3200, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  381. { }
  382. };
  383. static struct pci_driver vsc_sata_pci_driver = {
  384. .name = DRV_NAME,
  385. .id_table = vsc_sata_pci_tbl,
  386. .probe = vsc_sata_init_one,
  387. .remove = ata_pci_remove_one,
  388. };
  389. static int __init vsc_sata_init(void)
  390. {
  391. return pci_module_init(&vsc_sata_pci_driver);
  392. }
  393. static void __exit vsc_sata_exit(void)
  394. {
  395. pci_unregister_driver(&vsc_sata_pci_driver);
  396. }
  397. MODULE_AUTHOR("Jeremy Higdon");
  398. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  399. MODULE_LICENSE("GPL");
  400. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  401. MODULE_VERSION(DRV_VERSION);
  402. module_init(vsc_sata_init);
  403. module_exit(vsc_sata_exit);