sata_sil24.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.23"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. u16 ctrl;
  38. u16 prot;
  39. u32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. u64 addr;
  47. u32 cnt;
  48. u32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. u32 diag;
  55. u32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /*
  82. * Port registers
  83. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  84. */
  85. PORT_REGS_SIZE = 0x2000,
  86. PORT_PRB = 0x0000, /* (32 bytes PRB + 16 bytes SGEs * 6) * 31 (3968 bytes) */
  87. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  88. /* 32 bit regs */
  89. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  90. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  91. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  92. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  93. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  94. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  95. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  96. PORT_CMD_ERR = 0x1024, /* command error number */
  97. PORT_FIS_CFG = 0x1028,
  98. PORT_FIFO_THRES = 0x102c,
  99. /* 16 bit regs */
  100. PORT_DECODE_ERR_CNT = 0x1040,
  101. PORT_DECODE_ERR_THRESH = 0x1042,
  102. PORT_CRC_ERR_CNT = 0x1044,
  103. PORT_CRC_ERR_THRESH = 0x1046,
  104. PORT_HSHK_ERR_CNT = 0x1048,
  105. PORT_HSHK_ERR_THRESH = 0x104a,
  106. /* 32 bit regs */
  107. PORT_PHY_CFG = 0x1050,
  108. PORT_SLOT_STAT = 0x1800,
  109. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  110. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  111. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  112. PORT_SCONTROL = 0x1f00,
  113. PORT_SSTATUS = 0x1f04,
  114. PORT_SERROR = 0x1f08,
  115. PORT_SACTIVE = 0x1f0c,
  116. /* PORT_CTRL_STAT bits */
  117. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  118. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  119. PORT_CS_INIT = (1 << 2), /* port initialize */
  120. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  121. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  122. PORT_CS_RESUME = (1 << 6), /* port resume */
  123. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  124. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  125. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  126. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  127. /* bits[11:0] are masked */
  128. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  129. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  130. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  131. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  132. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  133. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  134. PORT_IRQ_UNK_FIS = (1 << 6), /* Unknown FIS received */
  135. PORT_IRQ_SDB_FIS = (1 << 11), /* SDB FIS received */
  136. /* bits[27:16] are unmasked (raw) */
  137. PORT_IRQ_RAW_SHIFT = 16,
  138. PORT_IRQ_MASKED_MASK = 0x7ff,
  139. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  140. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  141. PORT_IRQ_STEER_SHIFT = 30,
  142. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  143. /* PORT_CMD_ERR constants */
  144. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  145. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  146. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  147. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  148. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  149. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  150. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  151. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  152. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  153. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  154. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  155. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  156. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  157. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  158. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  159. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  160. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  161. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  162. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  163. PORT_CERR_XFR_MSGABRT = 34, /* PSD ecode 10 - master abort */
  164. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  165. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  166. /* bits of PRB control field */
  167. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  168. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  169. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  170. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  171. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  172. /* PRB protocol field */
  173. PRB_PROT_PACKET = (1 << 0),
  174. PRB_PROT_TCQ = (1 << 1),
  175. PRB_PROT_NCQ = (1 << 2),
  176. PRB_PROT_READ = (1 << 3),
  177. PRB_PROT_WRITE = (1 << 4),
  178. PRB_PROT_TRANSPARENT = (1 << 5),
  179. /*
  180. * Other constants
  181. */
  182. SGE_TRM = (1 << 31), /* Last SGE in chain */
  183. SGE_LNK = (1 << 30), /* linked list
  184. Points to SGT, not SGE */
  185. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  186. data address ignored */
  187. /* board id */
  188. BID_SIL3124 = 0,
  189. BID_SIL3132 = 1,
  190. BID_SIL3131 = 2,
  191. IRQ_STAT_4PORTS = 0xf,
  192. };
  193. struct sil24_ata_block {
  194. struct sil24_prb prb;
  195. struct sil24_sge sge[LIBATA_MAX_PRD];
  196. };
  197. struct sil24_atapi_block {
  198. struct sil24_prb prb;
  199. u8 cdb[16];
  200. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  201. };
  202. union sil24_cmd_block {
  203. struct sil24_ata_block ata;
  204. struct sil24_atapi_block atapi;
  205. };
  206. /*
  207. * ap->private_data
  208. *
  209. * The preview driver always returned 0 for status. We emulate it
  210. * here from the previous interrupt.
  211. */
  212. struct sil24_port_priv {
  213. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  214. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  215. struct ata_taskfile tf; /* Cached taskfile registers */
  216. };
  217. /* ap->host_set->private_data */
  218. struct sil24_host_priv {
  219. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  220. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  221. };
  222. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  223. static u8 sil24_check_status(struct ata_port *ap);
  224. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  225. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  226. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  227. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
  228. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  229. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  230. static void sil24_irq_clear(struct ata_port *ap);
  231. static void sil24_eng_timeout(struct ata_port *ap);
  232. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  233. static int sil24_port_start(struct ata_port *ap);
  234. static void sil24_port_stop(struct ata_port *ap);
  235. static void sil24_host_stop(struct ata_host_set *host_set);
  236. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  237. static const struct pci_device_id sil24_pci_tbl[] = {
  238. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  239. { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  240. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  241. { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  242. { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  243. { } /* terminate list */
  244. };
  245. static struct pci_driver sil24_pci_driver = {
  246. .name = DRV_NAME,
  247. .id_table = sil24_pci_tbl,
  248. .probe = sil24_init_one,
  249. .remove = ata_pci_remove_one, /* safe? */
  250. };
  251. static struct scsi_host_template sil24_sht = {
  252. .module = THIS_MODULE,
  253. .name = DRV_NAME,
  254. .ioctl = ata_scsi_ioctl,
  255. .queuecommand = ata_scsi_queuecmd,
  256. .can_queue = ATA_DEF_QUEUE,
  257. .this_id = ATA_SHT_THIS_ID,
  258. .sg_tablesize = LIBATA_MAX_PRD,
  259. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  260. .emulated = ATA_SHT_EMULATED,
  261. .use_clustering = ATA_SHT_USE_CLUSTERING,
  262. .proc_name = DRV_NAME,
  263. .dma_boundary = ATA_DMA_BOUNDARY,
  264. .slave_configure = ata_scsi_slave_config,
  265. .bios_param = ata_std_bios_param,
  266. };
  267. static const struct ata_port_operations sil24_ops = {
  268. .port_disable = ata_port_disable,
  269. .dev_config = sil24_dev_config,
  270. .check_status = sil24_check_status,
  271. .check_altstatus = sil24_check_status,
  272. .dev_select = ata_noop_dev_select,
  273. .tf_read = sil24_tf_read,
  274. .probe_reset = sil24_probe_reset,
  275. .qc_prep = sil24_qc_prep,
  276. .qc_issue = sil24_qc_issue,
  277. .eng_timeout = sil24_eng_timeout,
  278. .irq_handler = sil24_interrupt,
  279. .irq_clear = sil24_irq_clear,
  280. .scr_read = sil24_scr_read,
  281. .scr_write = sil24_scr_write,
  282. .port_start = sil24_port_start,
  283. .port_stop = sil24_port_stop,
  284. .host_stop = sil24_host_stop,
  285. };
  286. /*
  287. * Use bits 30-31 of host_flags to encode available port numbers.
  288. * Current maxium is 4.
  289. */
  290. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  291. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  292. static struct ata_port_info sil24_port_info[] = {
  293. /* sil_3124 */
  294. {
  295. .sht = &sil24_sht,
  296. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  297. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  298. SIL24_NPORTS2FLAG(4),
  299. .pio_mask = 0x1f, /* pio0-4 */
  300. .mwdma_mask = 0x07, /* mwdma0-2 */
  301. .udma_mask = 0x3f, /* udma0-5 */
  302. .port_ops = &sil24_ops,
  303. },
  304. /* sil_3132 */
  305. {
  306. .sht = &sil24_sht,
  307. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  308. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  309. SIL24_NPORTS2FLAG(2),
  310. .pio_mask = 0x1f, /* pio0-4 */
  311. .mwdma_mask = 0x07, /* mwdma0-2 */
  312. .udma_mask = 0x3f, /* udma0-5 */
  313. .port_ops = &sil24_ops,
  314. },
  315. /* sil_3131/sil_3531 */
  316. {
  317. .sht = &sil24_sht,
  318. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  319. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  320. SIL24_NPORTS2FLAG(1),
  321. .pio_mask = 0x1f, /* pio0-4 */
  322. .mwdma_mask = 0x07, /* mwdma0-2 */
  323. .udma_mask = 0x3f, /* udma0-5 */
  324. .port_ops = &sil24_ops,
  325. },
  326. };
  327. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  328. {
  329. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  330. if (dev->cdb_len == 16)
  331. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  332. else
  333. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  334. }
  335. static inline void sil24_update_tf(struct ata_port *ap)
  336. {
  337. struct sil24_port_priv *pp = ap->private_data;
  338. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  339. struct sil24_prb __iomem *prb = port;
  340. u8 fis[6 * 4];
  341. memcpy_fromio(fis, prb->fis, 6 * 4);
  342. ata_tf_from_fis(fis, &pp->tf);
  343. }
  344. static u8 sil24_check_status(struct ata_port *ap)
  345. {
  346. struct sil24_port_priv *pp = ap->private_data;
  347. return pp->tf.command;
  348. }
  349. static int sil24_scr_map[] = {
  350. [SCR_CONTROL] = 0,
  351. [SCR_STATUS] = 1,
  352. [SCR_ERROR] = 2,
  353. [SCR_ACTIVE] = 3,
  354. };
  355. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  356. {
  357. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  358. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  359. void __iomem *addr;
  360. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  361. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  362. }
  363. return 0xffffffffU;
  364. }
  365. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  366. {
  367. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  368. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  369. void __iomem *addr;
  370. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  371. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  372. }
  373. }
  374. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  375. {
  376. struct sil24_port_priv *pp = ap->private_data;
  377. *tf = pp->tf;
  378. }
  379. static int sil24_softreset(struct ata_port *ap, int verbose,
  380. unsigned int *class)
  381. {
  382. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  383. struct sil24_port_priv *pp = ap->private_data;
  384. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  385. dma_addr_t paddr = pp->cmd_block_dma;
  386. unsigned long timeout = jiffies + ATA_TMOUT_BOOT * HZ;
  387. u32 irq_enable, irq_stat;
  388. DPRINTK("ENTER\n");
  389. if (!sata_dev_present(ap)) {
  390. DPRINTK("PHY reports no device\n");
  391. *class = ATA_DEV_NONE;
  392. goto out;
  393. }
  394. /* temporarily turn off IRQs during SRST */
  395. irq_enable = readl(port + PORT_IRQ_ENABLE_SET);
  396. writel(irq_enable, port + PORT_IRQ_ENABLE_CLR);
  397. /*
  398. * XXX: Not sure whether the following sleep is needed or not.
  399. * The original driver had it. So....
  400. */
  401. msleep(10);
  402. prb->ctrl = PRB_CTRL_SRST;
  403. prb->fis[1] = 0; /* no PM yet */
  404. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  405. do {
  406. irq_stat = readl(port + PORT_IRQ_STAT);
  407. writel(irq_stat, port + PORT_IRQ_STAT); /* clear irq */
  408. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  409. if (irq_stat & (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR))
  410. break;
  411. msleep(100);
  412. } while (time_before(jiffies, timeout));
  413. /* restore IRQs */
  414. writel(irq_enable, port + PORT_IRQ_ENABLE_SET);
  415. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  416. DPRINTK("EXIT, srst failed\n");
  417. return -EIO;
  418. }
  419. sil24_update_tf(ap);
  420. *class = ata_dev_classify(&pp->tf);
  421. if (*class == ATA_DEV_UNKNOWN)
  422. *class = ATA_DEV_NONE;
  423. out:
  424. DPRINTK("EXIT, class=%u\n", *class);
  425. return 0;
  426. }
  427. static int sil24_hardreset(struct ata_port *ap, int verbose,
  428. unsigned int *class)
  429. {
  430. unsigned int dummy_class;
  431. /* sil24 doesn't report device signature after hard reset */
  432. return sata_std_hardreset(ap, verbose, &dummy_class);
  433. }
  434. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
  435. {
  436. return ata_drive_probe_reset(ap, ata_std_probeinit,
  437. sil24_softreset, sil24_hardreset,
  438. ata_std_postreset, classes);
  439. }
  440. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  441. struct sil24_sge *sge)
  442. {
  443. struct scatterlist *sg;
  444. unsigned int idx = 0;
  445. ata_for_each_sg(sg, qc) {
  446. sge->addr = cpu_to_le64(sg_dma_address(sg));
  447. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  448. if (ata_sg_is_last(sg, qc))
  449. sge->flags = cpu_to_le32(SGE_TRM);
  450. else
  451. sge->flags = 0;
  452. sge++;
  453. idx++;
  454. }
  455. }
  456. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  457. {
  458. struct ata_port *ap = qc->ap;
  459. struct sil24_port_priv *pp = ap->private_data;
  460. union sil24_cmd_block *cb = pp->cmd_block + qc->tag;
  461. struct sil24_prb *prb;
  462. struct sil24_sge *sge;
  463. switch (qc->tf.protocol) {
  464. case ATA_PROT_PIO:
  465. case ATA_PROT_DMA:
  466. case ATA_PROT_NODATA:
  467. prb = &cb->ata.prb;
  468. sge = cb->ata.sge;
  469. prb->ctrl = 0;
  470. break;
  471. case ATA_PROT_ATAPI:
  472. case ATA_PROT_ATAPI_DMA:
  473. case ATA_PROT_ATAPI_NODATA:
  474. prb = &cb->atapi.prb;
  475. sge = cb->atapi.sge;
  476. memset(cb->atapi.cdb, 0, 32);
  477. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  478. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  479. if (qc->tf.flags & ATA_TFLAG_WRITE)
  480. prb->ctrl = PRB_CTRL_PACKET_WRITE;
  481. else
  482. prb->ctrl = PRB_CTRL_PACKET_READ;
  483. } else
  484. prb->ctrl = 0;
  485. break;
  486. default:
  487. prb = NULL; /* shut up, gcc */
  488. sge = NULL;
  489. BUG();
  490. }
  491. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  492. if (qc->flags & ATA_QCFLAG_DMAMAP)
  493. sil24_fill_sg(qc, sge);
  494. }
  495. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  496. {
  497. struct ata_port *ap = qc->ap;
  498. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  499. struct sil24_port_priv *pp = ap->private_data;
  500. dma_addr_t paddr = pp->cmd_block_dma + qc->tag * sizeof(*pp->cmd_block);
  501. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  502. return 0;
  503. }
  504. static void sil24_irq_clear(struct ata_port *ap)
  505. {
  506. /* unused */
  507. }
  508. static int __sil24_restart_controller(void __iomem *port)
  509. {
  510. u32 tmp;
  511. int cnt;
  512. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  513. /* Max ~10ms */
  514. for (cnt = 0; cnt < 10000; cnt++) {
  515. tmp = readl(port + PORT_CTRL_STAT);
  516. if (tmp & PORT_CS_RDY)
  517. return 0;
  518. udelay(1);
  519. }
  520. return -1;
  521. }
  522. static void sil24_restart_controller(struct ata_port *ap)
  523. {
  524. if (__sil24_restart_controller((void __iomem *)ap->ioaddr.cmd_addr))
  525. printk(KERN_ERR DRV_NAME
  526. " ata%u: failed to restart controller\n", ap->id);
  527. }
  528. static int __sil24_reset_controller(void __iomem *port)
  529. {
  530. int cnt;
  531. u32 tmp;
  532. /* Reset controller state. Is this correct? */
  533. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  534. readl(port + PORT_CTRL_STAT); /* sync */
  535. /* Max ~100ms */
  536. for (cnt = 0; cnt < 1000; cnt++) {
  537. udelay(100);
  538. tmp = readl(port + PORT_CTRL_STAT);
  539. if (!(tmp & PORT_CS_DEV_RST))
  540. break;
  541. }
  542. if (tmp & PORT_CS_DEV_RST)
  543. return -1;
  544. if (tmp & PORT_CS_RDY)
  545. return 0;
  546. return __sil24_restart_controller(port);
  547. }
  548. static void sil24_reset_controller(struct ata_port *ap)
  549. {
  550. printk(KERN_NOTICE DRV_NAME
  551. " ata%u: resetting controller...\n", ap->id);
  552. if (__sil24_reset_controller((void __iomem *)ap->ioaddr.cmd_addr))
  553. printk(KERN_ERR DRV_NAME
  554. " ata%u: failed to reset controller\n", ap->id);
  555. }
  556. static void sil24_eng_timeout(struct ata_port *ap)
  557. {
  558. struct ata_queued_cmd *qc;
  559. qc = ata_qc_from_tag(ap, ap->active_tag);
  560. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  561. qc->err_mask |= AC_ERR_TIMEOUT;
  562. ata_eh_qc_complete(qc);
  563. sil24_reset_controller(ap);
  564. }
  565. static void sil24_error_intr(struct ata_port *ap, u32 slot_stat)
  566. {
  567. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  568. struct sil24_port_priv *pp = ap->private_data;
  569. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  570. u32 irq_stat, cmd_err, sstatus, serror;
  571. unsigned int err_mask;
  572. irq_stat = readl(port + PORT_IRQ_STAT);
  573. writel(irq_stat, port + PORT_IRQ_STAT); /* clear irq */
  574. if (!(irq_stat & PORT_IRQ_ERROR)) {
  575. /* ignore non-completion, non-error irqs for now */
  576. printk(KERN_WARNING DRV_NAME
  577. "ata%u: non-error exception irq (irq_stat %x)\n",
  578. ap->id, irq_stat);
  579. return;
  580. }
  581. cmd_err = readl(port + PORT_CMD_ERR);
  582. sstatus = readl(port + PORT_SSTATUS);
  583. serror = readl(port + PORT_SERROR);
  584. if (serror)
  585. writel(serror, port + PORT_SERROR);
  586. /*
  587. * Don't log ATAPI device errors. They're supposed to happen
  588. * and any serious errors will be logged using sense data by
  589. * the SCSI layer.
  590. */
  591. if (ap->device[0].class != ATA_DEV_ATAPI || cmd_err > PORT_CERR_SDB)
  592. printk("ata%u: error interrupt on port%d\n"
  593. " stat=0x%x irq=0x%x cmd_err=%d sstatus=0x%x serror=0x%x\n",
  594. ap->id, ap->port_no, slot_stat, irq_stat, cmd_err, sstatus, serror);
  595. if (cmd_err == PORT_CERR_DEV || cmd_err == PORT_CERR_SDB) {
  596. /*
  597. * Device is reporting error, tf registers are valid.
  598. */
  599. sil24_update_tf(ap);
  600. err_mask = ac_err_mask(pp->tf.command);
  601. sil24_restart_controller(ap);
  602. } else {
  603. /*
  604. * Other errors. libata currently doesn't have any
  605. * mechanism to report these errors. Just turn on
  606. * ATA_ERR.
  607. */
  608. err_mask = AC_ERR_OTHER;
  609. sil24_reset_controller(ap);
  610. }
  611. if (qc) {
  612. qc->err_mask |= err_mask;
  613. ata_qc_complete(qc);
  614. }
  615. }
  616. static inline void sil24_host_intr(struct ata_port *ap)
  617. {
  618. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  619. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  620. u32 slot_stat;
  621. slot_stat = readl(port + PORT_SLOT_STAT);
  622. if (!(slot_stat & HOST_SSTAT_ATTN)) {
  623. struct sil24_port_priv *pp = ap->private_data;
  624. /*
  625. * !HOST_SSAT_ATTN guarantees successful completion,
  626. * so reading back tf registers is unnecessary for
  627. * most commands. TODO: read tf registers for
  628. * commands which require these values on successful
  629. * completion (EXECUTE DEVICE DIAGNOSTIC, CHECK POWER,
  630. * DEVICE RESET and READ PORT MULTIPLIER (any more?).
  631. */
  632. sil24_update_tf(ap);
  633. if (qc) {
  634. qc->err_mask |= ac_err_mask(pp->tf.command);
  635. ata_qc_complete(qc);
  636. }
  637. } else
  638. sil24_error_intr(ap, slot_stat);
  639. }
  640. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  641. {
  642. struct ata_host_set *host_set = dev_instance;
  643. struct sil24_host_priv *hpriv = host_set->private_data;
  644. unsigned handled = 0;
  645. u32 status;
  646. int i;
  647. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  648. if (status == 0xffffffff) {
  649. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  650. "PCI fault or device removal?\n");
  651. goto out;
  652. }
  653. if (!(status & IRQ_STAT_4PORTS))
  654. goto out;
  655. spin_lock(&host_set->lock);
  656. for (i = 0; i < host_set->n_ports; i++)
  657. if (status & (1 << i)) {
  658. struct ata_port *ap = host_set->ports[i];
  659. if (ap && !(ap->flags & ATA_FLAG_PORT_DISABLED)) {
  660. sil24_host_intr(host_set->ports[i]);
  661. handled++;
  662. } else
  663. printk(KERN_ERR DRV_NAME
  664. ": interrupt from disabled port %d\n", i);
  665. }
  666. spin_unlock(&host_set->lock);
  667. out:
  668. return IRQ_RETVAL(handled);
  669. }
  670. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  671. {
  672. const size_t cb_size = sizeof(*pp->cmd_block);
  673. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  674. }
  675. static int sil24_port_start(struct ata_port *ap)
  676. {
  677. struct device *dev = ap->host_set->dev;
  678. struct sil24_port_priv *pp;
  679. union sil24_cmd_block *cb;
  680. size_t cb_size = sizeof(*cb);
  681. dma_addr_t cb_dma;
  682. int rc = -ENOMEM;
  683. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  684. if (!pp)
  685. goto err_out;
  686. pp->tf.command = ATA_DRDY;
  687. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  688. if (!cb)
  689. goto err_out_pp;
  690. memset(cb, 0, cb_size);
  691. rc = ata_pad_alloc(ap, dev);
  692. if (rc)
  693. goto err_out_pad;
  694. pp->cmd_block = cb;
  695. pp->cmd_block_dma = cb_dma;
  696. ap->private_data = pp;
  697. return 0;
  698. err_out_pad:
  699. sil24_cblk_free(pp, dev);
  700. err_out_pp:
  701. kfree(pp);
  702. err_out:
  703. return rc;
  704. }
  705. static void sil24_port_stop(struct ata_port *ap)
  706. {
  707. struct device *dev = ap->host_set->dev;
  708. struct sil24_port_priv *pp = ap->private_data;
  709. sil24_cblk_free(pp, dev);
  710. ata_pad_free(ap, dev);
  711. kfree(pp);
  712. }
  713. static void sil24_host_stop(struct ata_host_set *host_set)
  714. {
  715. struct sil24_host_priv *hpriv = host_set->private_data;
  716. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  717. pci_iounmap(pdev, hpriv->host_base);
  718. pci_iounmap(pdev, hpriv->port_base);
  719. kfree(hpriv);
  720. }
  721. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  722. {
  723. static int printed_version = 0;
  724. unsigned int board_id = (unsigned int)ent->driver_data;
  725. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  726. struct ata_probe_ent *probe_ent = NULL;
  727. struct sil24_host_priv *hpriv = NULL;
  728. void __iomem *host_base = NULL;
  729. void __iomem *port_base = NULL;
  730. int i, rc;
  731. if (!printed_version++)
  732. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  733. rc = pci_enable_device(pdev);
  734. if (rc)
  735. return rc;
  736. rc = pci_request_regions(pdev, DRV_NAME);
  737. if (rc)
  738. goto out_disable;
  739. rc = -ENOMEM;
  740. /* map mmio registers */
  741. host_base = pci_iomap(pdev, 0, 0);
  742. if (!host_base)
  743. goto out_free;
  744. port_base = pci_iomap(pdev, 2, 0);
  745. if (!port_base)
  746. goto out_free;
  747. /* allocate & init probe_ent and hpriv */
  748. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  749. if (!probe_ent)
  750. goto out_free;
  751. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  752. if (!hpriv)
  753. goto out_free;
  754. probe_ent->dev = pci_dev_to_dev(pdev);
  755. INIT_LIST_HEAD(&probe_ent->node);
  756. probe_ent->sht = pinfo->sht;
  757. probe_ent->host_flags = pinfo->host_flags;
  758. probe_ent->pio_mask = pinfo->pio_mask;
  759. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  760. probe_ent->udma_mask = pinfo->udma_mask;
  761. probe_ent->port_ops = pinfo->port_ops;
  762. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
  763. probe_ent->irq = pdev->irq;
  764. probe_ent->irq_flags = SA_SHIRQ;
  765. probe_ent->mmio_base = port_base;
  766. probe_ent->private_data = hpriv;
  767. hpriv->host_base = host_base;
  768. hpriv->port_base = port_base;
  769. /*
  770. * Configure the device
  771. */
  772. /*
  773. * FIXME: This device is certainly 64-bit capable. We just
  774. * don't know how to use it. After fixing 32bit activation in
  775. * this function, enable 64bit masks here.
  776. */
  777. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  778. if (rc) {
  779. dev_printk(KERN_ERR, &pdev->dev,
  780. "32-bit DMA enable failed\n");
  781. goto out_free;
  782. }
  783. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  784. if (rc) {
  785. dev_printk(KERN_ERR, &pdev->dev,
  786. "32-bit consistent DMA enable failed\n");
  787. goto out_free;
  788. }
  789. /* GPIO off */
  790. writel(0, host_base + HOST_FLASH_CMD);
  791. /* Mask interrupts during initialization */
  792. writel(0, host_base + HOST_CTRL);
  793. for (i = 0; i < probe_ent->n_ports; i++) {
  794. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  795. unsigned long portu = (unsigned long)port;
  796. u32 tmp;
  797. int cnt;
  798. probe_ent->port[i].cmd_addr = portu + PORT_PRB;
  799. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  800. ata_std_ports(&probe_ent->port[i]);
  801. /* Initial PHY setting */
  802. writel(0x20c, port + PORT_PHY_CFG);
  803. /* Clear port RST */
  804. tmp = readl(port + PORT_CTRL_STAT);
  805. if (tmp & PORT_CS_PORT_RST) {
  806. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  807. readl(port + PORT_CTRL_STAT); /* sync */
  808. for (cnt = 0; cnt < 10; cnt++) {
  809. msleep(10);
  810. tmp = readl(port + PORT_CTRL_STAT);
  811. if (!(tmp & PORT_CS_PORT_RST))
  812. break;
  813. }
  814. if (tmp & PORT_CS_PORT_RST)
  815. dev_printk(KERN_ERR, &pdev->dev,
  816. "failed to clear port RST\n");
  817. }
  818. /* Zero error counters. */
  819. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  820. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  821. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  822. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  823. writel(0x0000, port + PORT_CRC_ERR_CNT);
  824. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  825. /* FIXME: 32bit activation? */
  826. writel(0, port + PORT_ACTIVATE_UPPER_ADDR);
  827. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_STAT);
  828. /* Configure interrupts */
  829. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  830. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | PORT_IRQ_SDB_FIS,
  831. port + PORT_IRQ_ENABLE_SET);
  832. /* Clear interrupts */
  833. writel(0x0fff0fff, port + PORT_IRQ_STAT);
  834. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  835. /* Clear port multiplier enable and resume bits */
  836. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  837. /* Reset itself */
  838. if (__sil24_reset_controller(port))
  839. dev_printk(KERN_ERR, &pdev->dev,
  840. "failed to reset controller\n");
  841. }
  842. /* Turn on interrupts */
  843. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  844. pci_set_master(pdev);
  845. /* FIXME: check ata_device_add return value */
  846. ata_device_add(probe_ent);
  847. kfree(probe_ent);
  848. return 0;
  849. out_free:
  850. if (host_base)
  851. pci_iounmap(pdev, host_base);
  852. if (port_base)
  853. pci_iounmap(pdev, port_base);
  854. kfree(probe_ent);
  855. kfree(hpriv);
  856. pci_release_regions(pdev);
  857. out_disable:
  858. pci_disable_device(pdev);
  859. return rc;
  860. }
  861. static int __init sil24_init(void)
  862. {
  863. return pci_module_init(&sil24_pci_driver);
  864. }
  865. static void __exit sil24_exit(void)
  866. {
  867. pci_unregister_driver(&sil24_pci_driver);
  868. }
  869. MODULE_AUTHOR("Tejun Heo");
  870. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  871. MODULE_LICENSE("GPL");
  872. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  873. module_init(sil24_init);
  874. module_exit(sil24_exit);