qla_dbg.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static int qla_uprintf(char **, char *, ...);
  10. /**
  11. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  12. * @ha: HA context
  13. * @hardware_locked: Called with the hardware_lock
  14. */
  15. void
  16. qla2300_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  17. {
  18. int rval;
  19. uint32_t cnt, timer;
  20. uint32_t risc_address;
  21. uint16_t mb0, mb2;
  22. uint32_t stat;
  23. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  24. uint16_t __iomem *dmp_reg;
  25. unsigned long flags;
  26. struct qla2300_fw_dump *fw;
  27. uint32_t dump_size, data_ram_cnt;
  28. risc_address = data_ram_cnt = 0;
  29. mb0 = mb2 = 0;
  30. flags = 0;
  31. if (!hardware_locked)
  32. spin_lock_irqsave(&ha->hardware_lock, flags);
  33. if (ha->fw_dump != NULL) {
  34. qla_printk(KERN_WARNING, ha,
  35. "Firmware has been previously dumped (%p) -- ignoring "
  36. "request...\n", ha->fw_dump);
  37. goto qla2300_fw_dump_failed;
  38. }
  39. /* Allocate (large) dump buffer. */
  40. dump_size = sizeof(struct qla2300_fw_dump);
  41. dump_size += (ha->fw_memory_size - 0x11000) * sizeof(uint16_t);
  42. ha->fw_dump_order = get_order(dump_size);
  43. ha->fw_dump = (struct qla2300_fw_dump *) __get_free_pages(GFP_ATOMIC,
  44. ha->fw_dump_order);
  45. if (ha->fw_dump == NULL) {
  46. qla_printk(KERN_WARNING, ha,
  47. "Unable to allocated memory for firmware dump (%d/%d).\n",
  48. ha->fw_dump_order, dump_size);
  49. goto qla2300_fw_dump_failed;
  50. }
  51. fw = ha->fw_dump;
  52. rval = QLA_SUCCESS;
  53. fw->hccr = RD_REG_WORD(&reg->hccr);
  54. /* Pause RISC. */
  55. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  56. if (IS_QLA2300(ha)) {
  57. for (cnt = 30000;
  58. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  59. rval == QLA_SUCCESS; cnt--) {
  60. if (cnt)
  61. udelay(100);
  62. else
  63. rval = QLA_FUNCTION_TIMEOUT;
  64. }
  65. } else {
  66. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  67. udelay(10);
  68. }
  69. if (rval == QLA_SUCCESS) {
  70. dmp_reg = (uint16_t __iomem *)(reg + 0);
  71. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  72. fw->pbiu_reg[cnt] = RD_REG_WORD(dmp_reg++);
  73. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x10);
  74. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  75. fw->risc_host_reg[cnt] = RD_REG_WORD(dmp_reg++);
  76. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x40);
  77. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  78. fw->mailbox_reg[cnt] = RD_REG_WORD(dmp_reg++);
  79. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  80. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  81. for (cnt = 0; cnt < sizeof(fw->resp_dma_reg) / 2; cnt++)
  82. fw->resp_dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  83. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  84. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  85. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  86. fw->dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  87. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  88. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xA0);
  89. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  90. fw->risc_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  91. WRT_REG_WORD(&reg->pcr, 0x2000);
  92. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  93. for (cnt = 0; cnt < sizeof(fw->risc_gp0_reg) / 2; cnt++)
  94. fw->risc_gp0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  95. WRT_REG_WORD(&reg->pcr, 0x2200);
  96. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  97. for (cnt = 0; cnt < sizeof(fw->risc_gp1_reg) / 2; cnt++)
  98. fw->risc_gp1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  99. WRT_REG_WORD(&reg->pcr, 0x2400);
  100. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  101. for (cnt = 0; cnt < sizeof(fw->risc_gp2_reg) / 2; cnt++)
  102. fw->risc_gp2_reg[cnt] = RD_REG_WORD(dmp_reg++);
  103. WRT_REG_WORD(&reg->pcr, 0x2600);
  104. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  105. for (cnt = 0; cnt < sizeof(fw->risc_gp3_reg) / 2; cnt++)
  106. fw->risc_gp3_reg[cnt] = RD_REG_WORD(dmp_reg++);
  107. WRT_REG_WORD(&reg->pcr, 0x2800);
  108. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  109. for (cnt = 0; cnt < sizeof(fw->risc_gp4_reg) / 2; cnt++)
  110. fw->risc_gp4_reg[cnt] = RD_REG_WORD(dmp_reg++);
  111. WRT_REG_WORD(&reg->pcr, 0x2A00);
  112. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  113. for (cnt = 0; cnt < sizeof(fw->risc_gp5_reg) / 2; cnt++)
  114. fw->risc_gp5_reg[cnt] = RD_REG_WORD(dmp_reg++);
  115. WRT_REG_WORD(&reg->pcr, 0x2C00);
  116. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  117. for (cnt = 0; cnt < sizeof(fw->risc_gp6_reg) / 2; cnt++)
  118. fw->risc_gp6_reg[cnt] = RD_REG_WORD(dmp_reg++);
  119. WRT_REG_WORD(&reg->pcr, 0x2E00);
  120. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  121. for (cnt = 0; cnt < sizeof(fw->risc_gp7_reg) / 2; cnt++)
  122. fw->risc_gp7_reg[cnt] = RD_REG_WORD(dmp_reg++);
  123. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  124. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  125. for (cnt = 0; cnt < sizeof(fw->frame_buf_hdw_reg) / 2; cnt++)
  126. fw->frame_buf_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  127. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  128. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  129. for (cnt = 0; cnt < sizeof(fw->fpm_b0_reg) / 2; cnt++)
  130. fw->fpm_b0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  131. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  132. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  133. for (cnt = 0; cnt < sizeof(fw->fpm_b1_reg) / 2; cnt++)
  134. fw->fpm_b1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  135. /* Reset RISC. */
  136. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  137. for (cnt = 0; cnt < 30000; cnt++) {
  138. if ((RD_REG_WORD(&reg->ctrl_status) &
  139. CSR_ISP_SOFT_RESET) == 0)
  140. break;
  141. udelay(10);
  142. }
  143. }
  144. if (!IS_QLA2300(ha)) {
  145. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  146. rval == QLA_SUCCESS; cnt--) {
  147. if (cnt)
  148. udelay(100);
  149. else
  150. rval = QLA_FUNCTION_TIMEOUT;
  151. }
  152. }
  153. if (rval == QLA_SUCCESS) {
  154. /* Get RISC SRAM. */
  155. risc_address = 0x800;
  156. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  157. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  158. }
  159. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  160. cnt++, risc_address++) {
  161. WRT_MAILBOX_REG(ha, reg, 1, (uint16_t)risc_address);
  162. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  163. for (timer = 6000000; timer; timer--) {
  164. /* Check for pending interrupts. */
  165. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  166. if (stat & HSR_RISC_INT) {
  167. stat &= 0xff;
  168. if (stat == 0x1 || stat == 0x2) {
  169. set_bit(MBX_INTERRUPT,
  170. &ha->mbx_cmd_flags);
  171. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  172. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  173. /* Release mailbox registers. */
  174. WRT_REG_WORD(&reg->semaphore, 0);
  175. WRT_REG_WORD(&reg->hccr,
  176. HCCR_CLR_RISC_INT);
  177. RD_REG_WORD(&reg->hccr);
  178. break;
  179. } else if (stat == 0x10 || stat == 0x11) {
  180. set_bit(MBX_INTERRUPT,
  181. &ha->mbx_cmd_flags);
  182. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  183. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  184. WRT_REG_WORD(&reg->hccr,
  185. HCCR_CLR_RISC_INT);
  186. RD_REG_WORD(&reg->hccr);
  187. break;
  188. }
  189. /* clear this intr; it wasn't a mailbox intr */
  190. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  191. RD_REG_WORD(&reg->hccr);
  192. }
  193. udelay(5);
  194. }
  195. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  196. rval = mb0 & MBS_MASK;
  197. fw->risc_ram[cnt] = mb2;
  198. } else {
  199. rval = QLA_FUNCTION_FAILED;
  200. }
  201. }
  202. if (rval == QLA_SUCCESS) {
  203. /* Get stack SRAM. */
  204. risc_address = 0x10000;
  205. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  206. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  207. }
  208. for (cnt = 0; cnt < sizeof(fw->stack_ram) / 2 && rval == QLA_SUCCESS;
  209. cnt++, risc_address++) {
  210. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  211. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  212. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  213. for (timer = 6000000; timer; timer--) {
  214. /* Check for pending interrupts. */
  215. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  216. if (stat & HSR_RISC_INT) {
  217. stat &= 0xff;
  218. if (stat == 0x1 || stat == 0x2) {
  219. set_bit(MBX_INTERRUPT,
  220. &ha->mbx_cmd_flags);
  221. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  222. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  223. /* Release mailbox registers. */
  224. WRT_REG_WORD(&reg->semaphore, 0);
  225. WRT_REG_WORD(&reg->hccr,
  226. HCCR_CLR_RISC_INT);
  227. RD_REG_WORD(&reg->hccr);
  228. break;
  229. } else if (stat == 0x10 || stat == 0x11) {
  230. set_bit(MBX_INTERRUPT,
  231. &ha->mbx_cmd_flags);
  232. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  233. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  234. WRT_REG_WORD(&reg->hccr,
  235. HCCR_CLR_RISC_INT);
  236. RD_REG_WORD(&reg->hccr);
  237. break;
  238. }
  239. /* clear this intr; it wasn't a mailbox intr */
  240. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  241. RD_REG_WORD(&reg->hccr);
  242. }
  243. udelay(5);
  244. }
  245. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  246. rval = mb0 & MBS_MASK;
  247. fw->stack_ram[cnt] = mb2;
  248. } else {
  249. rval = QLA_FUNCTION_FAILED;
  250. }
  251. }
  252. if (rval == QLA_SUCCESS) {
  253. /* Get data SRAM. */
  254. risc_address = 0x11000;
  255. data_ram_cnt = ha->fw_memory_size - risc_address + 1;
  256. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  257. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  258. }
  259. for (cnt = 0; cnt < data_ram_cnt && rval == QLA_SUCCESS;
  260. cnt++, risc_address++) {
  261. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  262. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  263. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  264. for (timer = 6000000; timer; timer--) {
  265. /* Check for pending interrupts. */
  266. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  267. if (stat & HSR_RISC_INT) {
  268. stat &= 0xff;
  269. if (stat == 0x1 || stat == 0x2) {
  270. set_bit(MBX_INTERRUPT,
  271. &ha->mbx_cmd_flags);
  272. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  273. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  274. /* Release mailbox registers. */
  275. WRT_REG_WORD(&reg->semaphore, 0);
  276. WRT_REG_WORD(&reg->hccr,
  277. HCCR_CLR_RISC_INT);
  278. RD_REG_WORD(&reg->hccr);
  279. break;
  280. } else if (stat == 0x10 || stat == 0x11) {
  281. set_bit(MBX_INTERRUPT,
  282. &ha->mbx_cmd_flags);
  283. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  284. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  285. WRT_REG_WORD(&reg->hccr,
  286. HCCR_CLR_RISC_INT);
  287. RD_REG_WORD(&reg->hccr);
  288. break;
  289. }
  290. /* clear this intr; it wasn't a mailbox intr */
  291. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  292. RD_REG_WORD(&reg->hccr);
  293. }
  294. udelay(5);
  295. }
  296. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  297. rval = mb0 & MBS_MASK;
  298. fw->data_ram[cnt] = mb2;
  299. } else {
  300. rval = QLA_FUNCTION_FAILED;
  301. }
  302. }
  303. if (rval != QLA_SUCCESS) {
  304. qla_printk(KERN_WARNING, ha,
  305. "Failed to dump firmware (%x)!!!\n", rval);
  306. free_pages((unsigned long)ha->fw_dump, ha->fw_dump_order);
  307. ha->fw_dump = NULL;
  308. } else {
  309. qla_printk(KERN_INFO, ha,
  310. "Firmware dump saved to temp buffer (%ld/%p).\n",
  311. ha->host_no, ha->fw_dump);
  312. }
  313. qla2300_fw_dump_failed:
  314. if (!hardware_locked)
  315. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  316. }
  317. /**
  318. * qla2300_ascii_fw_dump() - Converts a binary firmware dump to ASCII.
  319. * @ha: HA context
  320. */
  321. void
  322. qla2300_ascii_fw_dump(scsi_qla_host_t *ha)
  323. {
  324. uint32_t cnt;
  325. char *uiter;
  326. char fw_info[30];
  327. struct qla2300_fw_dump *fw;
  328. uint32_t data_ram_cnt;
  329. uiter = ha->fw_dump_buffer;
  330. fw = ha->fw_dump;
  331. qla_uprintf(&uiter, "%s Firmware Version %s\n", ha->model_number,
  332. ha->isp_ops.fw_version_str(ha, fw_info));
  333. qla_uprintf(&uiter, "\n[==>BEG]\n");
  334. qla_uprintf(&uiter, "HCCR Register:\n%04x\n\n", fw->hccr);
  335. qla_uprintf(&uiter, "PBIU Registers:");
  336. for (cnt = 0; cnt < sizeof (fw->pbiu_reg) / 2; cnt++) {
  337. if (cnt % 8 == 0) {
  338. qla_uprintf(&uiter, "\n");
  339. }
  340. qla_uprintf(&uiter, "%04x ", fw->pbiu_reg[cnt]);
  341. }
  342. qla_uprintf(&uiter, "\n\nReqQ-RspQ-Risc2Host Status registers:");
  343. for (cnt = 0; cnt < sizeof (fw->risc_host_reg) / 2; cnt++) {
  344. if (cnt % 8 == 0) {
  345. qla_uprintf(&uiter, "\n");
  346. }
  347. qla_uprintf(&uiter, "%04x ", fw->risc_host_reg[cnt]);
  348. }
  349. qla_uprintf(&uiter, "\n\nMailbox Registers:");
  350. for (cnt = 0; cnt < sizeof (fw->mailbox_reg) / 2; cnt++) {
  351. if (cnt % 8 == 0) {
  352. qla_uprintf(&uiter, "\n");
  353. }
  354. qla_uprintf(&uiter, "%04x ", fw->mailbox_reg[cnt]);
  355. }
  356. qla_uprintf(&uiter, "\n\nAuto Request Response DMA Registers:");
  357. for (cnt = 0; cnt < sizeof (fw->resp_dma_reg) / 2; cnt++) {
  358. if (cnt % 8 == 0) {
  359. qla_uprintf(&uiter, "\n");
  360. }
  361. qla_uprintf(&uiter, "%04x ", fw->resp_dma_reg[cnt]);
  362. }
  363. qla_uprintf(&uiter, "\n\nDMA Registers:");
  364. for (cnt = 0; cnt < sizeof (fw->dma_reg) / 2; cnt++) {
  365. if (cnt % 8 == 0) {
  366. qla_uprintf(&uiter, "\n");
  367. }
  368. qla_uprintf(&uiter, "%04x ", fw->dma_reg[cnt]);
  369. }
  370. qla_uprintf(&uiter, "\n\nRISC Hardware Registers:");
  371. for (cnt = 0; cnt < sizeof (fw->risc_hdw_reg) / 2; cnt++) {
  372. if (cnt % 8 == 0) {
  373. qla_uprintf(&uiter, "\n");
  374. }
  375. qla_uprintf(&uiter, "%04x ", fw->risc_hdw_reg[cnt]);
  376. }
  377. qla_uprintf(&uiter, "\n\nRISC GP0 Registers:");
  378. for (cnt = 0; cnt < sizeof (fw->risc_gp0_reg) / 2; cnt++) {
  379. if (cnt % 8 == 0) {
  380. qla_uprintf(&uiter, "\n");
  381. }
  382. qla_uprintf(&uiter, "%04x ", fw->risc_gp0_reg[cnt]);
  383. }
  384. qla_uprintf(&uiter, "\n\nRISC GP1 Registers:");
  385. for (cnt = 0; cnt < sizeof (fw->risc_gp1_reg) / 2; cnt++) {
  386. if (cnt % 8 == 0) {
  387. qla_uprintf(&uiter, "\n");
  388. }
  389. qla_uprintf(&uiter, "%04x ", fw->risc_gp1_reg[cnt]);
  390. }
  391. qla_uprintf(&uiter, "\n\nRISC GP2 Registers:");
  392. for (cnt = 0; cnt < sizeof (fw->risc_gp2_reg) / 2; cnt++) {
  393. if (cnt % 8 == 0) {
  394. qla_uprintf(&uiter, "\n");
  395. }
  396. qla_uprintf(&uiter, "%04x ", fw->risc_gp2_reg[cnt]);
  397. }
  398. qla_uprintf(&uiter, "\n\nRISC GP3 Registers:");
  399. for (cnt = 0; cnt < sizeof (fw->risc_gp3_reg) / 2; cnt++) {
  400. if (cnt % 8 == 0) {
  401. qla_uprintf(&uiter, "\n");
  402. }
  403. qla_uprintf(&uiter, "%04x ", fw->risc_gp3_reg[cnt]);
  404. }
  405. qla_uprintf(&uiter, "\n\nRISC GP4 Registers:");
  406. for (cnt = 0; cnt < sizeof (fw->risc_gp4_reg) / 2; cnt++) {
  407. if (cnt % 8 == 0) {
  408. qla_uprintf(&uiter, "\n");
  409. }
  410. qla_uprintf(&uiter, "%04x ", fw->risc_gp4_reg[cnt]);
  411. }
  412. qla_uprintf(&uiter, "\n\nRISC GP5 Registers:");
  413. for (cnt = 0; cnt < sizeof (fw->risc_gp5_reg) / 2; cnt++) {
  414. if (cnt % 8 == 0) {
  415. qla_uprintf(&uiter, "\n");
  416. }
  417. qla_uprintf(&uiter, "%04x ", fw->risc_gp5_reg[cnt]);
  418. }
  419. qla_uprintf(&uiter, "\n\nRISC GP6 Registers:");
  420. for (cnt = 0; cnt < sizeof (fw->risc_gp6_reg) / 2; cnt++) {
  421. if (cnt % 8 == 0) {
  422. qla_uprintf(&uiter, "\n");
  423. }
  424. qla_uprintf(&uiter, "%04x ", fw->risc_gp6_reg[cnt]);
  425. }
  426. qla_uprintf(&uiter, "\n\nRISC GP7 Registers:");
  427. for (cnt = 0; cnt < sizeof (fw->risc_gp7_reg) / 2; cnt++) {
  428. if (cnt % 8 == 0) {
  429. qla_uprintf(&uiter, "\n");
  430. }
  431. qla_uprintf(&uiter, "%04x ", fw->risc_gp7_reg[cnt]);
  432. }
  433. qla_uprintf(&uiter, "\n\nFrame Buffer Hardware Registers:");
  434. for (cnt = 0; cnt < sizeof (fw->frame_buf_hdw_reg) / 2; cnt++) {
  435. if (cnt % 8 == 0) {
  436. qla_uprintf(&uiter, "\n");
  437. }
  438. qla_uprintf(&uiter, "%04x ", fw->frame_buf_hdw_reg[cnt]);
  439. }
  440. qla_uprintf(&uiter, "\n\nFPM B0 Registers:");
  441. for (cnt = 0; cnt < sizeof (fw->fpm_b0_reg) / 2; cnt++) {
  442. if (cnt % 8 == 0) {
  443. qla_uprintf(&uiter, "\n");
  444. }
  445. qla_uprintf(&uiter, "%04x ", fw->fpm_b0_reg[cnt]);
  446. }
  447. qla_uprintf(&uiter, "\n\nFPM B1 Registers:");
  448. for (cnt = 0; cnt < sizeof (fw->fpm_b1_reg) / 2; cnt++) {
  449. if (cnt % 8 == 0) {
  450. qla_uprintf(&uiter, "\n");
  451. }
  452. qla_uprintf(&uiter, "%04x ", fw->fpm_b1_reg[cnt]);
  453. }
  454. qla_uprintf(&uiter, "\n\nCode RAM Dump:");
  455. for (cnt = 0; cnt < sizeof (fw->risc_ram) / 2; cnt++) {
  456. if (cnt % 8 == 0) {
  457. qla_uprintf(&uiter, "\n%04x: ", cnt + 0x0800);
  458. }
  459. qla_uprintf(&uiter, "%04x ", fw->risc_ram[cnt]);
  460. }
  461. qla_uprintf(&uiter, "\n\nStack RAM Dump:");
  462. for (cnt = 0; cnt < sizeof (fw->stack_ram) / 2; cnt++) {
  463. if (cnt % 8 == 0) {
  464. qla_uprintf(&uiter, "\n%05x: ", cnt + 0x10000);
  465. }
  466. qla_uprintf(&uiter, "%04x ", fw->stack_ram[cnt]);
  467. }
  468. qla_uprintf(&uiter, "\n\nData RAM Dump:");
  469. data_ram_cnt = ha->fw_memory_size - 0x11000 + 1;
  470. for (cnt = 0; cnt < data_ram_cnt; cnt++) {
  471. if (cnt % 8 == 0) {
  472. qla_uprintf(&uiter, "\n%05x: ", cnt + 0x11000);
  473. }
  474. qla_uprintf(&uiter, "%04x ", fw->data_ram[cnt]);
  475. }
  476. qla_uprintf(&uiter, "\n\n[<==END] ISP Debug Dump.");
  477. }
  478. /**
  479. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  480. * @ha: HA context
  481. * @hardware_locked: Called with the hardware_lock
  482. */
  483. void
  484. qla2100_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  485. {
  486. int rval;
  487. uint32_t cnt, timer;
  488. uint16_t risc_address;
  489. uint16_t mb0, mb2;
  490. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  491. uint16_t __iomem *dmp_reg;
  492. unsigned long flags;
  493. struct qla2100_fw_dump *fw;
  494. risc_address = 0;
  495. mb0 = mb2 = 0;
  496. flags = 0;
  497. if (!hardware_locked)
  498. spin_lock_irqsave(&ha->hardware_lock, flags);
  499. if (ha->fw_dump != NULL) {
  500. qla_printk(KERN_WARNING, ha,
  501. "Firmware has been previously dumped (%p) -- ignoring "
  502. "request...\n", ha->fw_dump);
  503. goto qla2100_fw_dump_failed;
  504. }
  505. /* Allocate (large) dump buffer. */
  506. ha->fw_dump_order = get_order(sizeof(struct qla2100_fw_dump));
  507. ha->fw_dump = (struct qla2100_fw_dump *) __get_free_pages(GFP_ATOMIC,
  508. ha->fw_dump_order);
  509. if (ha->fw_dump == NULL) {
  510. qla_printk(KERN_WARNING, ha,
  511. "Unable to allocated memory for firmware dump (%d/%Zd).\n",
  512. ha->fw_dump_order, sizeof(struct qla2100_fw_dump));
  513. goto qla2100_fw_dump_failed;
  514. }
  515. fw = ha->fw_dump;
  516. rval = QLA_SUCCESS;
  517. fw->hccr = RD_REG_WORD(&reg->hccr);
  518. /* Pause RISC. */
  519. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  520. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  521. rval == QLA_SUCCESS; cnt--) {
  522. if (cnt)
  523. udelay(100);
  524. else
  525. rval = QLA_FUNCTION_TIMEOUT;
  526. }
  527. if (rval == QLA_SUCCESS) {
  528. dmp_reg = (uint16_t __iomem *)(reg + 0);
  529. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  530. fw->pbiu_reg[cnt] = RD_REG_WORD(dmp_reg++);
  531. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x10);
  532. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  533. if (cnt == 8) {
  534. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xe0);
  535. }
  536. fw->mailbox_reg[cnt] = RD_REG_WORD(dmp_reg++);
  537. }
  538. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x20);
  539. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  540. fw->dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  541. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  542. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xA0);
  543. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  544. fw->risc_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  545. WRT_REG_WORD(&reg->pcr, 0x2000);
  546. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  547. for (cnt = 0; cnt < sizeof(fw->risc_gp0_reg) / 2; cnt++)
  548. fw->risc_gp0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  549. WRT_REG_WORD(&reg->pcr, 0x2100);
  550. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  551. for (cnt = 0; cnt < sizeof(fw->risc_gp1_reg) / 2; cnt++)
  552. fw->risc_gp1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  553. WRT_REG_WORD(&reg->pcr, 0x2200);
  554. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  555. for (cnt = 0; cnt < sizeof(fw->risc_gp2_reg) / 2; cnt++)
  556. fw->risc_gp2_reg[cnt] = RD_REG_WORD(dmp_reg++);
  557. WRT_REG_WORD(&reg->pcr, 0x2300);
  558. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  559. for (cnt = 0; cnt < sizeof(fw->risc_gp3_reg) / 2; cnt++)
  560. fw->risc_gp3_reg[cnt] = RD_REG_WORD(dmp_reg++);
  561. WRT_REG_WORD(&reg->pcr, 0x2400);
  562. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  563. for (cnt = 0; cnt < sizeof(fw->risc_gp4_reg) / 2; cnt++)
  564. fw->risc_gp4_reg[cnt] = RD_REG_WORD(dmp_reg++);
  565. WRT_REG_WORD(&reg->pcr, 0x2500);
  566. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  567. for (cnt = 0; cnt < sizeof(fw->risc_gp5_reg) / 2; cnt++)
  568. fw->risc_gp5_reg[cnt] = RD_REG_WORD(dmp_reg++);
  569. WRT_REG_WORD(&reg->pcr, 0x2600);
  570. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  571. for (cnt = 0; cnt < sizeof(fw->risc_gp6_reg) / 2; cnt++)
  572. fw->risc_gp6_reg[cnt] = RD_REG_WORD(dmp_reg++);
  573. WRT_REG_WORD(&reg->pcr, 0x2700);
  574. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  575. for (cnt = 0; cnt < sizeof(fw->risc_gp7_reg) / 2; cnt++)
  576. fw->risc_gp7_reg[cnt] = RD_REG_WORD(dmp_reg++);
  577. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  578. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  579. for (cnt = 0; cnt < sizeof(fw->frame_buf_hdw_reg) / 2; cnt++)
  580. fw->frame_buf_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  581. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  582. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  583. for (cnt = 0; cnt < sizeof(fw->fpm_b0_reg) / 2; cnt++)
  584. fw->fpm_b0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  585. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  586. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  587. for (cnt = 0; cnt < sizeof(fw->fpm_b1_reg) / 2; cnt++)
  588. fw->fpm_b1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  589. /* Reset the ISP. */
  590. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  591. }
  592. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  593. rval == QLA_SUCCESS; cnt--) {
  594. if (cnt)
  595. udelay(100);
  596. else
  597. rval = QLA_FUNCTION_TIMEOUT;
  598. }
  599. /* Pause RISC. */
  600. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  601. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  602. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  603. for (cnt = 30000;
  604. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  605. rval == QLA_SUCCESS; cnt--) {
  606. if (cnt)
  607. udelay(100);
  608. else
  609. rval = QLA_FUNCTION_TIMEOUT;
  610. }
  611. if (rval == QLA_SUCCESS) {
  612. /* Set memory configuration and timing. */
  613. if (IS_QLA2100(ha))
  614. WRT_REG_WORD(&reg->mctr, 0xf1);
  615. else
  616. WRT_REG_WORD(&reg->mctr, 0xf2);
  617. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  618. /* Release RISC. */
  619. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  620. }
  621. }
  622. if (rval == QLA_SUCCESS) {
  623. /* Get RISC SRAM. */
  624. risc_address = 0x1000;
  625. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  626. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  627. }
  628. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  629. cnt++, risc_address++) {
  630. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  631. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  632. for (timer = 6000000; timer != 0; timer--) {
  633. /* Check for pending interrupts. */
  634. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  635. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  636. set_bit(MBX_INTERRUPT,
  637. &ha->mbx_cmd_flags);
  638. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  639. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  640. WRT_REG_WORD(&reg->semaphore, 0);
  641. WRT_REG_WORD(&reg->hccr,
  642. HCCR_CLR_RISC_INT);
  643. RD_REG_WORD(&reg->hccr);
  644. break;
  645. }
  646. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  647. RD_REG_WORD(&reg->hccr);
  648. }
  649. udelay(5);
  650. }
  651. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  652. rval = mb0 & MBS_MASK;
  653. fw->risc_ram[cnt] = mb2;
  654. } else {
  655. rval = QLA_FUNCTION_FAILED;
  656. }
  657. }
  658. if (rval != QLA_SUCCESS) {
  659. qla_printk(KERN_WARNING, ha,
  660. "Failed to dump firmware (%x)!!!\n", rval);
  661. free_pages((unsigned long)ha->fw_dump, ha->fw_dump_order);
  662. ha->fw_dump = NULL;
  663. } else {
  664. qla_printk(KERN_INFO, ha,
  665. "Firmware dump saved to temp buffer (%ld/%p).\n",
  666. ha->host_no, ha->fw_dump);
  667. }
  668. qla2100_fw_dump_failed:
  669. if (!hardware_locked)
  670. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  671. }
  672. /**
  673. * qla2100_ascii_fw_dump() - Converts a binary firmware dump to ASCII.
  674. * @ha: HA context
  675. */
  676. void
  677. qla2100_ascii_fw_dump(scsi_qla_host_t *ha)
  678. {
  679. uint32_t cnt;
  680. char *uiter;
  681. char fw_info[30];
  682. struct qla2100_fw_dump *fw;
  683. uiter = ha->fw_dump_buffer;
  684. fw = ha->fw_dump;
  685. qla_uprintf(&uiter, "%s Firmware Version %s\n", ha->model_number,
  686. ha->isp_ops.fw_version_str(ha, fw_info));
  687. qla_uprintf(&uiter, "\n[==>BEG]\n");
  688. qla_uprintf(&uiter, "HCCR Register:\n%04x\n\n", fw->hccr);
  689. qla_uprintf(&uiter, "PBIU Registers:");
  690. for (cnt = 0; cnt < sizeof (fw->pbiu_reg) / 2; cnt++) {
  691. if (cnt % 8 == 0) {
  692. qla_uprintf(&uiter, "\n");
  693. }
  694. qla_uprintf(&uiter, "%04x ", fw->pbiu_reg[cnt]);
  695. }
  696. qla_uprintf(&uiter, "\n\nMailbox Registers:");
  697. for (cnt = 0; cnt < sizeof (fw->mailbox_reg) / 2; cnt++) {
  698. if (cnt % 8 == 0) {
  699. qla_uprintf(&uiter, "\n");
  700. }
  701. qla_uprintf(&uiter, "%04x ", fw->mailbox_reg[cnt]);
  702. }
  703. qla_uprintf(&uiter, "\n\nDMA Registers:");
  704. for (cnt = 0; cnt < sizeof (fw->dma_reg) / 2; cnt++) {
  705. if (cnt % 8 == 0) {
  706. qla_uprintf(&uiter, "\n");
  707. }
  708. qla_uprintf(&uiter, "%04x ", fw->dma_reg[cnt]);
  709. }
  710. qla_uprintf(&uiter, "\n\nRISC Hardware Registers:");
  711. for (cnt = 0; cnt < sizeof (fw->risc_hdw_reg) / 2; cnt++) {
  712. if (cnt % 8 == 0) {
  713. qla_uprintf(&uiter, "\n");
  714. }
  715. qla_uprintf(&uiter, "%04x ", fw->risc_hdw_reg[cnt]);
  716. }
  717. qla_uprintf(&uiter, "\n\nRISC GP0 Registers:");
  718. for (cnt = 0; cnt < sizeof (fw->risc_gp0_reg) / 2; cnt++) {
  719. if (cnt % 8 == 0) {
  720. qla_uprintf(&uiter, "\n");
  721. }
  722. qla_uprintf(&uiter, "%04x ", fw->risc_gp0_reg[cnt]);
  723. }
  724. qla_uprintf(&uiter, "\n\nRISC GP1 Registers:");
  725. for (cnt = 0; cnt < sizeof (fw->risc_gp1_reg) / 2; cnt++) {
  726. if (cnt % 8 == 0) {
  727. qla_uprintf(&uiter, "\n");
  728. }
  729. qla_uprintf(&uiter, "%04x ", fw->risc_gp1_reg[cnt]);
  730. }
  731. qla_uprintf(&uiter, "\n\nRISC GP2 Registers:");
  732. for (cnt = 0; cnt < sizeof (fw->risc_gp2_reg) / 2; cnt++) {
  733. if (cnt % 8 == 0) {
  734. qla_uprintf(&uiter, "\n");
  735. }
  736. qla_uprintf(&uiter, "%04x ", fw->risc_gp2_reg[cnt]);
  737. }
  738. qla_uprintf(&uiter, "\n\nRISC GP3 Registers:");
  739. for (cnt = 0; cnt < sizeof (fw->risc_gp3_reg) / 2; cnt++) {
  740. if (cnt % 8 == 0) {
  741. qla_uprintf(&uiter, "\n");
  742. }
  743. qla_uprintf(&uiter, "%04x ", fw->risc_gp3_reg[cnt]);
  744. }
  745. qla_uprintf(&uiter, "\n\nRISC GP4 Registers:");
  746. for (cnt = 0; cnt < sizeof (fw->risc_gp4_reg) / 2; cnt++) {
  747. if (cnt % 8 == 0) {
  748. qla_uprintf(&uiter, "\n");
  749. }
  750. qla_uprintf(&uiter, "%04x ", fw->risc_gp4_reg[cnt]);
  751. }
  752. qla_uprintf(&uiter, "\n\nRISC GP5 Registers:");
  753. for (cnt = 0; cnt < sizeof (fw->risc_gp5_reg) / 2; cnt++) {
  754. if (cnt % 8 == 0) {
  755. qla_uprintf(&uiter, "\n");
  756. }
  757. qla_uprintf(&uiter, "%04x ", fw->risc_gp5_reg[cnt]);
  758. }
  759. qla_uprintf(&uiter, "\n\nRISC GP6 Registers:");
  760. for (cnt = 0; cnt < sizeof (fw->risc_gp6_reg) / 2; cnt++) {
  761. if (cnt % 8 == 0) {
  762. qla_uprintf(&uiter, "\n");
  763. }
  764. qla_uprintf(&uiter, "%04x ", fw->risc_gp6_reg[cnt]);
  765. }
  766. qla_uprintf(&uiter, "\n\nRISC GP7 Registers:");
  767. for (cnt = 0; cnt < sizeof (fw->risc_gp7_reg) / 2; cnt++) {
  768. if (cnt % 8 == 0) {
  769. qla_uprintf(&uiter, "\n");
  770. }
  771. qla_uprintf(&uiter, "%04x ", fw->risc_gp7_reg[cnt]);
  772. }
  773. qla_uprintf(&uiter, "\n\nFrame Buffer Hardware Registers:");
  774. for (cnt = 0; cnt < sizeof (fw->frame_buf_hdw_reg) / 2; cnt++) {
  775. if (cnt % 8 == 0) {
  776. qla_uprintf(&uiter, "\n");
  777. }
  778. qla_uprintf(&uiter, "%04x ", fw->frame_buf_hdw_reg[cnt]);
  779. }
  780. qla_uprintf(&uiter, "\n\nFPM B0 Registers:");
  781. for (cnt = 0; cnt < sizeof (fw->fpm_b0_reg) / 2; cnt++) {
  782. if (cnt % 8 == 0) {
  783. qla_uprintf(&uiter, "\n");
  784. }
  785. qla_uprintf(&uiter, "%04x ", fw->fpm_b0_reg[cnt]);
  786. }
  787. qla_uprintf(&uiter, "\n\nFPM B1 Registers:");
  788. for (cnt = 0; cnt < sizeof (fw->fpm_b1_reg) / 2; cnt++) {
  789. if (cnt % 8 == 0) {
  790. qla_uprintf(&uiter, "\n");
  791. }
  792. qla_uprintf(&uiter, "%04x ", fw->fpm_b1_reg[cnt]);
  793. }
  794. qla_uprintf(&uiter, "\n\nRISC SRAM:");
  795. for (cnt = 0; cnt < sizeof (fw->risc_ram) / 2; cnt++) {
  796. if (cnt % 8 == 0) {
  797. qla_uprintf(&uiter, "\n%04x: ", cnt + 0x1000);
  798. }
  799. qla_uprintf(&uiter, "%04x ", fw->risc_ram[cnt]);
  800. }
  801. qla_uprintf(&uiter, "\n\n[<==END] ISP Debug Dump.");
  802. return;
  803. }
  804. static int
  805. qla_uprintf(char **uiter, char *fmt, ...)
  806. {
  807. int iter, len;
  808. char buf[128];
  809. va_list args;
  810. va_start(args, fmt);
  811. len = vsprintf(buf, fmt, args);
  812. va_end(args);
  813. for (iter = 0; iter < len; iter++, *uiter += 1)
  814. *uiter[0] = buf[iter];
  815. return (len);
  816. }
  817. void
  818. qla24xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  819. {
  820. int rval;
  821. uint32_t cnt, timer;
  822. uint32_t risc_address;
  823. uint16_t mb[4], wd;
  824. uint32_t stat;
  825. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  826. uint32_t __iomem *dmp_reg;
  827. uint32_t *iter_reg;
  828. uint16_t __iomem *mbx_reg;
  829. unsigned long flags;
  830. struct qla24xx_fw_dump *fw;
  831. uint32_t ext_mem_cnt;
  832. risc_address = ext_mem_cnt = 0;
  833. memset(mb, 0, sizeof(mb));
  834. flags = 0;
  835. if (!hardware_locked)
  836. spin_lock_irqsave(&ha->hardware_lock, flags);
  837. if (!ha->fw_dump24) {
  838. qla_printk(KERN_WARNING, ha,
  839. "No buffer available for dump!!!\n");
  840. goto qla24xx_fw_dump_failed;
  841. }
  842. if (ha->fw_dumped) {
  843. qla_printk(KERN_WARNING, ha,
  844. "Firmware has been previously dumped (%p) -- ignoring "
  845. "request...\n", ha->fw_dump24);
  846. goto qla24xx_fw_dump_failed;
  847. }
  848. fw = (struct qla24xx_fw_dump *) ha->fw_dump24;
  849. rval = QLA_SUCCESS;
  850. fw->host_status = RD_REG_DWORD(&reg->host_status);
  851. /* Pause RISC. */
  852. if ((RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0) {
  853. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET |
  854. HCCRX_CLR_HOST_INT);
  855. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  856. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  857. for (cnt = 30000;
  858. (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  859. rval == QLA_SUCCESS; cnt--) {
  860. if (cnt)
  861. udelay(100);
  862. else
  863. rval = QLA_FUNCTION_TIMEOUT;
  864. }
  865. }
  866. if (rval == QLA_SUCCESS) {
  867. /* Host interface registers. */
  868. dmp_reg = (uint32_t __iomem *)(reg + 0);
  869. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  870. fw->host_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  871. /* Disable interrupts. */
  872. WRT_REG_DWORD(&reg->ictrl, 0);
  873. RD_REG_DWORD(&reg->ictrl);
  874. /* Shadow registers. */
  875. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  876. RD_REG_DWORD(&reg->iobase_addr);
  877. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  878. WRT_REG_DWORD(dmp_reg, 0xB0000000);
  879. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  880. fw->shadow_reg[0] = RD_REG_DWORD(dmp_reg);
  881. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  882. WRT_REG_DWORD(dmp_reg, 0xB0100000);
  883. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  884. fw->shadow_reg[1] = RD_REG_DWORD(dmp_reg);
  885. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  886. WRT_REG_DWORD(dmp_reg, 0xB0200000);
  887. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  888. fw->shadow_reg[2] = RD_REG_DWORD(dmp_reg);
  889. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  890. WRT_REG_DWORD(dmp_reg, 0xB0300000);
  891. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  892. fw->shadow_reg[3] = RD_REG_DWORD(dmp_reg);
  893. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  894. WRT_REG_DWORD(dmp_reg, 0xB0400000);
  895. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  896. fw->shadow_reg[4] = RD_REG_DWORD(dmp_reg);
  897. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  898. WRT_REG_DWORD(dmp_reg, 0xB0500000);
  899. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  900. fw->shadow_reg[5] = RD_REG_DWORD(dmp_reg);
  901. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  902. WRT_REG_DWORD(dmp_reg, 0xB0600000);
  903. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  904. fw->shadow_reg[6] = RD_REG_DWORD(dmp_reg);
  905. /* Mailbox registers. */
  906. mbx_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  907. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  908. fw->mailbox_reg[cnt] = RD_REG_WORD(mbx_reg++);
  909. /* Transfer sequence registers. */
  910. iter_reg = fw->xseq_gp_reg;
  911. WRT_REG_DWORD(&reg->iobase_addr, 0xBF00);
  912. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  913. for (cnt = 0; cnt < 16; cnt++)
  914. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  915. WRT_REG_DWORD(&reg->iobase_addr, 0xBF10);
  916. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  917. for (cnt = 0; cnt < 16; cnt++)
  918. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  919. WRT_REG_DWORD(&reg->iobase_addr, 0xBF20);
  920. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  921. for (cnt = 0; cnt < 16; cnt++)
  922. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  923. WRT_REG_DWORD(&reg->iobase_addr, 0xBF30);
  924. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  925. for (cnt = 0; cnt < 16; cnt++)
  926. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  927. WRT_REG_DWORD(&reg->iobase_addr, 0xBF40);
  928. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  929. for (cnt = 0; cnt < 16; cnt++)
  930. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  931. WRT_REG_DWORD(&reg->iobase_addr, 0xBF50);
  932. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  933. for (cnt = 0; cnt < 16; cnt++)
  934. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  935. WRT_REG_DWORD(&reg->iobase_addr, 0xBF60);
  936. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  937. for (cnt = 0; cnt < 16; cnt++)
  938. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  939. WRT_REG_DWORD(&reg->iobase_addr, 0xBF70);
  940. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  941. for (cnt = 0; cnt < 16; cnt++)
  942. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  943. WRT_REG_DWORD(&reg->iobase_addr, 0xBFE0);
  944. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  945. for (cnt = 0; cnt < sizeof(fw->xseq_0_reg) / 4; cnt++)
  946. fw->xseq_0_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  947. WRT_REG_DWORD(&reg->iobase_addr, 0xBFF0);
  948. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  949. for (cnt = 0; cnt < sizeof(fw->xseq_1_reg) / 4; cnt++)
  950. fw->xseq_1_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  951. /* Receive sequence registers. */
  952. iter_reg = fw->rseq_gp_reg;
  953. WRT_REG_DWORD(&reg->iobase_addr, 0xFF00);
  954. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  955. for (cnt = 0; cnt < 16; cnt++)
  956. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  957. WRT_REG_DWORD(&reg->iobase_addr, 0xFF10);
  958. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  959. for (cnt = 0; cnt < 16; cnt++)
  960. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  961. WRT_REG_DWORD(&reg->iobase_addr, 0xFF20);
  962. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  963. for (cnt = 0; cnt < 16; cnt++)
  964. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  965. WRT_REG_DWORD(&reg->iobase_addr, 0xFF30);
  966. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  967. for (cnt = 0; cnt < 16; cnt++)
  968. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  969. WRT_REG_DWORD(&reg->iobase_addr, 0xFF40);
  970. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  971. for (cnt = 0; cnt < 16; cnt++)
  972. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  973. WRT_REG_DWORD(&reg->iobase_addr, 0xFF50);
  974. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  975. for (cnt = 0; cnt < 16; cnt++)
  976. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  977. WRT_REG_DWORD(&reg->iobase_addr, 0xFF60);
  978. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  979. for (cnt = 0; cnt < 16; cnt++)
  980. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  981. WRT_REG_DWORD(&reg->iobase_addr, 0xFF70);
  982. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  983. for (cnt = 0; cnt < 16; cnt++)
  984. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  985. WRT_REG_DWORD(&reg->iobase_addr, 0xFFD0);
  986. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  987. for (cnt = 0; cnt < sizeof(fw->rseq_0_reg) / 4; cnt++)
  988. fw->rseq_0_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  989. WRT_REG_DWORD(&reg->iobase_addr, 0xFFE0);
  990. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  991. for (cnt = 0; cnt < sizeof(fw->rseq_1_reg) / 4; cnt++)
  992. fw->rseq_1_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  993. WRT_REG_DWORD(&reg->iobase_addr, 0xFFF0);
  994. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  995. for (cnt = 0; cnt < sizeof(fw->rseq_2_reg) / 4; cnt++)
  996. fw->rseq_2_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  997. /* Command DMA registers. */
  998. WRT_REG_DWORD(&reg->iobase_addr, 0x7100);
  999. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1000. for (cnt = 0; cnt < sizeof(fw->cmd_dma_reg) / 4; cnt++)
  1001. fw->cmd_dma_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  1002. /* Queues. */
  1003. iter_reg = fw->req0_dma_reg;
  1004. WRT_REG_DWORD(&reg->iobase_addr, 0x7200);
  1005. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1006. for (cnt = 0; cnt < 8; cnt++)
  1007. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1008. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  1009. for (cnt = 0; cnt < 7; cnt++)
  1010. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1011. iter_reg = fw->resp0_dma_reg;
  1012. WRT_REG_DWORD(&reg->iobase_addr, 0x7300);
  1013. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1014. for (cnt = 0; cnt < 8; cnt++)
  1015. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1016. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  1017. for (cnt = 0; cnt < 7; cnt++)
  1018. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1019. iter_reg = fw->req1_dma_reg;
  1020. WRT_REG_DWORD(&reg->iobase_addr, 0x7400);
  1021. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1022. for (cnt = 0; cnt < 8; cnt++)
  1023. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1024. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  1025. for (cnt = 0; cnt < 7; cnt++)
  1026. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1027. /* Transmit DMA registers. */
  1028. iter_reg = fw->xmt0_dma_reg;
  1029. WRT_REG_DWORD(&reg->iobase_addr, 0x7600);
  1030. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1031. for (cnt = 0; cnt < 16; cnt++)
  1032. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1033. WRT_REG_DWORD(&reg->iobase_addr, 0x7610);
  1034. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1035. for (cnt = 0; cnt < 16; cnt++)
  1036. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1037. iter_reg = fw->xmt1_dma_reg;
  1038. WRT_REG_DWORD(&reg->iobase_addr, 0x7620);
  1039. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1040. for (cnt = 0; cnt < 16; cnt++)
  1041. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1042. WRT_REG_DWORD(&reg->iobase_addr, 0x7630);
  1043. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1044. for (cnt = 0; cnt < 16; cnt++)
  1045. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1046. iter_reg = fw->xmt2_dma_reg;
  1047. WRT_REG_DWORD(&reg->iobase_addr, 0x7640);
  1048. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1049. for (cnt = 0; cnt < 16; cnt++)
  1050. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1051. WRT_REG_DWORD(&reg->iobase_addr, 0x7650);
  1052. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1053. for (cnt = 0; cnt < 16; cnt++)
  1054. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1055. iter_reg = fw->xmt3_dma_reg;
  1056. WRT_REG_DWORD(&reg->iobase_addr, 0x7660);
  1057. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1058. for (cnt = 0; cnt < 16; cnt++)
  1059. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1060. WRT_REG_DWORD(&reg->iobase_addr, 0x7670);
  1061. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1062. for (cnt = 0; cnt < 16; cnt++)
  1063. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1064. iter_reg = fw->xmt4_dma_reg;
  1065. WRT_REG_DWORD(&reg->iobase_addr, 0x7680);
  1066. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1067. for (cnt = 0; cnt < 16; cnt++)
  1068. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1069. WRT_REG_DWORD(&reg->iobase_addr, 0x7690);
  1070. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1071. for (cnt = 0; cnt < 16; cnt++)
  1072. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1073. WRT_REG_DWORD(&reg->iobase_addr, 0x76A0);
  1074. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1075. for (cnt = 0; cnt < sizeof(fw->xmt_data_dma_reg) / 4; cnt++)
  1076. fw->xmt_data_dma_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  1077. /* Receive DMA registers. */
  1078. iter_reg = fw->rcvt0_data_dma_reg;
  1079. WRT_REG_DWORD(&reg->iobase_addr, 0x7700);
  1080. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1081. for (cnt = 0; cnt < 16; cnt++)
  1082. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1083. WRT_REG_DWORD(&reg->iobase_addr, 0x7710);
  1084. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1085. for (cnt = 0; cnt < 16; cnt++)
  1086. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1087. iter_reg = fw->rcvt1_data_dma_reg;
  1088. WRT_REG_DWORD(&reg->iobase_addr, 0x7720);
  1089. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1090. for (cnt = 0; cnt < 16; cnt++)
  1091. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1092. WRT_REG_DWORD(&reg->iobase_addr, 0x7730);
  1093. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1094. for (cnt = 0; cnt < 16; cnt++)
  1095. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1096. /* RISC registers. */
  1097. iter_reg = fw->risc_gp_reg;
  1098. WRT_REG_DWORD(&reg->iobase_addr, 0x0F00);
  1099. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1100. for (cnt = 0; cnt < 16; cnt++)
  1101. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1102. WRT_REG_DWORD(&reg->iobase_addr, 0x0F10);
  1103. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1104. for (cnt = 0; cnt < 16; cnt++)
  1105. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1106. WRT_REG_DWORD(&reg->iobase_addr, 0x0F20);
  1107. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1108. for (cnt = 0; cnt < 16; cnt++)
  1109. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1110. WRT_REG_DWORD(&reg->iobase_addr, 0x0F30);
  1111. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1112. for (cnt = 0; cnt < 16; cnt++)
  1113. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1114. WRT_REG_DWORD(&reg->iobase_addr, 0x0F40);
  1115. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1116. for (cnt = 0; cnt < 16; cnt++)
  1117. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1118. WRT_REG_DWORD(&reg->iobase_addr, 0x0F50);
  1119. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1120. for (cnt = 0; cnt < 16; cnt++)
  1121. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1122. WRT_REG_DWORD(&reg->iobase_addr, 0x0F60);
  1123. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1124. for (cnt = 0; cnt < 16; cnt++)
  1125. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1126. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1127. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1128. for (cnt = 0; cnt < 16; cnt++)
  1129. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1130. /* Local memory controller registers. */
  1131. iter_reg = fw->lmc_reg;
  1132. WRT_REG_DWORD(&reg->iobase_addr, 0x3000);
  1133. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1134. for (cnt = 0; cnt < 16; cnt++)
  1135. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1136. WRT_REG_DWORD(&reg->iobase_addr, 0x3010);
  1137. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1138. for (cnt = 0; cnt < 16; cnt++)
  1139. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1140. WRT_REG_DWORD(&reg->iobase_addr, 0x3020);
  1141. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1142. for (cnt = 0; cnt < 16; cnt++)
  1143. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1144. WRT_REG_DWORD(&reg->iobase_addr, 0x3030);
  1145. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1146. for (cnt = 0; cnt < 16; cnt++)
  1147. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1148. WRT_REG_DWORD(&reg->iobase_addr, 0x3040);
  1149. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1150. for (cnt = 0; cnt < 16; cnt++)
  1151. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1152. WRT_REG_DWORD(&reg->iobase_addr, 0x3050);
  1153. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1154. for (cnt = 0; cnt < 16; cnt++)
  1155. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1156. WRT_REG_DWORD(&reg->iobase_addr, 0x3060);
  1157. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1158. for (cnt = 0; cnt < 16; cnt++)
  1159. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1160. /* Fibre Protocol Module registers. */
  1161. iter_reg = fw->fpm_hdw_reg;
  1162. WRT_REG_DWORD(&reg->iobase_addr, 0x4000);
  1163. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1164. for (cnt = 0; cnt < 16; cnt++)
  1165. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1166. WRT_REG_DWORD(&reg->iobase_addr, 0x4010);
  1167. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1168. for (cnt = 0; cnt < 16; cnt++)
  1169. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1170. WRT_REG_DWORD(&reg->iobase_addr, 0x4020);
  1171. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1172. for (cnt = 0; cnt < 16; cnt++)
  1173. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1174. WRT_REG_DWORD(&reg->iobase_addr, 0x4030);
  1175. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1176. for (cnt = 0; cnt < 16; cnt++)
  1177. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1178. WRT_REG_DWORD(&reg->iobase_addr, 0x4040);
  1179. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1180. for (cnt = 0; cnt < 16; cnt++)
  1181. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1182. WRT_REG_DWORD(&reg->iobase_addr, 0x4050);
  1183. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1184. for (cnt = 0; cnt < 16; cnt++)
  1185. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1186. WRT_REG_DWORD(&reg->iobase_addr, 0x4060);
  1187. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1188. for (cnt = 0; cnt < 16; cnt++)
  1189. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1190. WRT_REG_DWORD(&reg->iobase_addr, 0x4070);
  1191. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1192. for (cnt = 0; cnt < 16; cnt++)
  1193. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1194. WRT_REG_DWORD(&reg->iobase_addr, 0x4080);
  1195. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1196. for (cnt = 0; cnt < 16; cnt++)
  1197. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1198. WRT_REG_DWORD(&reg->iobase_addr, 0x4090);
  1199. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1200. for (cnt = 0; cnt < 16; cnt++)
  1201. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1202. WRT_REG_DWORD(&reg->iobase_addr, 0x40A0);
  1203. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1204. for (cnt = 0; cnt < 16; cnt++)
  1205. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1206. WRT_REG_DWORD(&reg->iobase_addr, 0x40B0);
  1207. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1208. for (cnt = 0; cnt < 16; cnt++)
  1209. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1210. /* Frame Buffer registers. */
  1211. iter_reg = fw->fb_hdw_reg;
  1212. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1213. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1214. for (cnt = 0; cnt < 16; cnt++)
  1215. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1216. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1217. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1218. for (cnt = 0; cnt < 16; cnt++)
  1219. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1220. WRT_REG_DWORD(&reg->iobase_addr, 0x6020);
  1221. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1222. for (cnt = 0; cnt < 16; cnt++)
  1223. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1224. WRT_REG_DWORD(&reg->iobase_addr, 0x6030);
  1225. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1226. for (cnt = 0; cnt < 16; cnt++)
  1227. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1228. WRT_REG_DWORD(&reg->iobase_addr, 0x6040);
  1229. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1230. for (cnt = 0; cnt < 16; cnt++)
  1231. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1232. WRT_REG_DWORD(&reg->iobase_addr, 0x6100);
  1233. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1234. for (cnt = 0; cnt < 16; cnt++)
  1235. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1236. WRT_REG_DWORD(&reg->iobase_addr, 0x6130);
  1237. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1238. for (cnt = 0; cnt < 16; cnt++)
  1239. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1240. WRT_REG_DWORD(&reg->iobase_addr, 0x6150);
  1241. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1242. for (cnt = 0; cnt < 16; cnt++)
  1243. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1244. WRT_REG_DWORD(&reg->iobase_addr, 0x6170);
  1245. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1246. for (cnt = 0; cnt < 16; cnt++)
  1247. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1248. WRT_REG_DWORD(&reg->iobase_addr, 0x6190);
  1249. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1250. for (cnt = 0; cnt < 16; cnt++)
  1251. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1252. WRT_REG_DWORD(&reg->iobase_addr, 0x61B0);
  1253. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1254. for (cnt = 0; cnt < 16; cnt++)
  1255. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1256. /* Reset RISC. */
  1257. WRT_REG_DWORD(&reg->ctrl_status,
  1258. CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  1259. for (cnt = 0; cnt < 30000; cnt++) {
  1260. if ((RD_REG_DWORD(&reg->ctrl_status) &
  1261. CSRX_DMA_ACTIVE) == 0)
  1262. break;
  1263. udelay(10);
  1264. }
  1265. WRT_REG_DWORD(&reg->ctrl_status,
  1266. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  1267. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  1268. udelay(100);
  1269. /* Wait for firmware to complete NVRAM accesses. */
  1270. mb[0] = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  1271. for (cnt = 10000 ; cnt && mb[0]; cnt--) {
  1272. udelay(5);
  1273. mb[0] = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  1274. barrier();
  1275. }
  1276. /* Wait for soft-reset to complete. */
  1277. for (cnt = 0; cnt < 30000; cnt++) {
  1278. if ((RD_REG_DWORD(&reg->ctrl_status) &
  1279. CSRX_ISP_SOFT_RESET) == 0)
  1280. break;
  1281. udelay(10);
  1282. }
  1283. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1284. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  1285. }
  1286. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  1287. rval == QLA_SUCCESS; cnt--) {
  1288. if (cnt)
  1289. udelay(100);
  1290. else
  1291. rval = QLA_FUNCTION_TIMEOUT;
  1292. }
  1293. /* Memory. */
  1294. if (rval == QLA_SUCCESS) {
  1295. /* Code RAM. */
  1296. risc_address = 0x20000;
  1297. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  1298. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1299. }
  1300. for (cnt = 0; cnt < sizeof(fw->code_ram) / 4 && rval == QLA_SUCCESS;
  1301. cnt++, risc_address++) {
  1302. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  1303. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  1304. RD_REG_WORD(&reg->mailbox8);
  1305. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  1306. for (timer = 6000000; timer; timer--) {
  1307. /* Check for pending interrupts. */
  1308. stat = RD_REG_DWORD(&reg->host_status);
  1309. if (stat & HSRX_RISC_INT) {
  1310. stat &= 0xff;
  1311. if (stat == 0x1 || stat == 0x2 ||
  1312. stat == 0x10 || stat == 0x11) {
  1313. set_bit(MBX_INTERRUPT,
  1314. &ha->mbx_cmd_flags);
  1315. mb[0] = RD_REG_WORD(&reg->mailbox0);
  1316. mb[2] = RD_REG_WORD(&reg->mailbox2);
  1317. mb[3] = RD_REG_WORD(&reg->mailbox3);
  1318. WRT_REG_DWORD(&reg->hccr,
  1319. HCCRX_CLR_RISC_INT);
  1320. RD_REG_DWORD(&reg->hccr);
  1321. break;
  1322. }
  1323. /* Clear this intr; it wasn't a mailbox intr */
  1324. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  1325. RD_REG_DWORD(&reg->hccr);
  1326. }
  1327. udelay(5);
  1328. }
  1329. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  1330. rval = mb[0] & MBS_MASK;
  1331. fw->code_ram[cnt] = (mb[3] << 16) | mb[2];
  1332. } else {
  1333. rval = QLA_FUNCTION_FAILED;
  1334. }
  1335. }
  1336. if (rval == QLA_SUCCESS) {
  1337. /* External Memory. */
  1338. risc_address = 0x100000;
  1339. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  1340. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  1341. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1342. }
  1343. for (cnt = 0; cnt < ext_mem_cnt && rval == QLA_SUCCESS;
  1344. cnt++, risc_address++) {
  1345. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  1346. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  1347. RD_REG_WORD(&reg->mailbox8);
  1348. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  1349. for (timer = 6000000; timer; timer--) {
  1350. /* Check for pending interrupts. */
  1351. stat = RD_REG_DWORD(&reg->host_status);
  1352. if (stat & HSRX_RISC_INT) {
  1353. stat &= 0xff;
  1354. if (stat == 0x1 || stat == 0x2 ||
  1355. stat == 0x10 || stat == 0x11) {
  1356. set_bit(MBX_INTERRUPT,
  1357. &ha->mbx_cmd_flags);
  1358. mb[0] = RD_REG_WORD(&reg->mailbox0);
  1359. mb[2] = RD_REG_WORD(&reg->mailbox2);
  1360. mb[3] = RD_REG_WORD(&reg->mailbox3);
  1361. WRT_REG_DWORD(&reg->hccr,
  1362. HCCRX_CLR_RISC_INT);
  1363. RD_REG_DWORD(&reg->hccr);
  1364. break;
  1365. }
  1366. /* Clear this intr; it wasn't a mailbox intr */
  1367. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  1368. RD_REG_DWORD(&reg->hccr);
  1369. }
  1370. udelay(5);
  1371. }
  1372. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  1373. rval = mb[0] & MBS_MASK;
  1374. fw->ext_mem[cnt] = (mb[3] << 16) | mb[2];
  1375. } else {
  1376. rval = QLA_FUNCTION_FAILED;
  1377. }
  1378. }
  1379. if (rval != QLA_SUCCESS) {
  1380. qla_printk(KERN_WARNING, ha,
  1381. "Failed to dump firmware (%x)!!!\n", rval);
  1382. ha->fw_dumped = 0;
  1383. } else {
  1384. qla_printk(KERN_INFO, ha,
  1385. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1386. ha->host_no, ha->fw_dump24);
  1387. ha->fw_dumped = 1;
  1388. }
  1389. qla24xx_fw_dump_failed:
  1390. if (!hardware_locked)
  1391. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1392. }
  1393. void
  1394. qla24xx_ascii_fw_dump(scsi_qla_host_t *ha)
  1395. {
  1396. uint32_t cnt;
  1397. char *uiter;
  1398. struct qla24xx_fw_dump *fw;
  1399. uint32_t ext_mem_cnt;
  1400. uiter = ha->fw_dump_buffer;
  1401. fw = ha->fw_dump24;
  1402. qla_uprintf(&uiter, "ISP FW Version %d.%02d.%02d Attributes %04x\n",
  1403. ha->fw_major_version, ha->fw_minor_version,
  1404. ha->fw_subminor_version, ha->fw_attributes);
  1405. qla_uprintf(&uiter, "\nR2H Status Register\n%04x\n", fw->host_status);
  1406. qla_uprintf(&uiter, "\nHost Interface Registers");
  1407. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++) {
  1408. if (cnt % 8 == 0)
  1409. qla_uprintf(&uiter, "\n");
  1410. qla_uprintf(&uiter, "%08x ", fw->host_reg[cnt]);
  1411. }
  1412. qla_uprintf(&uiter, "\n\nShadow Registers");
  1413. for (cnt = 0; cnt < sizeof(fw->shadow_reg) / 4; cnt++) {
  1414. if (cnt % 8 == 0)
  1415. qla_uprintf(&uiter, "\n");
  1416. qla_uprintf(&uiter, "%08x ", fw->shadow_reg[cnt]);
  1417. }
  1418. qla_uprintf(&uiter, "\n\nMailbox Registers");
  1419. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++) {
  1420. if (cnt % 8 == 0)
  1421. qla_uprintf(&uiter, "\n");
  1422. qla_uprintf(&uiter, "%08x ", fw->mailbox_reg[cnt]);
  1423. }
  1424. qla_uprintf(&uiter, "\n\nXSEQ GP Registers");
  1425. for (cnt = 0; cnt < sizeof(fw->xseq_gp_reg) / 4; cnt++) {
  1426. if (cnt % 8 == 0)
  1427. qla_uprintf(&uiter, "\n");
  1428. qla_uprintf(&uiter, "%08x ", fw->xseq_gp_reg[cnt]);
  1429. }
  1430. qla_uprintf(&uiter, "\n\nXSEQ-0 Registers");
  1431. for (cnt = 0; cnt < sizeof(fw->xseq_0_reg) / 4; cnt++) {
  1432. if (cnt % 8 == 0)
  1433. qla_uprintf(&uiter, "\n");
  1434. qla_uprintf(&uiter, "%08x ", fw->xseq_0_reg[cnt]);
  1435. }
  1436. qla_uprintf(&uiter, "\n\nXSEQ-1 Registers");
  1437. for (cnt = 0; cnt < sizeof(fw->xseq_1_reg) / 4; cnt++) {
  1438. if (cnt % 8 == 0)
  1439. qla_uprintf(&uiter, "\n");
  1440. qla_uprintf(&uiter, "%08x ", fw->xseq_1_reg[cnt]);
  1441. }
  1442. qla_uprintf(&uiter, "\n\nRSEQ GP Registers");
  1443. for (cnt = 0; cnt < sizeof(fw->rseq_gp_reg) / 4; cnt++) {
  1444. if (cnt % 8 == 0)
  1445. qla_uprintf(&uiter, "\n");
  1446. qla_uprintf(&uiter, "%08x ", fw->rseq_gp_reg[cnt]);
  1447. }
  1448. qla_uprintf(&uiter, "\n\nRSEQ-0 Registers");
  1449. for (cnt = 0; cnt < sizeof(fw->rseq_0_reg) / 4; cnt++) {
  1450. if (cnt % 8 == 0)
  1451. qla_uprintf(&uiter, "\n");
  1452. qla_uprintf(&uiter, "%08x ", fw->rseq_0_reg[cnt]);
  1453. }
  1454. qla_uprintf(&uiter, "\n\nRSEQ-1 Registers");
  1455. for (cnt = 0; cnt < sizeof(fw->rseq_1_reg) / 4; cnt++) {
  1456. if (cnt % 8 == 0)
  1457. qla_uprintf(&uiter, "\n");
  1458. qla_uprintf(&uiter, "%08x ", fw->rseq_1_reg[cnt]);
  1459. }
  1460. qla_uprintf(&uiter, "\n\nRSEQ-2 Registers");
  1461. for (cnt = 0; cnt < sizeof(fw->rseq_2_reg) / 4; cnt++) {
  1462. if (cnt % 8 == 0)
  1463. qla_uprintf(&uiter, "\n");
  1464. qla_uprintf(&uiter, "%08x ", fw->rseq_2_reg[cnt]);
  1465. }
  1466. qla_uprintf(&uiter, "\n\nCommand DMA Registers");
  1467. for (cnt = 0; cnt < sizeof(fw->cmd_dma_reg) / 4; cnt++) {
  1468. if (cnt % 8 == 0)
  1469. qla_uprintf(&uiter, "\n");
  1470. qla_uprintf(&uiter, "%08x ", fw->cmd_dma_reg[cnt]);
  1471. }
  1472. qla_uprintf(&uiter, "\n\nRequest0 Queue DMA Channel Registers");
  1473. for (cnt = 0; cnt < sizeof(fw->req0_dma_reg) / 4; cnt++) {
  1474. if (cnt % 8 == 0)
  1475. qla_uprintf(&uiter, "\n");
  1476. qla_uprintf(&uiter, "%08x ", fw->req0_dma_reg[cnt]);
  1477. }
  1478. qla_uprintf(&uiter, "\n\nResponse0 Queue DMA Channel Registers");
  1479. for (cnt = 0; cnt < sizeof(fw->resp0_dma_reg) / 4; cnt++) {
  1480. if (cnt % 8 == 0)
  1481. qla_uprintf(&uiter, "\n");
  1482. qla_uprintf(&uiter, "%08x ", fw->resp0_dma_reg[cnt]);
  1483. }
  1484. qla_uprintf(&uiter, "\n\nRequest1 Queue DMA Channel Registers");
  1485. for (cnt = 0; cnt < sizeof(fw->req1_dma_reg) / 4; cnt++) {
  1486. if (cnt % 8 == 0)
  1487. qla_uprintf(&uiter, "\n");
  1488. qla_uprintf(&uiter, "%08x ", fw->req1_dma_reg[cnt]);
  1489. }
  1490. qla_uprintf(&uiter, "\n\nXMT0 Data DMA Registers");
  1491. for (cnt = 0; cnt < sizeof(fw->xmt0_dma_reg) / 4; cnt++) {
  1492. if (cnt % 8 == 0)
  1493. qla_uprintf(&uiter, "\n");
  1494. qla_uprintf(&uiter, "%08x ", fw->xmt0_dma_reg[cnt]);
  1495. }
  1496. qla_uprintf(&uiter, "\n\nXMT1 Data DMA Registers");
  1497. for (cnt = 0; cnt < sizeof(fw->xmt1_dma_reg) / 4; cnt++) {
  1498. if (cnt % 8 == 0)
  1499. qla_uprintf(&uiter, "\n");
  1500. qla_uprintf(&uiter, "%08x ", fw->xmt1_dma_reg[cnt]);
  1501. }
  1502. qla_uprintf(&uiter, "\n\nXMT2 Data DMA Registers");
  1503. for (cnt = 0; cnt < sizeof(fw->xmt2_dma_reg) / 4; cnt++) {
  1504. if (cnt % 8 == 0)
  1505. qla_uprintf(&uiter, "\n");
  1506. qla_uprintf(&uiter, "%08x ", fw->xmt2_dma_reg[cnt]);
  1507. }
  1508. qla_uprintf(&uiter, "\n\nXMT3 Data DMA Registers");
  1509. for (cnt = 0; cnt < sizeof(fw->xmt3_dma_reg) / 4; cnt++) {
  1510. if (cnt % 8 == 0)
  1511. qla_uprintf(&uiter, "\n");
  1512. qla_uprintf(&uiter, "%08x ", fw->xmt3_dma_reg[cnt]);
  1513. }
  1514. qla_uprintf(&uiter, "\n\nXMT4 Data DMA Registers");
  1515. for (cnt = 0; cnt < sizeof(fw->xmt4_dma_reg) / 4; cnt++) {
  1516. if (cnt % 8 == 0)
  1517. qla_uprintf(&uiter, "\n");
  1518. qla_uprintf(&uiter, "%08x ", fw->xmt4_dma_reg[cnt]);
  1519. }
  1520. qla_uprintf(&uiter, "\n\nXMT Data DMA Common Registers");
  1521. for (cnt = 0; cnt < sizeof(fw->xmt_data_dma_reg) / 4; cnt++) {
  1522. if (cnt % 8 == 0)
  1523. qla_uprintf(&uiter, "\n");
  1524. qla_uprintf(&uiter, "%08x ", fw->xmt_data_dma_reg[cnt]);
  1525. }
  1526. qla_uprintf(&uiter, "\n\nRCV Thread 0 Data DMA Registers");
  1527. for (cnt = 0; cnt < sizeof(fw->rcvt0_data_dma_reg) / 4; cnt++) {
  1528. if (cnt % 8 == 0)
  1529. qla_uprintf(&uiter, "\n");
  1530. qla_uprintf(&uiter, "%08x ", fw->rcvt0_data_dma_reg[cnt]);
  1531. }
  1532. qla_uprintf(&uiter, "\n\nRCV Thread 1 Data DMA Registers");
  1533. for (cnt = 0; cnt < sizeof(fw->rcvt1_data_dma_reg) / 4; cnt++) {
  1534. if (cnt % 8 == 0)
  1535. qla_uprintf(&uiter, "\n");
  1536. qla_uprintf(&uiter, "%08x ", fw->rcvt1_data_dma_reg[cnt]);
  1537. }
  1538. qla_uprintf(&uiter, "\n\nRISC GP Registers");
  1539. for (cnt = 0; cnt < sizeof(fw->risc_gp_reg) / 4; cnt++) {
  1540. if (cnt % 8 == 0)
  1541. qla_uprintf(&uiter, "\n");
  1542. qla_uprintf(&uiter, "%08x ", fw->risc_gp_reg[cnt]);
  1543. }
  1544. qla_uprintf(&uiter, "\n\nLMC Registers");
  1545. for (cnt = 0; cnt < sizeof(fw->lmc_reg) / 4; cnt++) {
  1546. if (cnt % 8 == 0)
  1547. qla_uprintf(&uiter, "\n");
  1548. qla_uprintf(&uiter, "%08x ", fw->lmc_reg[cnt]);
  1549. }
  1550. qla_uprintf(&uiter, "\n\nFPM Hardware Registers");
  1551. for (cnt = 0; cnt < sizeof(fw->fpm_hdw_reg) / 4; cnt++) {
  1552. if (cnt % 8 == 0)
  1553. qla_uprintf(&uiter, "\n");
  1554. qla_uprintf(&uiter, "%08x ", fw->fpm_hdw_reg[cnt]);
  1555. }
  1556. qla_uprintf(&uiter, "\n\nFB Hardware Registers");
  1557. for (cnt = 0; cnt < sizeof(fw->fb_hdw_reg) / 4; cnt++) {
  1558. if (cnt % 8 == 0)
  1559. qla_uprintf(&uiter, "\n");
  1560. qla_uprintf(&uiter, "%08x ", fw->fb_hdw_reg[cnt]);
  1561. }
  1562. qla_uprintf(&uiter, "\n\nCode RAM");
  1563. for (cnt = 0; cnt < sizeof (fw->code_ram) / 4; cnt++) {
  1564. if (cnt % 8 == 0) {
  1565. qla_uprintf(&uiter, "\n%08x: ", cnt + 0x20000);
  1566. }
  1567. qla_uprintf(&uiter, "%08x ", fw->code_ram[cnt]);
  1568. }
  1569. qla_uprintf(&uiter, "\n\nExternal Memory");
  1570. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  1571. for (cnt = 0; cnt < ext_mem_cnt; cnt++) {
  1572. if (cnt % 8 == 0) {
  1573. qla_uprintf(&uiter, "\n%08x: ", cnt + 0x100000);
  1574. }
  1575. qla_uprintf(&uiter, "%08x ", fw->ext_mem[cnt]);
  1576. }
  1577. qla_uprintf(&uiter, "\n[<==END] ISP Debug Dump");
  1578. }
  1579. /****************************************************************************/
  1580. /* Driver Debug Functions. */
  1581. /****************************************************************************/
  1582. void
  1583. qla2x00_dump_regs(scsi_qla_host_t *ha)
  1584. {
  1585. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1586. printk("Mailbox registers:\n");
  1587. printk("scsi(%ld): mbox 0 0x%04x \n",
  1588. ha->host_no, RD_MAILBOX_REG(ha, reg, 0));
  1589. printk("scsi(%ld): mbox 1 0x%04x \n",
  1590. ha->host_no, RD_MAILBOX_REG(ha, reg, 1));
  1591. printk("scsi(%ld): mbox 2 0x%04x \n",
  1592. ha->host_no, RD_MAILBOX_REG(ha, reg, 2));
  1593. printk("scsi(%ld): mbox 3 0x%04x \n",
  1594. ha->host_no, RD_MAILBOX_REG(ha, reg, 3));
  1595. printk("scsi(%ld): mbox 4 0x%04x \n",
  1596. ha->host_no, RD_MAILBOX_REG(ha, reg, 4));
  1597. printk("scsi(%ld): mbox 5 0x%04x \n",
  1598. ha->host_no, RD_MAILBOX_REG(ha, reg, 5));
  1599. }
  1600. void
  1601. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1602. {
  1603. uint32_t cnt;
  1604. uint8_t c;
  1605. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1606. "Ah Bh Ch Dh Eh Fh\n");
  1607. printk("----------------------------------------"
  1608. "----------------------\n");
  1609. for (cnt = 0; cnt < size;) {
  1610. c = *b++;
  1611. printk("%02x",(uint32_t) c);
  1612. cnt++;
  1613. if (!(cnt % 16))
  1614. printk("\n");
  1615. else
  1616. printk(" ");
  1617. }
  1618. if (cnt % 16)
  1619. printk("\n");
  1620. }
  1621. /**************************************************************************
  1622. * qla2x00_print_scsi_cmd
  1623. * Dumps out info about the scsi cmd and srb.
  1624. * Input
  1625. * cmd : struct scsi_cmnd
  1626. **************************************************************************/
  1627. void
  1628. qla2x00_print_scsi_cmd(struct scsi_cmnd * cmd)
  1629. {
  1630. int i;
  1631. struct scsi_qla_host *ha;
  1632. srb_t *sp;
  1633. ha = (struct scsi_qla_host *)cmd->device->host->hostdata;
  1634. sp = (srb_t *) cmd->SCp.ptr;
  1635. printk("SCSI Command @=0x%p, Handle=0x%p\n", cmd, cmd->host_scribble);
  1636. printk(" chan=0x%02x, target=0x%02x, lun=0x%02x, cmd_len=0x%02x\n",
  1637. cmd->device->channel, cmd->device->id, cmd->device->lun,
  1638. cmd->cmd_len);
  1639. printk(" CDB: ");
  1640. for (i = 0; i < cmd->cmd_len; i++) {
  1641. printk("0x%02x ", cmd->cmnd[i]);
  1642. }
  1643. printk("\n seg_cnt=%d, allowed=%d, retries=%d\n",
  1644. cmd->use_sg, cmd->allowed, cmd->retries);
  1645. printk(" request buffer=0x%p, request buffer len=0x%x\n",
  1646. cmd->request_buffer, cmd->request_bufflen);
  1647. printk(" tag=%d, transfersize=0x%x\n",
  1648. cmd->tag, cmd->transfersize);
  1649. printk(" serial_number=%lx, SP=%p\n", cmd->serial_number, sp);
  1650. printk(" data direction=%d\n", cmd->sc_data_direction);
  1651. if (!sp)
  1652. return;
  1653. printk(" sp flags=0x%x\n", sp->flags);
  1654. printk(" state=%d\n", sp->state);
  1655. }
  1656. void
  1657. qla2x00_dump_pkt(void *pkt)
  1658. {
  1659. uint32_t i;
  1660. uint8_t *data = (uint8_t *) pkt;
  1661. for (i = 0; i < 64; i++) {
  1662. if (!(i % 4))
  1663. printk("\n%02x: ", i);
  1664. printk("%02x ", data[i]);
  1665. }
  1666. printk("\n");
  1667. }
  1668. #if defined(QL_DEBUG_ROUTINES)
  1669. /*
  1670. * qla2x00_formatted_dump_buffer
  1671. * Prints string plus buffer.
  1672. *
  1673. * Input:
  1674. * string = Null terminated string (no newline at end).
  1675. * buffer = buffer address.
  1676. * wd_size = word size 8, 16, 32 or 64 bits
  1677. * count = number of words.
  1678. */
  1679. void
  1680. qla2x00_formatted_dump_buffer(char *string, uint8_t * buffer,
  1681. uint8_t wd_size, uint32_t count)
  1682. {
  1683. uint32_t cnt;
  1684. uint16_t *buf16;
  1685. uint32_t *buf32;
  1686. if (strcmp(string, "") != 0)
  1687. printk("%s\n",string);
  1688. switch (wd_size) {
  1689. case 8:
  1690. printk(" 0 1 2 3 4 5 6 7 "
  1691. "8 9 Ah Bh Ch Dh Eh Fh\n");
  1692. printk("-----------------------------------------"
  1693. "-------------------------------------\n");
  1694. for (cnt = 1; cnt <= count; cnt++, buffer++) {
  1695. printk("%02x",*buffer);
  1696. if (cnt % 16 == 0)
  1697. printk("\n");
  1698. else
  1699. printk(" ");
  1700. }
  1701. if (cnt % 16 != 0)
  1702. printk("\n");
  1703. break;
  1704. case 16:
  1705. printk(" 0 2 4 6 8 Ah "
  1706. " Ch Eh\n");
  1707. printk("-----------------------------------------"
  1708. "-------------\n");
  1709. buf16 = (uint16_t *) buffer;
  1710. for (cnt = 1; cnt <= count; cnt++, buf16++) {
  1711. printk("%4x",*buf16);
  1712. if (cnt % 8 == 0)
  1713. printk("\n");
  1714. else if (*buf16 < 10)
  1715. printk(" ");
  1716. else
  1717. printk(" ");
  1718. }
  1719. if (cnt % 8 != 0)
  1720. printk("\n");
  1721. break;
  1722. case 32:
  1723. printk(" 0 4 8 Ch\n");
  1724. printk("------------------------------------------\n");
  1725. buf32 = (uint32_t *) buffer;
  1726. for (cnt = 1; cnt <= count; cnt++, buf32++) {
  1727. printk("%8x", *buf32);
  1728. if (cnt % 4 == 0)
  1729. printk("\n");
  1730. else if (*buf32 < 10)
  1731. printk(" ");
  1732. else
  1733. printk(" ");
  1734. }
  1735. if (cnt % 4 != 0)
  1736. printk("\n");
  1737. break;
  1738. default:
  1739. break;
  1740. }
  1741. }
  1742. #endif