pdc_adma.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * pdc_adma.c - Pacific Digital Corporation ADMA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Mark Lord
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; see the file COPYING. If not, write to
  20. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. *
  23. * libata documentation is available via 'make {ps|pdf}docs',
  24. * as Documentation/DocBook/libata.*
  25. *
  26. *
  27. * Supports ATA disks in single-packet ADMA mode.
  28. * Uses PIO for everything else.
  29. *
  30. * TODO: Use ADMA transfers for ATAPI devices, when possible.
  31. * This requires careful attention to a number of quirks of the chip.
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <asm/io.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "pdc_adma"
  47. #define DRV_VERSION "0.03"
  48. /* macro to calculate base address for ATA regs */
  49. #define ADMA_ATA_REGS(base,port_no) ((base) + ((port_no) * 0x40))
  50. /* macro to calculate base address for ADMA regs */
  51. #define ADMA_REGS(base,port_no) ((base) + 0x80 + ((port_no) * 0x20))
  52. enum {
  53. ADMA_PORTS = 2,
  54. ADMA_CPB_BYTES = 40,
  55. ADMA_PRD_BYTES = LIBATA_MAX_PRD * 16,
  56. ADMA_PKT_BYTES = ADMA_CPB_BYTES + ADMA_PRD_BYTES,
  57. ADMA_DMA_BOUNDARY = 0xffffffff,
  58. /* global register offsets */
  59. ADMA_MODE_LOCK = 0x00c7,
  60. /* per-channel register offsets */
  61. ADMA_CONTROL = 0x0000, /* ADMA control */
  62. ADMA_STATUS = 0x0002, /* ADMA status */
  63. ADMA_CPB_COUNT = 0x0004, /* CPB count */
  64. ADMA_CPB_CURRENT = 0x000c, /* current CPB address */
  65. ADMA_CPB_NEXT = 0x000c, /* next CPB address */
  66. ADMA_CPB_LOOKUP = 0x0010, /* CPB lookup table */
  67. ADMA_FIFO_IN = 0x0014, /* input FIFO threshold */
  68. ADMA_FIFO_OUT = 0x0016, /* output FIFO threshold */
  69. /* ADMA_CONTROL register bits */
  70. aNIEN = (1 << 8), /* irq mask: 1==masked */
  71. aGO = (1 << 7), /* packet trigger ("Go!") */
  72. aRSTADM = (1 << 5), /* ADMA logic reset */
  73. aPIOMD4 = 0x0003, /* PIO mode 4 */
  74. /* ADMA_STATUS register bits */
  75. aPSD = (1 << 6),
  76. aUIRQ = (1 << 4),
  77. aPERR = (1 << 0),
  78. /* CPB bits */
  79. cDONE = (1 << 0),
  80. cVLD = (1 << 0),
  81. cDAT = (1 << 2),
  82. cIEN = (1 << 3),
  83. /* PRD bits */
  84. pORD = (1 << 4),
  85. pDIRO = (1 << 5),
  86. pEND = (1 << 7),
  87. /* ATA register flags */
  88. rIGN = (1 << 5),
  89. rEND = (1 << 7),
  90. /* ATA register addresses */
  91. ADMA_REGS_CONTROL = 0x0e,
  92. ADMA_REGS_SECTOR_COUNT = 0x12,
  93. ADMA_REGS_LBA_LOW = 0x13,
  94. ADMA_REGS_LBA_MID = 0x14,
  95. ADMA_REGS_LBA_HIGH = 0x15,
  96. ADMA_REGS_DEVICE = 0x16,
  97. ADMA_REGS_COMMAND = 0x17,
  98. /* PCI device IDs */
  99. board_1841_idx = 0, /* ADMA 2-port controller */
  100. };
  101. typedef enum { adma_state_idle, adma_state_pkt, adma_state_mmio } adma_state_t;
  102. struct adma_port_priv {
  103. u8 *pkt;
  104. dma_addr_t pkt_dma;
  105. adma_state_t state;
  106. };
  107. static int adma_ata_init_one (struct pci_dev *pdev,
  108. const struct pci_device_id *ent);
  109. static irqreturn_t adma_intr (int irq, void *dev_instance,
  110. struct pt_regs *regs);
  111. static int adma_port_start(struct ata_port *ap);
  112. static void adma_host_stop(struct ata_host_set *host_set);
  113. static void adma_port_stop(struct ata_port *ap);
  114. static void adma_phy_reset(struct ata_port *ap);
  115. static void adma_qc_prep(struct ata_queued_cmd *qc);
  116. static unsigned int adma_qc_issue(struct ata_queued_cmd *qc);
  117. static int adma_check_atapi_dma(struct ata_queued_cmd *qc);
  118. static void adma_bmdma_stop(struct ata_queued_cmd *qc);
  119. static u8 adma_bmdma_status(struct ata_port *ap);
  120. static void adma_irq_clear(struct ata_port *ap);
  121. static void adma_eng_timeout(struct ata_port *ap);
  122. static struct scsi_host_template adma_ata_sht = {
  123. .module = THIS_MODULE,
  124. .name = DRV_NAME,
  125. .ioctl = ata_scsi_ioctl,
  126. .queuecommand = ata_scsi_queuecmd,
  127. .can_queue = ATA_DEF_QUEUE,
  128. .this_id = ATA_SHT_THIS_ID,
  129. .sg_tablesize = LIBATA_MAX_PRD,
  130. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  131. .emulated = ATA_SHT_EMULATED,
  132. .use_clustering = ENABLE_CLUSTERING,
  133. .proc_name = DRV_NAME,
  134. .dma_boundary = ADMA_DMA_BOUNDARY,
  135. .slave_configure = ata_scsi_slave_config,
  136. .bios_param = ata_std_bios_param,
  137. };
  138. static const struct ata_port_operations adma_ata_ops = {
  139. .port_disable = ata_port_disable,
  140. .tf_load = ata_tf_load,
  141. .tf_read = ata_tf_read,
  142. .check_status = ata_check_status,
  143. .check_atapi_dma = adma_check_atapi_dma,
  144. .exec_command = ata_exec_command,
  145. .dev_select = ata_std_dev_select,
  146. .phy_reset = adma_phy_reset,
  147. .qc_prep = adma_qc_prep,
  148. .qc_issue = adma_qc_issue,
  149. .eng_timeout = adma_eng_timeout,
  150. .irq_handler = adma_intr,
  151. .irq_clear = adma_irq_clear,
  152. .port_start = adma_port_start,
  153. .port_stop = adma_port_stop,
  154. .host_stop = adma_host_stop,
  155. .bmdma_stop = adma_bmdma_stop,
  156. .bmdma_status = adma_bmdma_status,
  157. };
  158. static struct ata_port_info adma_port_info[] = {
  159. /* board_1841_idx */
  160. {
  161. .sht = &adma_ata_sht,
  162. .host_flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST |
  163. ATA_FLAG_NO_LEGACY | ATA_FLAG_MMIO,
  164. .pio_mask = 0x10, /* pio4 */
  165. .udma_mask = 0x1f, /* udma0-4 */
  166. .port_ops = &adma_ata_ops,
  167. },
  168. };
  169. static const struct pci_device_id adma_ata_pci_tbl[] = {
  170. { PCI_VENDOR_ID_PDC, 0x1841, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  171. board_1841_idx },
  172. { } /* terminate list */
  173. };
  174. static struct pci_driver adma_ata_pci_driver = {
  175. .name = DRV_NAME,
  176. .id_table = adma_ata_pci_tbl,
  177. .probe = adma_ata_init_one,
  178. .remove = ata_pci_remove_one,
  179. };
  180. static int adma_check_atapi_dma(struct ata_queued_cmd *qc)
  181. {
  182. return 1; /* ATAPI DMA not yet supported */
  183. }
  184. static void adma_bmdma_stop(struct ata_queued_cmd *qc)
  185. {
  186. /* nothing */
  187. }
  188. static u8 adma_bmdma_status(struct ata_port *ap)
  189. {
  190. return 0;
  191. }
  192. static void adma_irq_clear(struct ata_port *ap)
  193. {
  194. /* nothing */
  195. }
  196. static void adma_reset_engine(void __iomem *chan)
  197. {
  198. /* reset ADMA to idle state */
  199. writew(aPIOMD4 | aNIEN | aRSTADM, chan + ADMA_CONTROL);
  200. udelay(2);
  201. writew(aPIOMD4, chan + ADMA_CONTROL);
  202. udelay(2);
  203. }
  204. static void adma_reinit_engine(struct ata_port *ap)
  205. {
  206. struct adma_port_priv *pp = ap->private_data;
  207. void __iomem *mmio_base = ap->host_set->mmio_base;
  208. void __iomem *chan = ADMA_REGS(mmio_base, ap->port_no);
  209. /* mask/clear ATA interrupts */
  210. writeb(ATA_NIEN, (void __iomem *)ap->ioaddr.ctl_addr);
  211. ata_check_status(ap);
  212. /* reset the ADMA engine */
  213. adma_reset_engine(chan);
  214. /* set in-FIFO threshold to 0x100 */
  215. writew(0x100, chan + ADMA_FIFO_IN);
  216. /* set CPB pointer */
  217. writel((u32)pp->pkt_dma, chan + ADMA_CPB_NEXT);
  218. /* set out-FIFO threshold to 0x100 */
  219. writew(0x100, chan + ADMA_FIFO_OUT);
  220. /* set CPB count */
  221. writew(1, chan + ADMA_CPB_COUNT);
  222. /* read/discard ADMA status */
  223. readb(chan + ADMA_STATUS);
  224. }
  225. static inline void adma_enter_reg_mode(struct ata_port *ap)
  226. {
  227. void __iomem *chan = ADMA_REGS(ap->host_set->mmio_base, ap->port_no);
  228. writew(aPIOMD4, chan + ADMA_CONTROL);
  229. readb(chan + ADMA_STATUS); /* flush */
  230. }
  231. static void adma_phy_reset(struct ata_port *ap)
  232. {
  233. struct adma_port_priv *pp = ap->private_data;
  234. pp->state = adma_state_idle;
  235. adma_reinit_engine(ap);
  236. ata_port_probe(ap);
  237. ata_bus_reset(ap);
  238. }
  239. static void adma_eng_timeout(struct ata_port *ap)
  240. {
  241. struct adma_port_priv *pp = ap->private_data;
  242. if (pp->state != adma_state_idle) /* healthy paranoia */
  243. pp->state = adma_state_mmio;
  244. adma_reinit_engine(ap);
  245. ata_eng_timeout(ap);
  246. }
  247. static int adma_fill_sg(struct ata_queued_cmd *qc)
  248. {
  249. struct scatterlist *sg;
  250. struct ata_port *ap = qc->ap;
  251. struct adma_port_priv *pp = ap->private_data;
  252. u8 *buf = pp->pkt;
  253. int i = (2 + buf[3]) * 8;
  254. u8 pFLAGS = pORD | ((qc->tf.flags & ATA_TFLAG_WRITE) ? pDIRO : 0);
  255. ata_for_each_sg(sg, qc) {
  256. u32 addr;
  257. u32 len;
  258. addr = (u32)sg_dma_address(sg);
  259. *(__le32 *)(buf + i) = cpu_to_le32(addr);
  260. i += 4;
  261. len = sg_dma_len(sg) >> 3;
  262. *(__le32 *)(buf + i) = cpu_to_le32(len);
  263. i += 4;
  264. if (ata_sg_is_last(sg, qc))
  265. pFLAGS |= pEND;
  266. buf[i++] = pFLAGS;
  267. buf[i++] = qc->dev->dma_mode & 0xf;
  268. buf[i++] = 0; /* pPKLW */
  269. buf[i++] = 0; /* reserved */
  270. *(__le32 *)(buf + i)
  271. = (pFLAGS & pEND) ? 0 : cpu_to_le32(pp->pkt_dma + i + 4);
  272. i += 4;
  273. VPRINTK("PRD[%u] = (0x%lX, 0x%X)\n", i/4,
  274. (unsigned long)addr, len);
  275. }
  276. return i;
  277. }
  278. static void adma_qc_prep(struct ata_queued_cmd *qc)
  279. {
  280. struct adma_port_priv *pp = qc->ap->private_data;
  281. u8 *buf = pp->pkt;
  282. u32 pkt_dma = (u32)pp->pkt_dma;
  283. int i = 0;
  284. VPRINTK("ENTER\n");
  285. adma_enter_reg_mode(qc->ap);
  286. if (qc->tf.protocol != ATA_PROT_DMA) {
  287. ata_qc_prep(qc);
  288. return;
  289. }
  290. buf[i++] = 0; /* Response flags */
  291. buf[i++] = 0; /* reserved */
  292. buf[i++] = cVLD | cDAT | cIEN;
  293. i++; /* cLEN, gets filled in below */
  294. *(__le32 *)(buf+i) = cpu_to_le32(pkt_dma); /* cNCPB */
  295. i += 4; /* cNCPB */
  296. i += 4; /* cPRD, gets filled in below */
  297. buf[i++] = 0; /* reserved */
  298. buf[i++] = 0; /* reserved */
  299. buf[i++] = 0; /* reserved */
  300. buf[i++] = 0; /* reserved */
  301. /* ATA registers; must be a multiple of 4 */
  302. buf[i++] = qc->tf.device;
  303. buf[i++] = ADMA_REGS_DEVICE;
  304. if ((qc->tf.flags & ATA_TFLAG_LBA48)) {
  305. buf[i++] = qc->tf.hob_nsect;
  306. buf[i++] = ADMA_REGS_SECTOR_COUNT;
  307. buf[i++] = qc->tf.hob_lbal;
  308. buf[i++] = ADMA_REGS_LBA_LOW;
  309. buf[i++] = qc->tf.hob_lbam;
  310. buf[i++] = ADMA_REGS_LBA_MID;
  311. buf[i++] = qc->tf.hob_lbah;
  312. buf[i++] = ADMA_REGS_LBA_HIGH;
  313. }
  314. buf[i++] = qc->tf.nsect;
  315. buf[i++] = ADMA_REGS_SECTOR_COUNT;
  316. buf[i++] = qc->tf.lbal;
  317. buf[i++] = ADMA_REGS_LBA_LOW;
  318. buf[i++] = qc->tf.lbam;
  319. buf[i++] = ADMA_REGS_LBA_MID;
  320. buf[i++] = qc->tf.lbah;
  321. buf[i++] = ADMA_REGS_LBA_HIGH;
  322. buf[i++] = 0;
  323. buf[i++] = ADMA_REGS_CONTROL;
  324. buf[i++] = rIGN;
  325. buf[i++] = 0;
  326. buf[i++] = qc->tf.command;
  327. buf[i++] = ADMA_REGS_COMMAND | rEND;
  328. buf[3] = (i >> 3) - 2; /* cLEN */
  329. *(__le32 *)(buf+8) = cpu_to_le32(pkt_dma + i); /* cPRD */
  330. i = adma_fill_sg(qc);
  331. wmb(); /* flush PRDs and pkt to memory */
  332. #if 0
  333. /* dump out CPB + PRDs for debug */
  334. {
  335. int j, len = 0;
  336. static char obuf[2048];
  337. for (j = 0; j < i; ++j) {
  338. len += sprintf(obuf+len, "%02x ", buf[j]);
  339. if ((j & 7) == 7) {
  340. printk("%s\n", obuf);
  341. len = 0;
  342. }
  343. }
  344. if (len)
  345. printk("%s\n", obuf);
  346. }
  347. #endif
  348. }
  349. static inline void adma_packet_start(struct ata_queued_cmd *qc)
  350. {
  351. struct ata_port *ap = qc->ap;
  352. void __iomem *chan = ADMA_REGS(ap->host_set->mmio_base, ap->port_no);
  353. VPRINTK("ENTER, ap %p\n", ap);
  354. /* fire up the ADMA engine */
  355. writew(aPIOMD4 | aGO, chan + ADMA_CONTROL);
  356. }
  357. static unsigned int adma_qc_issue(struct ata_queued_cmd *qc)
  358. {
  359. struct adma_port_priv *pp = qc->ap->private_data;
  360. switch (qc->tf.protocol) {
  361. case ATA_PROT_DMA:
  362. pp->state = adma_state_pkt;
  363. adma_packet_start(qc);
  364. return 0;
  365. case ATA_PROT_ATAPI_DMA:
  366. BUG();
  367. break;
  368. default:
  369. break;
  370. }
  371. pp->state = adma_state_mmio;
  372. return ata_qc_issue_prot(qc);
  373. }
  374. static inline unsigned int adma_intr_pkt(struct ata_host_set *host_set)
  375. {
  376. unsigned int handled = 0, port_no;
  377. u8 __iomem *mmio_base = host_set->mmio_base;
  378. for (port_no = 0; port_no < host_set->n_ports; ++port_no) {
  379. struct ata_port *ap = host_set->ports[port_no];
  380. struct adma_port_priv *pp;
  381. struct ata_queued_cmd *qc;
  382. void __iomem *chan = ADMA_REGS(mmio_base, port_no);
  383. u8 status = readb(chan + ADMA_STATUS);
  384. if (status == 0)
  385. continue;
  386. handled = 1;
  387. adma_enter_reg_mode(ap);
  388. if (ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))
  389. continue;
  390. pp = ap->private_data;
  391. if (!pp || pp->state != adma_state_pkt)
  392. continue;
  393. qc = ata_qc_from_tag(ap, ap->active_tag);
  394. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  395. if ((status & (aPERR | aPSD | aUIRQ)))
  396. qc->err_mask |= AC_ERR_OTHER;
  397. else if (pp->pkt[0] != cDONE)
  398. qc->err_mask |= AC_ERR_OTHER;
  399. ata_qc_complete(qc);
  400. }
  401. }
  402. return handled;
  403. }
  404. static inline unsigned int adma_intr_mmio(struct ata_host_set *host_set)
  405. {
  406. unsigned int handled = 0, port_no;
  407. for (port_no = 0; port_no < host_set->n_ports; ++port_no) {
  408. struct ata_port *ap;
  409. ap = host_set->ports[port_no];
  410. if (ap && (!(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR)))) {
  411. struct ata_queued_cmd *qc;
  412. struct adma_port_priv *pp = ap->private_data;
  413. if (!pp || pp->state != adma_state_mmio)
  414. continue;
  415. qc = ata_qc_from_tag(ap, ap->active_tag);
  416. if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
  417. /* check main status, clearing INTRQ */
  418. u8 status = ata_check_status(ap);
  419. if ((status & ATA_BUSY))
  420. continue;
  421. DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
  422. ap->id, qc->tf.protocol, status);
  423. /* complete taskfile transaction */
  424. pp->state = adma_state_idle;
  425. qc->err_mask |= ac_err_mask(status);
  426. ata_qc_complete(qc);
  427. handled = 1;
  428. }
  429. }
  430. }
  431. return handled;
  432. }
  433. static irqreturn_t adma_intr(int irq, void *dev_instance, struct pt_regs *regs)
  434. {
  435. struct ata_host_set *host_set = dev_instance;
  436. unsigned int handled = 0;
  437. VPRINTK("ENTER\n");
  438. spin_lock(&host_set->lock);
  439. handled = adma_intr_pkt(host_set) | adma_intr_mmio(host_set);
  440. spin_unlock(&host_set->lock);
  441. VPRINTK("EXIT\n");
  442. return IRQ_RETVAL(handled);
  443. }
  444. static void adma_ata_setup_port(struct ata_ioports *port, unsigned long base)
  445. {
  446. port->cmd_addr =
  447. port->data_addr = base + 0x000;
  448. port->error_addr =
  449. port->feature_addr = base + 0x004;
  450. port->nsect_addr = base + 0x008;
  451. port->lbal_addr = base + 0x00c;
  452. port->lbam_addr = base + 0x010;
  453. port->lbah_addr = base + 0x014;
  454. port->device_addr = base + 0x018;
  455. port->status_addr =
  456. port->command_addr = base + 0x01c;
  457. port->altstatus_addr =
  458. port->ctl_addr = base + 0x038;
  459. }
  460. static int adma_port_start(struct ata_port *ap)
  461. {
  462. struct device *dev = ap->host_set->dev;
  463. struct adma_port_priv *pp;
  464. int rc;
  465. rc = ata_port_start(ap);
  466. if (rc)
  467. return rc;
  468. adma_enter_reg_mode(ap);
  469. rc = -ENOMEM;
  470. pp = kcalloc(1, sizeof(*pp), GFP_KERNEL);
  471. if (!pp)
  472. goto err_out;
  473. pp->pkt = dma_alloc_coherent(dev, ADMA_PKT_BYTES, &pp->pkt_dma,
  474. GFP_KERNEL);
  475. if (!pp->pkt)
  476. goto err_out_kfree;
  477. /* paranoia? */
  478. if ((pp->pkt_dma & 7) != 0) {
  479. printk("bad alignment for pp->pkt_dma: %08x\n",
  480. (u32)pp->pkt_dma);
  481. dma_free_coherent(dev, ADMA_PKT_BYTES,
  482. pp->pkt, pp->pkt_dma);
  483. goto err_out_kfree;
  484. }
  485. memset(pp->pkt, 0, ADMA_PKT_BYTES);
  486. ap->private_data = pp;
  487. adma_reinit_engine(ap);
  488. return 0;
  489. err_out_kfree:
  490. kfree(pp);
  491. err_out:
  492. ata_port_stop(ap);
  493. return rc;
  494. }
  495. static void adma_port_stop(struct ata_port *ap)
  496. {
  497. struct device *dev = ap->host_set->dev;
  498. struct adma_port_priv *pp = ap->private_data;
  499. adma_reset_engine(ADMA_REGS(ap->host_set->mmio_base, ap->port_no));
  500. if (pp != NULL) {
  501. ap->private_data = NULL;
  502. if (pp->pkt != NULL)
  503. dma_free_coherent(dev, ADMA_PKT_BYTES,
  504. pp->pkt, pp->pkt_dma);
  505. kfree(pp);
  506. }
  507. ata_port_stop(ap);
  508. }
  509. static void adma_host_stop(struct ata_host_set *host_set)
  510. {
  511. unsigned int port_no;
  512. for (port_no = 0; port_no < ADMA_PORTS; ++port_no)
  513. adma_reset_engine(ADMA_REGS(host_set->mmio_base, port_no));
  514. ata_pci_host_stop(host_set);
  515. }
  516. static void adma_host_init(unsigned int chip_id,
  517. struct ata_probe_ent *probe_ent)
  518. {
  519. unsigned int port_no;
  520. void __iomem *mmio_base = probe_ent->mmio_base;
  521. /* enable/lock aGO operation */
  522. writeb(7, mmio_base + ADMA_MODE_LOCK);
  523. /* reset the ADMA logic */
  524. for (port_no = 0; port_no < ADMA_PORTS; ++port_no)
  525. adma_reset_engine(ADMA_REGS(mmio_base, port_no));
  526. }
  527. static int adma_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  528. {
  529. int rc;
  530. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  531. if (rc) {
  532. dev_printk(KERN_ERR, &pdev->dev,
  533. "32-bit DMA enable failed\n");
  534. return rc;
  535. }
  536. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  537. if (rc) {
  538. dev_printk(KERN_ERR, &pdev->dev,
  539. "32-bit consistent DMA enable failed\n");
  540. return rc;
  541. }
  542. return 0;
  543. }
  544. static int adma_ata_init_one(struct pci_dev *pdev,
  545. const struct pci_device_id *ent)
  546. {
  547. static int printed_version;
  548. struct ata_probe_ent *probe_ent = NULL;
  549. void __iomem *mmio_base;
  550. unsigned int board_idx = (unsigned int) ent->driver_data;
  551. int rc, port_no;
  552. if (!printed_version++)
  553. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  554. rc = pci_enable_device(pdev);
  555. if (rc)
  556. return rc;
  557. rc = pci_request_regions(pdev, DRV_NAME);
  558. if (rc)
  559. goto err_out;
  560. if ((pci_resource_flags(pdev, 4) & IORESOURCE_MEM) == 0) {
  561. rc = -ENODEV;
  562. goto err_out_regions;
  563. }
  564. mmio_base = pci_iomap(pdev, 4, 0);
  565. if (mmio_base == NULL) {
  566. rc = -ENOMEM;
  567. goto err_out_regions;
  568. }
  569. rc = adma_set_dma_masks(pdev, mmio_base);
  570. if (rc)
  571. goto err_out_iounmap;
  572. probe_ent = kcalloc(1, sizeof(*probe_ent), GFP_KERNEL);
  573. if (probe_ent == NULL) {
  574. rc = -ENOMEM;
  575. goto err_out_iounmap;
  576. }
  577. probe_ent->dev = pci_dev_to_dev(pdev);
  578. INIT_LIST_HEAD(&probe_ent->node);
  579. probe_ent->sht = adma_port_info[board_idx].sht;
  580. probe_ent->host_flags = adma_port_info[board_idx].host_flags;
  581. probe_ent->pio_mask = adma_port_info[board_idx].pio_mask;
  582. probe_ent->mwdma_mask = adma_port_info[board_idx].mwdma_mask;
  583. probe_ent->udma_mask = adma_port_info[board_idx].udma_mask;
  584. probe_ent->port_ops = adma_port_info[board_idx].port_ops;
  585. probe_ent->irq = pdev->irq;
  586. probe_ent->irq_flags = SA_SHIRQ;
  587. probe_ent->mmio_base = mmio_base;
  588. probe_ent->n_ports = ADMA_PORTS;
  589. for (port_no = 0; port_no < probe_ent->n_ports; ++port_no) {
  590. adma_ata_setup_port(&probe_ent->port[port_no],
  591. ADMA_ATA_REGS((unsigned long)mmio_base, port_no));
  592. }
  593. pci_set_master(pdev);
  594. /* initialize adapter */
  595. adma_host_init(board_idx, probe_ent);
  596. rc = ata_device_add(probe_ent);
  597. kfree(probe_ent);
  598. if (rc != ADMA_PORTS)
  599. goto err_out_iounmap;
  600. return 0;
  601. err_out_iounmap:
  602. pci_iounmap(pdev, mmio_base);
  603. err_out_regions:
  604. pci_release_regions(pdev);
  605. err_out:
  606. pci_disable_device(pdev);
  607. return rc;
  608. }
  609. static int __init adma_ata_init(void)
  610. {
  611. return pci_module_init(&adma_ata_pci_driver);
  612. }
  613. static void __exit adma_ata_exit(void)
  614. {
  615. pci_unregister_driver(&adma_ata_pci_driver);
  616. }
  617. MODULE_AUTHOR("Mark Lord");
  618. MODULE_DESCRIPTION("Pacific Digital Corporation ADMA low-level driver");
  619. MODULE_LICENSE("GPL");
  620. MODULE_DEVICE_TABLE(pci, adma_ata_pci_tbl);
  621. MODULE_VERSION(DRV_VERSION);
  622. module_init(adma_ata_init);
  623. module_exit(adma_ata_exit);