esp.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /* $Id: esp.h,v 1.29 2001/12/11 04:55:47 davem Exp $
  2. * esp.h: Defines and structures for the Sparc ESP (Enhanced SCSI
  3. * Processor) driver under Linux.
  4. *
  5. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  6. */
  7. #ifndef _SPARC_ESP_H
  8. #define _SPARC_ESP_H
  9. /* For dvma controller register definitions. */
  10. #include <asm/dma.h>
  11. /* The ESP SCSI controllers have their register sets in three
  12. * "classes":
  13. *
  14. * 1) Registers which are both read and write.
  15. * 2) Registers which are read only.
  16. * 3) Registers which are write only.
  17. *
  18. * Yet, they all live within the same IO space.
  19. */
  20. /* All the ESP registers are one byte each and are accessed longwords
  21. * apart with a big-endian ordering to the bytes.
  22. */
  23. /* Access Description Offset */
  24. #define ESP_TCLOW 0x00UL /* rw Low bits of the transfer count 0x00 */
  25. #define ESP_TCMED 0x04UL /* rw Mid bits of the transfer count 0x04 */
  26. #define ESP_FDATA 0x08UL /* rw FIFO data bits 0x08 */
  27. #define ESP_CMD 0x0cUL /* rw SCSI command bits 0x0c */
  28. #define ESP_STATUS 0x10UL /* ro ESP status register 0x10 */
  29. #define ESP_BUSID ESP_STATUS /* wo Bus ID for select/reselect 0x10 */
  30. #define ESP_INTRPT 0x14UL /* ro Kind of interrupt 0x14 */
  31. #define ESP_TIMEO ESP_INTRPT /* wo Timeout value for select/resel 0x14 */
  32. #define ESP_SSTEP 0x18UL /* ro Sequence step register 0x18 */
  33. #define ESP_STP ESP_SSTEP /* wo Transfer period per sync 0x18 */
  34. #define ESP_FFLAGS 0x1cUL /* ro Bits of current FIFO info 0x1c */
  35. #define ESP_SOFF ESP_FFLAGS /* wo Sync offset 0x1c */
  36. #define ESP_CFG1 0x20UL /* rw First configuration register 0x20 */
  37. #define ESP_CFACT 0x24UL /* wo Clock conversion factor 0x24 */
  38. #define ESP_STATUS2 ESP_CFACT /* ro HME status2 register 0x24 */
  39. #define ESP_CTEST 0x28UL /* wo Chip test register 0x28 */
  40. #define ESP_CFG2 0x2cUL /* rw Second configuration register 0x2c */
  41. #define ESP_CFG3 0x30UL /* rw Third configuration register 0x30 */
  42. #define ESP_TCHI 0x38UL /* rw High bits of transfer count 0x38 */
  43. #define ESP_UID ESP_TCHI /* ro Unique ID code 0x38 */
  44. #define FAS_RLO ESP_TCHI /* rw HME extended counter 0x38 */
  45. #define ESP_FGRND 0x3cUL /* rw Data base for fifo 0x3c */
  46. #define FAS_RHI ESP_FGRND /* rw HME extended counter 0x3c */
  47. #define ESP_REG_SIZE 0x40UL
  48. /* Various revisions of the ESP board. */
  49. enum esp_rev {
  50. esp100 = 0x00, /* NCR53C90 - very broken */
  51. esp100a = 0x01, /* NCR53C90A */
  52. esp236 = 0x02,
  53. fas236 = 0x03,
  54. fas100a = 0x04,
  55. fast = 0x05,
  56. fashme = 0x06,
  57. espunknown = 0x07
  58. };
  59. /* We allocate one of these for each scsi device and attach it to
  60. * SDptr->hostdata for use in the driver
  61. */
  62. struct esp_device {
  63. unsigned char sync_min_period;
  64. unsigned char sync_max_offset;
  65. unsigned sync:1;
  66. unsigned wide:1;
  67. unsigned disconnect:1;
  68. };
  69. struct scsi_cmnd;
  70. /* We get one of these for each ESP probed. */
  71. struct esp {
  72. void __iomem *eregs; /* ESP controller registers */
  73. void __iomem *dregs; /* DMA controller registers */
  74. struct sbus_dma *dma; /* DMA controller sw state */
  75. struct Scsi_Host *ehost; /* Backpointer to SCSI Host */
  76. struct sbus_dev *sdev; /* Pointer to SBus entry */
  77. /* ESP Configuration Registers */
  78. u8 config1; /* Copy of the 1st config register */
  79. u8 config2; /* Copy of the 2nd config register */
  80. u8 config3[16]; /* Copy of the 3rd config register */
  81. /* The current command we are sending to the ESP chip. This esp_command
  82. * ptr needs to be mapped in DVMA area so we can send commands and read
  83. * from the ESP fifo without burning precious CPU cycles. Programmed I/O
  84. * sucks when we have the DVMA to do it for us. The ESP is stupid and will
  85. * only send out 6, 10, and 12 byte SCSI commands, others we need to send
  86. * one byte at a time. esp_slowcmd being set says that we are doing one
  87. * of the command types ESP doesn't understand, esp_scmdp keeps track of
  88. * which byte we are sending, esp_scmdleft says how many bytes to go.
  89. */
  90. volatile u8 *esp_command; /* Location of command (CPU view) */
  91. __u32 esp_command_dvma;/* Location of command (DVMA view) */
  92. unsigned char esp_clen; /* Length of this command */
  93. unsigned char esp_slowcmd;
  94. unsigned char *esp_scmdp;
  95. unsigned char esp_scmdleft;
  96. /* The following are used to determine the cause of an IRQ. Upon every
  97. * IRQ entry we synchronize these with the hardware registers.
  98. */
  99. u8 ireg; /* Copy of ESP interrupt register */
  100. u8 sreg; /* Copy of ESP status register */
  101. u8 seqreg; /* Copy of ESP sequence step register */
  102. u8 sreg2; /* Copy of HME status2 register */
  103. /* To save register writes to the ESP, which can be expensive, we
  104. * keep track of the previous value that various registers had for
  105. * the last target we connected to. If they are the same for the
  106. * current target, we skip the register writes as they are not needed.
  107. */
  108. u8 prev_soff, prev_stp;
  109. u8 prev_cfg3, __cache_pad;
  110. /* We also keep a cache of the previous FAS/HME DMA CSR register value. */
  111. u32 prev_hme_dmacsr;
  112. /* The HME is the biggest piece of shit I have ever seen. */
  113. u8 hme_fifo_workaround_buffer[16 * 2];
  114. u8 hme_fifo_workaround_count;
  115. /* For each target we keep track of save/restore data
  116. * pointer information. This needs to be updated majorly
  117. * when we add support for tagged queueing. -DaveM
  118. */
  119. struct esp_pointers {
  120. char *saved_ptr;
  121. struct scatterlist *saved_buffer;
  122. int saved_this_residual;
  123. int saved_buffers_residual;
  124. } data_pointers[16] /*XXX [MAX_TAGS_PER_TARGET]*/;
  125. /* Clock periods, frequencies, synchronization, etc. */
  126. unsigned int cfreq; /* Clock frequency in HZ */
  127. unsigned int cfact; /* Clock conversion factor */
  128. unsigned int raw_cfact; /* Raw copy from probing */
  129. unsigned int ccycle; /* One ESP clock cycle */
  130. unsigned int ctick; /* One ESP clock time */
  131. unsigned int radelay; /* FAST chip req/ack delay */
  132. unsigned int neg_defp; /* Default negotiation period */
  133. unsigned int sync_defp; /* Default sync transfer period */
  134. unsigned int max_period; /* longest our period can be */
  135. unsigned int min_period; /* shortest period we can withstand */
  136. struct esp *next; /* Next ESP we probed or NULL */
  137. char prom_name[64]; /* Name of ESP device from prom */
  138. int prom_node; /* Prom node where ESP found */
  139. int esp_id; /* Unique per-ESP ID number */
  140. /* For slow to medium speed input clock rates we shoot for 5mb/s,
  141. * but for high input clock rates we try to do 10mb/s although I
  142. * don't think a transfer can even run that fast with an ESP even
  143. * with DMA2 scatter gather pipelining.
  144. */
  145. #define SYNC_DEFP_SLOW 0x32 /* 5mb/s */
  146. #define SYNC_DEFP_FAST 0x19 /* 10mb/s */
  147. unsigned int snip; /* Sync. negotiation in progress */
  148. unsigned int wnip; /* WIDE negotiation in progress */
  149. unsigned int targets_present;/* targets spoken to before */
  150. int current_transfer_size; /* Set at beginning of data dma */
  151. u8 espcmdlog[32]; /* Log of current esp cmds sent. */
  152. u8 espcmdent; /* Current entry in esp cmd log. */
  153. /* Misc. info about this ESP */
  154. enum esp_rev erev; /* ESP revision */
  155. int irq; /* SBus IRQ for this ESP */
  156. int scsi_id; /* Who am I as initiator? */
  157. int scsi_id_mask; /* Bitmask of 'me'. */
  158. int diff; /* Differential SCSI bus? */
  159. int bursts; /* Burst sizes our DVMA supports */
  160. /* Our command queues, only one cmd lives in the current_SC queue. */
  161. struct scsi_cmnd *issue_SC; /* Commands to be issued */
  162. struct scsi_cmnd *current_SC; /* Who is currently working the bus */
  163. struct scsi_cmnd *disconnected_SC;/* Commands disconnected from the bus */
  164. /* Message goo */
  165. u8 cur_msgout[16];
  166. u8 cur_msgin[16];
  167. u8 prevmsgout, prevmsgin;
  168. u8 msgout_len, msgin_len;
  169. u8 msgout_ctr, msgin_ctr;
  170. /* States that we cannot keep in the per cmd structure because they
  171. * cannot be assosciated with any specific command.
  172. */
  173. u8 resetting_bus;
  174. wait_queue_head_t reset_queue;
  175. };
  176. /* Bitfield meanings for the above registers. */
  177. /* ESP config reg 1, read-write, found on all ESP chips */
  178. #define ESP_CONFIG1_ID 0x07 /* My BUS ID bits */
  179. #define ESP_CONFIG1_CHTEST 0x08 /* Enable ESP chip tests */
  180. #define ESP_CONFIG1_PENABLE 0x10 /* Enable parity checks */
  181. #define ESP_CONFIG1_PARTEST 0x20 /* Parity test mode enabled? */
  182. #define ESP_CONFIG1_SRRDISAB 0x40 /* Disable SCSI reset reports */
  183. #define ESP_CONFIG1_SLCABLE 0x80 /* Enable slow cable mode */
  184. /* ESP config reg 2, read-write, found only on esp100a+esp200+esp236 chips */
  185. #define ESP_CONFIG2_DMAPARITY 0x01 /* enable DMA Parity (200,236) */
  186. #define ESP_CONFIG2_REGPARITY 0x02 /* enable reg Parity (200,236) */
  187. #define ESP_CONFIG2_BADPARITY 0x04 /* Bad parity target abort */
  188. #define ESP_CONFIG2_SCSI2ENAB 0x08 /* Enable SCSI-2 features (tmode only) */
  189. #define ESP_CONFIG2_HI 0x10 /* High Impedance DREQ ??? */
  190. #define ESP_CONFIG2_HMEFENAB 0x10 /* HME features enable */
  191. #define ESP_CONFIG2_BCM 0x20 /* Enable byte-ctrl (236) */
  192. #define ESP_CONFIG2_DISPINT 0x20 /* Disable pause irq (hme) */
  193. #define ESP_CONFIG2_FENAB 0x40 /* Enable features (fas100,esp216) */
  194. #define ESP_CONFIG2_SPL 0x40 /* Enable status-phase latch (esp236) */
  195. #define ESP_CONFIG2_MKDONE 0x40 /* HME magic feature */
  196. #define ESP_CONFIG2_HME32 0x80 /* HME 32 extended */
  197. #define ESP_CONFIG2_MAGIC 0xe0 /* Invalid bits... */
  198. /* ESP config register 3 read-write, found only esp236+fas236+fas100a+hme chips */
  199. #define ESP_CONFIG3_FCLOCK 0x01 /* FAST SCSI clock rate (esp100a/hme) */
  200. #define ESP_CONFIG3_TEM 0x01 /* Enable thresh-8 mode (esp/fas236) */
  201. #define ESP_CONFIG3_FAST 0x02 /* Enable FAST SCSI (esp100a/hme) */
  202. #define ESP_CONFIG3_ADMA 0x02 /* Enable alternate-dma (esp/fas236) */
  203. #define ESP_CONFIG3_TENB 0x04 /* group2 SCSI2 support (esp100a/hme) */
  204. #define ESP_CONFIG3_SRB 0x04 /* Save residual byte (esp/fas236) */
  205. #define ESP_CONFIG3_TMS 0x08 /* Three-byte msg's ok (esp100a/hme) */
  206. #define ESP_CONFIG3_FCLK 0x08 /* Fast SCSI clock rate (esp/fas236) */
  207. #define ESP_CONFIG3_IDMSG 0x10 /* ID message checking (esp100a/hme) */
  208. #define ESP_CONFIG3_FSCSI 0x10 /* Enable FAST SCSI (esp/fas236) */
  209. #define ESP_CONFIG3_GTM 0x20 /* group2 SCSI2 support (esp/fas236) */
  210. #define ESP_CONFIG3_IDBIT3 0x20 /* Bit 3 of HME SCSI-ID (hme) */
  211. #define ESP_CONFIG3_TBMS 0x40 /* Three-byte msg's ok (esp/fas236) */
  212. #define ESP_CONFIG3_EWIDE 0x40 /* Enable Wide-SCSI (hme) */
  213. #define ESP_CONFIG3_IMS 0x80 /* ID msg chk'ng (esp/fas236) */
  214. #define ESP_CONFIG3_OBPUSH 0x80 /* Push odd-byte to dma (hme) */
  215. /* ESP command register read-write */
  216. /* Group 1 commands: These may be sent at any point in time to the ESP
  217. * chip. None of them can generate interrupts 'cept
  218. * the "SCSI bus reset" command if you have not disabled
  219. * SCSI reset interrupts in the config1 ESP register.
  220. */
  221. #define ESP_CMD_NULL 0x00 /* Null command, ie. a nop */
  222. #define ESP_CMD_FLUSH 0x01 /* FIFO Flush */
  223. #define ESP_CMD_RC 0x02 /* Chip reset */
  224. #define ESP_CMD_RS 0x03 /* SCSI bus reset */
  225. /* Group 2 commands: ESP must be an initiator and connected to a target
  226. * for these commands to work.
  227. */
  228. #define ESP_CMD_TI 0x10 /* Transfer Information */
  229. #define ESP_CMD_ICCSEQ 0x11 /* Initiator cmd complete sequence */
  230. #define ESP_CMD_MOK 0x12 /* Message okie-dokie */
  231. #define ESP_CMD_TPAD 0x18 /* Transfer Pad */
  232. #define ESP_CMD_SATN 0x1a /* Set ATN */
  233. #define ESP_CMD_RATN 0x1b /* De-assert ATN */
  234. /* Group 3 commands: ESP must be in the MSGOUT or MSGIN state and be connected
  235. * to a target as the initiator for these commands to work.
  236. */
  237. #define ESP_CMD_SMSG 0x20 /* Send message */
  238. #define ESP_CMD_SSTAT 0x21 /* Send status */
  239. #define ESP_CMD_SDATA 0x22 /* Send data */
  240. #define ESP_CMD_DSEQ 0x23 /* Discontinue Sequence */
  241. #define ESP_CMD_TSEQ 0x24 /* Terminate Sequence */
  242. #define ESP_CMD_TCCSEQ 0x25 /* Target cmd cmplt sequence */
  243. #define ESP_CMD_DCNCT 0x27 /* Disconnect */
  244. #define ESP_CMD_RMSG 0x28 /* Receive Message */
  245. #define ESP_CMD_RCMD 0x29 /* Receive Command */
  246. #define ESP_CMD_RDATA 0x2a /* Receive Data */
  247. #define ESP_CMD_RCSEQ 0x2b /* Receive cmd sequence */
  248. /* Group 4 commands: The ESP must be in the disconnected state and must
  249. * not be connected to any targets as initiator for
  250. * these commands to work.
  251. */
  252. #define ESP_CMD_RSEL 0x40 /* Reselect */
  253. #define ESP_CMD_SEL 0x41 /* Select w/o ATN */
  254. #define ESP_CMD_SELA 0x42 /* Select w/ATN */
  255. #define ESP_CMD_SELAS 0x43 /* Select w/ATN & STOP */
  256. #define ESP_CMD_ESEL 0x44 /* Enable selection */
  257. #define ESP_CMD_DSEL 0x45 /* Disable selections */
  258. #define ESP_CMD_SA3 0x46 /* Select w/ATN3 */
  259. #define ESP_CMD_RSEL3 0x47 /* Reselect3 */
  260. /* This bit enables the ESP's DMA on the SBus */
  261. #define ESP_CMD_DMA 0x80 /* Do DMA? */
  262. /* ESP status register read-only */
  263. #define ESP_STAT_PIO 0x01 /* IO phase bit */
  264. #define ESP_STAT_PCD 0x02 /* CD phase bit */
  265. #define ESP_STAT_PMSG 0x04 /* MSG phase bit */
  266. #define ESP_STAT_PMASK 0x07 /* Mask of phase bits */
  267. #define ESP_STAT_TDONE 0x08 /* Transfer Completed */
  268. #define ESP_STAT_TCNT 0x10 /* Transfer Counter Is Zero */
  269. #define ESP_STAT_PERR 0x20 /* Parity error */
  270. #define ESP_STAT_SPAM 0x40 /* Real bad error */
  271. /* This indicates the 'interrupt pending' condition on esp236, it is a reserved
  272. * bit on other revs of the ESP.
  273. */
  274. #define ESP_STAT_INTR 0x80 /* Interrupt */
  275. /* HME only: status 2 register */
  276. #define ESP_STAT2_SCHBIT 0x01 /* Upper bits 3-7 of sstep enabled */
  277. #define ESP_STAT2_FFLAGS 0x02 /* The fifo flags are now latched */
  278. #define ESP_STAT2_XCNT 0x04 /* The transfer counter is latched */
  279. #define ESP_STAT2_CREGA 0x08 /* The command reg is active now */
  280. #define ESP_STAT2_WIDE 0x10 /* Interface on this adapter is wide */
  281. #define ESP_STAT2_F1BYTE 0x20 /* There is one byte at top of fifo */
  282. #define ESP_STAT2_FMSB 0x40 /* Next byte in fifo is most significant */
  283. #define ESP_STAT2_FEMPTY 0x80 /* FIFO is empty */
  284. /* The status register can be masked with ESP_STAT_PMASK and compared
  285. * with the following values to determine the current phase the ESP
  286. * (at least thinks it) is in. For our purposes we also add our own
  287. * software 'done' bit for our phase management engine.
  288. */
  289. #define ESP_DOP (0) /* Data Out */
  290. #define ESP_DIP (ESP_STAT_PIO) /* Data In */
  291. #define ESP_CMDP (ESP_STAT_PCD) /* Command */
  292. #define ESP_STATP (ESP_STAT_PCD|ESP_STAT_PIO) /* Status */
  293. #define ESP_MOP (ESP_STAT_PMSG|ESP_STAT_PCD) /* Message Out */
  294. #define ESP_MIP (ESP_STAT_PMSG|ESP_STAT_PCD|ESP_STAT_PIO) /* Message In */
  295. /* ESP interrupt register read-only */
  296. #define ESP_INTR_S 0x01 /* Select w/o ATN */
  297. #define ESP_INTR_SATN 0x02 /* Select w/ATN */
  298. #define ESP_INTR_RSEL 0x04 /* Reselected */
  299. #define ESP_INTR_FDONE 0x08 /* Function done */
  300. #define ESP_INTR_BSERV 0x10 /* Bus service */
  301. #define ESP_INTR_DC 0x20 /* Disconnect */
  302. #define ESP_INTR_IC 0x40 /* Illegal command given */
  303. #define ESP_INTR_SR 0x80 /* SCSI bus reset detected */
  304. /* Interrupt status macros */
  305. #define ESP_SRESET_IRQ(esp) ((esp)->intreg & (ESP_INTR_SR))
  306. #define ESP_ILLCMD_IRQ(esp) ((esp)->intreg & (ESP_INTR_IC))
  307. #define ESP_SELECT_WITH_ATN_IRQ(esp) ((esp)->intreg & (ESP_INTR_SATN))
  308. #define ESP_SELECT_WITHOUT_ATN_IRQ(esp) ((esp)->intreg & (ESP_INTR_S))
  309. #define ESP_SELECTION_IRQ(esp) ((ESP_SELECT_WITH_ATN_IRQ(esp)) || \
  310. (ESP_SELECT_WITHOUT_ATN_IRQ(esp)))
  311. #define ESP_RESELECTION_IRQ(esp) ((esp)->intreg & (ESP_INTR_RSEL))
  312. /* ESP sequence step register read-only */
  313. #define ESP_STEP_VBITS 0x07 /* Valid bits */
  314. #define ESP_STEP_ASEL 0x00 /* Selection&Arbitrate cmplt */
  315. #define ESP_STEP_SID 0x01 /* One msg byte sent */
  316. #define ESP_STEP_NCMD 0x02 /* Was not in command phase */
  317. #define ESP_STEP_PPC 0x03 /* Early phase chg caused cmnd
  318. * bytes to be lost
  319. */
  320. #define ESP_STEP_FINI4 0x04 /* Command was sent ok */
  321. /* Ho hum, some ESP's set the step register to this as well... */
  322. #define ESP_STEP_FINI5 0x05
  323. #define ESP_STEP_FINI6 0x06
  324. #define ESP_STEP_FINI7 0x07
  325. /* ESP chip-test register read-write */
  326. #define ESP_TEST_TARG 0x01 /* Target test mode */
  327. #define ESP_TEST_INI 0x02 /* Initiator test mode */
  328. #define ESP_TEST_TS 0x04 /* Tristate test mode */
  329. /* ESP unique ID register read-only, found on fas236+fas100a only */
  330. #define ESP_UID_F100A 0x00 /* ESP FAS100A */
  331. #define ESP_UID_F236 0x02 /* ESP FAS236 */
  332. #define ESP_UID_REV 0x07 /* ESP revision */
  333. #define ESP_UID_FAM 0xf8 /* ESP family */
  334. /* ESP fifo flags register read-only */
  335. /* Note that the following implies a 16 byte FIFO on the ESP. */
  336. #define ESP_FF_FBYTES 0x1f /* Num bytes in FIFO */
  337. #define ESP_FF_ONOTZERO 0x20 /* offset ctr not zero (esp100) */
  338. #define ESP_FF_SSTEP 0xe0 /* Sequence step */
  339. /* ESP clock conversion factor register write-only */
  340. #define ESP_CCF_F0 0x00 /* 35.01MHz - 40MHz */
  341. #define ESP_CCF_NEVER 0x01 /* Set it to this and die */
  342. #define ESP_CCF_F2 0x02 /* 10MHz */
  343. #define ESP_CCF_F3 0x03 /* 10.01MHz - 15MHz */
  344. #define ESP_CCF_F4 0x04 /* 15.01MHz - 20MHz */
  345. #define ESP_CCF_F5 0x05 /* 20.01MHz - 25MHz */
  346. #define ESP_CCF_F6 0x06 /* 25.01MHz - 30MHz */
  347. #define ESP_CCF_F7 0x07 /* 30.01MHz - 35MHz */
  348. /* HME only... */
  349. #define ESP_BUSID_RESELID 0x10
  350. #define ESP_BUSID_CTR32BIT 0x40
  351. #define ESP_BUS_TIMEOUT 275 /* In milli-seconds */
  352. #define ESP_TIMEO_CONST 8192
  353. #define ESP_NEG_DEFP(mhz, cfact) \
  354. ((ESP_BUS_TIMEOUT * ((mhz) / 1000)) / (8192 * (cfact)))
  355. #define ESP_MHZ_TO_CYCLE(mhertz) ((1000000000) / ((mhertz) / 1000))
  356. #define ESP_TICK(ccf, cycle) ((7682 * (ccf) * (cycle) / 1000))
  357. /* For our interrupt engine. */
  358. #define for_each_esp(esp) \
  359. for((esp) = espchain; (esp); (esp) = (esp)->next)
  360. #endif /* !(_SPARC_ESP_H) */