ahci.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.2"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. AHCI_CMD_PREFETCH = (1 << 7),
  66. AHCI_CMD_RESET = (1 << 8),
  67. AHCI_CMD_CLR_BUSY = (1 << 10),
  68. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  69. board_ahci = 0,
  70. /* global controller registers */
  71. HOST_CAP = 0x00, /* host capabilities */
  72. HOST_CTL = 0x04, /* global host control */
  73. HOST_IRQ_STAT = 0x08, /* interrupt status */
  74. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  75. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  76. /* HOST_CTL bits */
  77. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  78. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  79. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  80. /* HOST_CAP bits */
  81. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  82. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  83. /* registers for each SATA port */
  84. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  85. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  86. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  87. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  88. PORT_IRQ_STAT = 0x10, /* interrupt status */
  89. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  90. PORT_CMD = 0x18, /* port command */
  91. PORT_TFDATA = 0x20, /* taskfile data */
  92. PORT_SIG = 0x24, /* device TF signature */
  93. PORT_CMD_ISSUE = 0x38, /* command issue */
  94. PORT_SCR = 0x28, /* SATA phy register block */
  95. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  96. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  97. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  98. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  99. /* PORT_IRQ_{STAT,MASK} bits */
  100. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  101. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  102. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  103. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  104. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  105. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  106. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  107. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  108. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  109. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  110. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  111. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  112. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  113. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  114. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  115. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  116. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  117. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  118. PORT_IRQ_HBUS_ERR |
  119. PORT_IRQ_HBUS_DATA_ERR |
  120. PORT_IRQ_IF_ERR,
  121. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  122. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  123. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  124. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  125. PORT_IRQ_D2H_REG_FIS,
  126. /* PORT_CMD bits */
  127. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  128. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  129. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  130. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  131. PORT_CMD_CLO = (1 << 3), /* Command list override */
  132. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  133. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  134. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  135. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  136. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  137. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  138. /* hpriv->flags bits */
  139. AHCI_FLAG_MSI = (1 << 0),
  140. };
  141. struct ahci_cmd_hdr {
  142. u32 opts;
  143. u32 status;
  144. u32 tbl_addr;
  145. u32 tbl_addr_hi;
  146. u32 reserved[4];
  147. };
  148. struct ahci_sg {
  149. u32 addr;
  150. u32 addr_hi;
  151. u32 reserved;
  152. u32 flags_size;
  153. };
  154. struct ahci_host_priv {
  155. unsigned long flags;
  156. u32 cap; /* cache of HOST_CAP register */
  157. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  158. };
  159. struct ahci_port_priv {
  160. struct ahci_cmd_hdr *cmd_slot;
  161. dma_addr_t cmd_slot_dma;
  162. void *cmd_tbl;
  163. dma_addr_t cmd_tbl_dma;
  164. struct ahci_sg *cmd_tbl_sg;
  165. void *rx_fis;
  166. dma_addr_t rx_fis_dma;
  167. };
  168. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  169. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  170. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  171. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  172. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  173. static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes);
  174. static void ahci_irq_clear(struct ata_port *ap);
  175. static void ahci_eng_timeout(struct ata_port *ap);
  176. static int ahci_port_start(struct ata_port *ap);
  177. static void ahci_port_stop(struct ata_port *ap);
  178. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  179. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  180. static u8 ahci_check_status(struct ata_port *ap);
  181. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  182. static void ahci_remove_one (struct pci_dev *pdev);
  183. static struct scsi_host_template ahci_sht = {
  184. .module = THIS_MODULE,
  185. .name = DRV_NAME,
  186. .ioctl = ata_scsi_ioctl,
  187. .queuecommand = ata_scsi_queuecmd,
  188. .can_queue = ATA_DEF_QUEUE,
  189. .this_id = ATA_SHT_THIS_ID,
  190. .sg_tablesize = AHCI_MAX_SG,
  191. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  192. .emulated = ATA_SHT_EMULATED,
  193. .use_clustering = AHCI_USE_CLUSTERING,
  194. .proc_name = DRV_NAME,
  195. .dma_boundary = AHCI_DMA_BOUNDARY,
  196. .slave_configure = ata_scsi_slave_config,
  197. .bios_param = ata_std_bios_param,
  198. };
  199. static const struct ata_port_operations ahci_ops = {
  200. .port_disable = ata_port_disable,
  201. .check_status = ahci_check_status,
  202. .check_altstatus = ahci_check_status,
  203. .dev_select = ata_noop_dev_select,
  204. .tf_read = ahci_tf_read,
  205. .probe_reset = ahci_probe_reset,
  206. .qc_prep = ahci_qc_prep,
  207. .qc_issue = ahci_qc_issue,
  208. .eng_timeout = ahci_eng_timeout,
  209. .irq_handler = ahci_interrupt,
  210. .irq_clear = ahci_irq_clear,
  211. .scr_read = ahci_scr_read,
  212. .scr_write = ahci_scr_write,
  213. .port_start = ahci_port_start,
  214. .port_stop = ahci_port_stop,
  215. };
  216. static const struct ata_port_info ahci_port_info[] = {
  217. /* board_ahci */
  218. {
  219. .sht = &ahci_sht,
  220. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  221. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  222. .pio_mask = 0x1f, /* pio0-4 */
  223. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  224. .port_ops = &ahci_ops,
  225. },
  226. };
  227. static const struct pci_device_id ahci_pci_tbl[] = {
  228. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  229. board_ahci }, /* ICH6 */
  230. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  231. board_ahci }, /* ICH6M */
  232. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  233. board_ahci }, /* ICH7 */
  234. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  235. board_ahci }, /* ICH7M */
  236. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  237. board_ahci }, /* ICH7R */
  238. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  239. board_ahci }, /* ULi M5288 */
  240. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  241. board_ahci }, /* ESB2 */
  242. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  243. board_ahci }, /* ESB2 */
  244. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  245. board_ahci }, /* ESB2 */
  246. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  247. board_ahci }, /* ICH7-M DH */
  248. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  249. board_ahci }, /* ICH8 */
  250. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  251. board_ahci }, /* ICH8 */
  252. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  253. board_ahci }, /* ICH8 */
  254. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  255. board_ahci }, /* ICH8M */
  256. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  257. board_ahci }, /* ICH8M */
  258. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  259. board_ahci }, /* JMicron JMB360 */
  260. { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  261. board_ahci }, /* JMicron JMB363 */
  262. { PCI_VENDOR_ID_ATI, 0x4380, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  263. board_ahci }, /* ATI SB600 non-raid */
  264. { PCI_VENDOR_ID_ATI, 0x4381, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  265. board_ahci }, /* ATI SB600 raid */
  266. { } /* terminate list */
  267. };
  268. static struct pci_driver ahci_pci_driver = {
  269. .name = DRV_NAME,
  270. .id_table = ahci_pci_tbl,
  271. .probe = ahci_init_one,
  272. .remove = ahci_remove_one,
  273. };
  274. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  275. {
  276. return base + 0x100 + (port * 0x80);
  277. }
  278. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  279. {
  280. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  281. }
  282. static int ahci_port_start(struct ata_port *ap)
  283. {
  284. struct device *dev = ap->host_set->dev;
  285. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  286. struct ahci_port_priv *pp;
  287. void __iomem *mmio = ap->host_set->mmio_base;
  288. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  289. void *mem;
  290. dma_addr_t mem_dma;
  291. int rc;
  292. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  293. if (!pp)
  294. return -ENOMEM;
  295. memset(pp, 0, sizeof(*pp));
  296. rc = ata_pad_alloc(ap, dev);
  297. if (rc) {
  298. kfree(pp);
  299. return rc;
  300. }
  301. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  302. if (!mem) {
  303. ata_pad_free(ap, dev);
  304. kfree(pp);
  305. return -ENOMEM;
  306. }
  307. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  308. /*
  309. * First item in chunk of DMA memory: 32-slot command table,
  310. * 32 bytes each in size
  311. */
  312. pp->cmd_slot = mem;
  313. pp->cmd_slot_dma = mem_dma;
  314. mem += AHCI_CMD_SLOT_SZ;
  315. mem_dma += AHCI_CMD_SLOT_SZ;
  316. /*
  317. * Second item: Received-FIS area
  318. */
  319. pp->rx_fis = mem;
  320. pp->rx_fis_dma = mem_dma;
  321. mem += AHCI_RX_FIS_SZ;
  322. mem_dma += AHCI_RX_FIS_SZ;
  323. /*
  324. * Third item: data area for storing a single command
  325. * and its scatter-gather table
  326. */
  327. pp->cmd_tbl = mem;
  328. pp->cmd_tbl_dma = mem_dma;
  329. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  330. ap->private_data = pp;
  331. if (hpriv->cap & HOST_CAP_64)
  332. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  333. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  334. readl(port_mmio + PORT_LST_ADDR); /* flush */
  335. if (hpriv->cap & HOST_CAP_64)
  336. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  337. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  338. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  339. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  340. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  341. PORT_CMD_START, port_mmio + PORT_CMD);
  342. readl(port_mmio + PORT_CMD); /* flush */
  343. return 0;
  344. }
  345. static void ahci_port_stop(struct ata_port *ap)
  346. {
  347. struct device *dev = ap->host_set->dev;
  348. struct ahci_port_priv *pp = ap->private_data;
  349. void __iomem *mmio = ap->host_set->mmio_base;
  350. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  351. u32 tmp;
  352. tmp = readl(port_mmio + PORT_CMD);
  353. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  354. writel(tmp, port_mmio + PORT_CMD);
  355. readl(port_mmio + PORT_CMD); /* flush */
  356. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  357. * this is slightly incorrect.
  358. */
  359. msleep(500);
  360. ap->private_data = NULL;
  361. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  362. pp->cmd_slot, pp->cmd_slot_dma);
  363. ata_pad_free(ap, dev);
  364. kfree(pp);
  365. }
  366. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  367. {
  368. unsigned int sc_reg;
  369. switch (sc_reg_in) {
  370. case SCR_STATUS: sc_reg = 0; break;
  371. case SCR_CONTROL: sc_reg = 1; break;
  372. case SCR_ERROR: sc_reg = 2; break;
  373. case SCR_ACTIVE: sc_reg = 3; break;
  374. default:
  375. return 0xffffffffU;
  376. }
  377. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  378. }
  379. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  380. u32 val)
  381. {
  382. unsigned int sc_reg;
  383. switch (sc_reg_in) {
  384. case SCR_STATUS: sc_reg = 0; break;
  385. case SCR_CONTROL: sc_reg = 1; break;
  386. case SCR_ERROR: sc_reg = 2; break;
  387. case SCR_ACTIVE: sc_reg = 3; break;
  388. default:
  389. return;
  390. }
  391. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  392. }
  393. static int ahci_stop_engine(struct ata_port *ap)
  394. {
  395. void __iomem *mmio = ap->host_set->mmio_base;
  396. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  397. int work;
  398. u32 tmp;
  399. tmp = readl(port_mmio + PORT_CMD);
  400. tmp &= ~PORT_CMD_START;
  401. writel(tmp, port_mmio + PORT_CMD);
  402. /* wait for engine to stop. TODO: this could be
  403. * as long as 500 msec
  404. */
  405. work = 1000;
  406. while (work-- > 0) {
  407. tmp = readl(port_mmio + PORT_CMD);
  408. if ((tmp & PORT_CMD_LIST_ON) == 0)
  409. return 0;
  410. udelay(10);
  411. }
  412. return -EIO;
  413. }
  414. static void ahci_start_engine(struct ata_port *ap)
  415. {
  416. void __iomem *mmio = ap->host_set->mmio_base;
  417. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  418. u32 tmp;
  419. tmp = readl(port_mmio + PORT_CMD);
  420. tmp |= PORT_CMD_START;
  421. writel(tmp, port_mmio + PORT_CMD);
  422. readl(port_mmio + PORT_CMD); /* flush */
  423. }
  424. static unsigned int ahci_dev_classify(struct ata_port *ap)
  425. {
  426. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  427. struct ata_taskfile tf;
  428. u32 tmp;
  429. tmp = readl(port_mmio + PORT_SIG);
  430. tf.lbah = (tmp >> 24) & 0xff;
  431. tf.lbam = (tmp >> 16) & 0xff;
  432. tf.lbal = (tmp >> 8) & 0xff;
  433. tf.nsect = (tmp) & 0xff;
  434. return ata_dev_classify(&tf);
  435. }
  436. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, u32 opts)
  437. {
  438. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  439. pp->cmd_slot[0].status = 0;
  440. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  441. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  442. }
  443. static int ahci_poll_register(void __iomem *reg, u32 mask, u32 val,
  444. unsigned long interval_msec,
  445. unsigned long timeout_msec)
  446. {
  447. unsigned long timeout;
  448. u32 tmp;
  449. timeout = jiffies + (timeout_msec * HZ) / 1000;
  450. do {
  451. tmp = readl(reg);
  452. if ((tmp & mask) == val)
  453. return 0;
  454. msleep(interval_msec);
  455. } while (time_before(jiffies, timeout));
  456. return -1;
  457. }
  458. static int ahci_softreset(struct ata_port *ap, int verbose, unsigned int *class)
  459. {
  460. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  461. struct ahci_port_priv *pp = ap->private_data;
  462. void __iomem *mmio = ap->host_set->mmio_base;
  463. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  464. const u32 cmd_fis_len = 5; /* five dwords */
  465. const char *reason = NULL;
  466. struct ata_taskfile tf;
  467. u8 *fis;
  468. int rc;
  469. DPRINTK("ENTER\n");
  470. /* prepare for SRST (AHCI-1.1 10.4.1) */
  471. rc = ahci_stop_engine(ap);
  472. if (rc) {
  473. reason = "failed to stop engine";
  474. goto fail_restart;
  475. }
  476. /* check BUSY/DRQ, perform Command List Override if necessary */
  477. ahci_tf_read(ap, &tf);
  478. if (tf.command & (ATA_BUSY | ATA_DRQ)) {
  479. u32 tmp;
  480. if (!(hpriv->cap & HOST_CAP_CLO)) {
  481. rc = -EIO;
  482. reason = "port busy but no CLO";
  483. goto fail_restart;
  484. }
  485. tmp = readl(port_mmio + PORT_CMD);
  486. tmp |= PORT_CMD_CLO;
  487. writel(tmp, port_mmio + PORT_CMD);
  488. readl(port_mmio + PORT_CMD); /* flush */
  489. if (ahci_poll_register(port_mmio + PORT_CMD, PORT_CMD_CLO, 0x0,
  490. 1, 500)) {
  491. rc = -EIO;
  492. reason = "CLO failed";
  493. goto fail_restart;
  494. }
  495. }
  496. /* restart engine */
  497. ahci_start_engine(ap);
  498. ata_tf_init(ap, &tf, 0);
  499. fis = pp->cmd_tbl;
  500. /* issue the first D2H Register FIS */
  501. ahci_fill_cmd_slot(pp, cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  502. tf.ctl |= ATA_SRST;
  503. ata_tf_to_fis(&tf, fis, 0);
  504. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  505. writel(1, port_mmio + PORT_CMD_ISSUE);
  506. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  507. if (ahci_poll_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x0, 1, 500)) {
  508. rc = -EIO;
  509. reason = "1st FIS failed";
  510. goto fail;
  511. }
  512. /* spec says at least 5us, but be generous and sleep for 1ms */
  513. msleep(1);
  514. /* issue the second D2H Register FIS */
  515. ahci_fill_cmd_slot(pp, cmd_fis_len);
  516. tf.ctl &= ~ATA_SRST;
  517. ata_tf_to_fis(&tf, fis, 0);
  518. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  519. writel(1, port_mmio + PORT_CMD_ISSUE);
  520. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  521. /* spec mandates ">= 2ms" before checking status.
  522. * We wait 150ms, because that was the magic delay used for
  523. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  524. * between when the ATA command register is written, and then
  525. * status is checked. Because waiting for "a while" before
  526. * checking status is fine, post SRST, we perform this magic
  527. * delay here as well.
  528. */
  529. msleep(150);
  530. *class = ATA_DEV_NONE;
  531. if (sata_dev_present(ap)) {
  532. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  533. rc = -EIO;
  534. reason = "device not ready";
  535. goto fail;
  536. }
  537. *class = ahci_dev_classify(ap);
  538. }
  539. DPRINTK("EXIT, class=%u\n", *class);
  540. return 0;
  541. fail_restart:
  542. ahci_start_engine(ap);
  543. fail:
  544. if (verbose)
  545. printk(KERN_ERR "ata%u: softreset failed (%s)\n",
  546. ap->id, reason);
  547. else
  548. DPRINTK("EXIT, rc=%d reason=\"%s\"\n", rc, reason);
  549. return rc;
  550. }
  551. static int ahci_hardreset(struct ata_port *ap, int verbose, unsigned int *class)
  552. {
  553. int rc;
  554. DPRINTK("ENTER\n");
  555. ahci_stop_engine(ap);
  556. rc = sata_std_hardreset(ap, verbose, class);
  557. ahci_start_engine(ap);
  558. if (rc == 0)
  559. *class = ahci_dev_classify(ap);
  560. if (*class == ATA_DEV_UNKNOWN)
  561. *class = ATA_DEV_NONE;
  562. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  563. return rc;
  564. }
  565. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  566. {
  567. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  568. u32 new_tmp, tmp;
  569. ata_std_postreset(ap, class);
  570. /* Make sure port's ATAPI bit is set appropriately */
  571. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  572. if (*class == ATA_DEV_ATAPI)
  573. new_tmp |= PORT_CMD_ATAPI;
  574. else
  575. new_tmp &= ~PORT_CMD_ATAPI;
  576. if (new_tmp != tmp) {
  577. writel(new_tmp, port_mmio + PORT_CMD);
  578. readl(port_mmio + PORT_CMD); /* flush */
  579. }
  580. }
  581. static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes)
  582. {
  583. return ata_drive_probe_reset(ap, ata_std_probeinit,
  584. ahci_softreset, ahci_hardreset,
  585. ahci_postreset, classes);
  586. }
  587. static u8 ahci_check_status(struct ata_port *ap)
  588. {
  589. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  590. return readl(mmio + PORT_TFDATA) & 0xFF;
  591. }
  592. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  593. {
  594. struct ahci_port_priv *pp = ap->private_data;
  595. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  596. ata_tf_from_fis(d2h_fis, tf);
  597. }
  598. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  599. {
  600. struct ahci_port_priv *pp = qc->ap->private_data;
  601. struct scatterlist *sg;
  602. struct ahci_sg *ahci_sg;
  603. unsigned int n_sg = 0;
  604. VPRINTK("ENTER\n");
  605. /*
  606. * Next, the S/G list.
  607. */
  608. ahci_sg = pp->cmd_tbl_sg;
  609. ata_for_each_sg(sg, qc) {
  610. dma_addr_t addr = sg_dma_address(sg);
  611. u32 sg_len = sg_dma_len(sg);
  612. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  613. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  614. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  615. ahci_sg++;
  616. n_sg++;
  617. }
  618. return n_sg;
  619. }
  620. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  621. {
  622. struct ata_port *ap = qc->ap;
  623. struct ahci_port_priv *pp = ap->private_data;
  624. int is_atapi = is_atapi_taskfile(&qc->tf);
  625. u32 opts;
  626. const u32 cmd_fis_len = 5; /* five dwords */
  627. unsigned int n_elem;
  628. /*
  629. * Fill in command table information. First, the header,
  630. * a SATA Register - Host to Device command FIS.
  631. */
  632. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  633. if (is_atapi) {
  634. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  635. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb,
  636. qc->dev->cdb_len);
  637. }
  638. n_elem = 0;
  639. if (qc->flags & ATA_QCFLAG_DMAMAP)
  640. n_elem = ahci_fill_sg(qc);
  641. /*
  642. * Fill in command slot information.
  643. */
  644. opts = cmd_fis_len | n_elem << 16;
  645. if (qc->tf.flags & ATA_TFLAG_WRITE)
  646. opts |= AHCI_CMD_WRITE;
  647. if (is_atapi)
  648. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  649. ahci_fill_cmd_slot(pp, opts);
  650. }
  651. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  652. {
  653. void __iomem *mmio = ap->host_set->mmio_base;
  654. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  655. u32 tmp;
  656. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  657. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  658. printk(KERN_WARNING "ata%u: port reset, "
  659. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  660. ap->id,
  661. irq_stat,
  662. readl(mmio + HOST_IRQ_STAT),
  663. readl(port_mmio + PORT_IRQ_STAT),
  664. readl(port_mmio + PORT_CMD),
  665. readl(port_mmio + PORT_TFDATA),
  666. readl(port_mmio + PORT_SCR_STAT),
  667. readl(port_mmio + PORT_SCR_ERR));
  668. /* stop DMA */
  669. ahci_stop_engine(ap);
  670. /* clear SATA phy error, if any */
  671. tmp = readl(port_mmio + PORT_SCR_ERR);
  672. writel(tmp, port_mmio + PORT_SCR_ERR);
  673. /* if DRQ/BSY is set, device needs to be reset.
  674. * if so, issue COMRESET
  675. */
  676. tmp = readl(port_mmio + PORT_TFDATA);
  677. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  678. writel(0x301, port_mmio + PORT_SCR_CTL);
  679. readl(port_mmio + PORT_SCR_CTL); /* flush */
  680. udelay(10);
  681. writel(0x300, port_mmio + PORT_SCR_CTL);
  682. readl(port_mmio + PORT_SCR_CTL); /* flush */
  683. }
  684. /* re-start DMA */
  685. ahci_start_engine(ap);
  686. }
  687. static void ahci_eng_timeout(struct ata_port *ap)
  688. {
  689. struct ata_host_set *host_set = ap->host_set;
  690. void __iomem *mmio = host_set->mmio_base;
  691. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  692. struct ata_queued_cmd *qc;
  693. unsigned long flags;
  694. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  695. spin_lock_irqsave(&host_set->lock, flags);
  696. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  697. qc = ata_qc_from_tag(ap, ap->active_tag);
  698. qc->err_mask |= AC_ERR_TIMEOUT;
  699. spin_unlock_irqrestore(&host_set->lock, flags);
  700. ata_eh_qc_complete(qc);
  701. }
  702. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  703. {
  704. void __iomem *mmio = ap->host_set->mmio_base;
  705. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  706. u32 status, serr, ci;
  707. serr = readl(port_mmio + PORT_SCR_ERR);
  708. writel(serr, port_mmio + PORT_SCR_ERR);
  709. status = readl(port_mmio + PORT_IRQ_STAT);
  710. writel(status, port_mmio + PORT_IRQ_STAT);
  711. ci = readl(port_mmio + PORT_CMD_ISSUE);
  712. if (likely((ci & 0x1) == 0)) {
  713. if (qc) {
  714. WARN_ON(qc->err_mask);
  715. ata_qc_complete(qc);
  716. qc = NULL;
  717. }
  718. }
  719. if (status & PORT_IRQ_FATAL) {
  720. unsigned int err_mask;
  721. if (status & PORT_IRQ_TF_ERR)
  722. err_mask = AC_ERR_DEV;
  723. else if (status & PORT_IRQ_IF_ERR)
  724. err_mask = AC_ERR_ATA_BUS;
  725. else
  726. err_mask = AC_ERR_HOST_BUS;
  727. /* command processing has stopped due to error; restart */
  728. ahci_restart_port(ap, status);
  729. if (qc) {
  730. qc->err_mask |= err_mask;
  731. ata_qc_complete(qc);
  732. }
  733. }
  734. return 1;
  735. }
  736. static void ahci_irq_clear(struct ata_port *ap)
  737. {
  738. /* TODO */
  739. }
  740. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  741. {
  742. struct ata_host_set *host_set = dev_instance;
  743. struct ahci_host_priv *hpriv;
  744. unsigned int i, handled = 0;
  745. void __iomem *mmio;
  746. u32 irq_stat, irq_ack = 0;
  747. VPRINTK("ENTER\n");
  748. hpriv = host_set->private_data;
  749. mmio = host_set->mmio_base;
  750. /* sigh. 0xffffffff is a valid return from h/w */
  751. irq_stat = readl(mmio + HOST_IRQ_STAT);
  752. irq_stat &= hpriv->port_map;
  753. if (!irq_stat)
  754. return IRQ_NONE;
  755. spin_lock(&host_set->lock);
  756. for (i = 0; i < host_set->n_ports; i++) {
  757. struct ata_port *ap;
  758. if (!(irq_stat & (1 << i)))
  759. continue;
  760. ap = host_set->ports[i];
  761. if (ap) {
  762. struct ata_queued_cmd *qc;
  763. qc = ata_qc_from_tag(ap, ap->active_tag);
  764. if (!ahci_host_intr(ap, qc))
  765. if (ata_ratelimit())
  766. dev_printk(KERN_WARNING, host_set->dev,
  767. "unhandled interrupt on port %u\n",
  768. i);
  769. VPRINTK("port %u\n", i);
  770. } else {
  771. VPRINTK("port %u (no irq)\n", i);
  772. if (ata_ratelimit())
  773. dev_printk(KERN_WARNING, host_set->dev,
  774. "interrupt on disabled port %u\n", i);
  775. }
  776. irq_ack |= (1 << i);
  777. }
  778. if (irq_ack) {
  779. writel(irq_ack, mmio + HOST_IRQ_STAT);
  780. handled = 1;
  781. }
  782. spin_unlock(&host_set->lock);
  783. VPRINTK("EXIT\n");
  784. return IRQ_RETVAL(handled);
  785. }
  786. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  787. {
  788. struct ata_port *ap = qc->ap;
  789. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  790. writel(1, port_mmio + PORT_CMD_ISSUE);
  791. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  792. return 0;
  793. }
  794. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  795. unsigned int port_idx)
  796. {
  797. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  798. base = ahci_port_base_ul(base, port_idx);
  799. VPRINTK("base now==0x%lx\n", base);
  800. port->cmd_addr = base;
  801. port->scr_addr = base + PORT_SCR;
  802. VPRINTK("EXIT\n");
  803. }
  804. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  805. {
  806. struct ahci_host_priv *hpriv = probe_ent->private_data;
  807. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  808. void __iomem *mmio = probe_ent->mmio_base;
  809. u32 tmp, cap_save;
  810. unsigned int i, j, using_dac;
  811. int rc;
  812. void __iomem *port_mmio;
  813. cap_save = readl(mmio + HOST_CAP);
  814. cap_save &= ( (1<<28) | (1<<17) );
  815. cap_save |= (1 << 27);
  816. /* global controller reset */
  817. tmp = readl(mmio + HOST_CTL);
  818. if ((tmp & HOST_RESET) == 0) {
  819. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  820. readl(mmio + HOST_CTL); /* flush */
  821. }
  822. /* reset must complete within 1 second, or
  823. * the hardware should be considered fried.
  824. */
  825. ssleep(1);
  826. tmp = readl(mmio + HOST_CTL);
  827. if (tmp & HOST_RESET) {
  828. dev_printk(KERN_ERR, &pdev->dev,
  829. "controller reset failed (0x%x)\n", tmp);
  830. return -EIO;
  831. }
  832. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  833. (void) readl(mmio + HOST_CTL); /* flush */
  834. writel(cap_save, mmio + HOST_CAP);
  835. writel(0xf, mmio + HOST_PORTS_IMPL);
  836. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  837. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  838. u16 tmp16;
  839. pci_read_config_word(pdev, 0x92, &tmp16);
  840. tmp16 |= 0xf;
  841. pci_write_config_word(pdev, 0x92, tmp16);
  842. }
  843. hpriv->cap = readl(mmio + HOST_CAP);
  844. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  845. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  846. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  847. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  848. using_dac = hpriv->cap & HOST_CAP_64;
  849. if (using_dac &&
  850. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  851. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  852. if (rc) {
  853. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  854. if (rc) {
  855. dev_printk(KERN_ERR, &pdev->dev,
  856. "64-bit DMA enable failed\n");
  857. return rc;
  858. }
  859. }
  860. } else {
  861. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  862. if (rc) {
  863. dev_printk(KERN_ERR, &pdev->dev,
  864. "32-bit DMA enable failed\n");
  865. return rc;
  866. }
  867. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  868. if (rc) {
  869. dev_printk(KERN_ERR, &pdev->dev,
  870. "32-bit consistent DMA enable failed\n");
  871. return rc;
  872. }
  873. }
  874. for (i = 0; i < probe_ent->n_ports; i++) {
  875. #if 0 /* BIOSen initialize this incorrectly */
  876. if (!(hpriv->port_map & (1 << i)))
  877. continue;
  878. #endif
  879. port_mmio = ahci_port_base(mmio, i);
  880. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  881. ahci_setup_port(&probe_ent->port[i],
  882. (unsigned long) mmio, i);
  883. /* make sure port is not active */
  884. tmp = readl(port_mmio + PORT_CMD);
  885. VPRINTK("PORT_CMD 0x%x\n", tmp);
  886. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  887. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  888. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  889. PORT_CMD_FIS_RX | PORT_CMD_START);
  890. writel(tmp, port_mmio + PORT_CMD);
  891. readl(port_mmio + PORT_CMD); /* flush */
  892. /* spec says 500 msecs for each bit, so
  893. * this is slightly incorrect.
  894. */
  895. msleep(500);
  896. }
  897. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  898. j = 0;
  899. while (j < 100) {
  900. msleep(10);
  901. tmp = readl(port_mmio + PORT_SCR_STAT);
  902. if ((tmp & 0xf) == 0x3)
  903. break;
  904. j++;
  905. }
  906. tmp = readl(port_mmio + PORT_SCR_ERR);
  907. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  908. writel(tmp, port_mmio + PORT_SCR_ERR);
  909. /* ack any pending irq events for this port */
  910. tmp = readl(port_mmio + PORT_IRQ_STAT);
  911. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  912. if (tmp)
  913. writel(tmp, port_mmio + PORT_IRQ_STAT);
  914. writel(1 << i, mmio + HOST_IRQ_STAT);
  915. /* set irq mask (enables interrupts) */
  916. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  917. }
  918. tmp = readl(mmio + HOST_CTL);
  919. VPRINTK("HOST_CTL 0x%x\n", tmp);
  920. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  921. tmp = readl(mmio + HOST_CTL);
  922. VPRINTK("HOST_CTL 0x%x\n", tmp);
  923. pci_set_master(pdev);
  924. return 0;
  925. }
  926. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  927. {
  928. struct ahci_host_priv *hpriv = probe_ent->private_data;
  929. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  930. void __iomem *mmio = probe_ent->mmio_base;
  931. u32 vers, cap, impl, speed;
  932. const char *speed_s;
  933. u16 cc;
  934. const char *scc_s;
  935. vers = readl(mmio + HOST_VERSION);
  936. cap = hpriv->cap;
  937. impl = hpriv->port_map;
  938. speed = (cap >> 20) & 0xf;
  939. if (speed == 1)
  940. speed_s = "1.5";
  941. else if (speed == 2)
  942. speed_s = "3";
  943. else
  944. speed_s = "?";
  945. pci_read_config_word(pdev, 0x0a, &cc);
  946. if (cc == 0x0101)
  947. scc_s = "IDE";
  948. else if (cc == 0x0106)
  949. scc_s = "SATA";
  950. else if (cc == 0x0104)
  951. scc_s = "RAID";
  952. else
  953. scc_s = "unknown";
  954. dev_printk(KERN_INFO, &pdev->dev,
  955. "AHCI %02x%02x.%02x%02x "
  956. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  957. ,
  958. (vers >> 24) & 0xff,
  959. (vers >> 16) & 0xff,
  960. (vers >> 8) & 0xff,
  961. vers & 0xff,
  962. ((cap >> 8) & 0x1f) + 1,
  963. (cap & 0x1f) + 1,
  964. speed_s,
  965. impl,
  966. scc_s);
  967. dev_printk(KERN_INFO, &pdev->dev,
  968. "flags: "
  969. "%s%s%s%s%s%s"
  970. "%s%s%s%s%s%s%s\n"
  971. ,
  972. cap & (1 << 31) ? "64bit " : "",
  973. cap & (1 << 30) ? "ncq " : "",
  974. cap & (1 << 28) ? "ilck " : "",
  975. cap & (1 << 27) ? "stag " : "",
  976. cap & (1 << 26) ? "pm " : "",
  977. cap & (1 << 25) ? "led " : "",
  978. cap & (1 << 24) ? "clo " : "",
  979. cap & (1 << 19) ? "nz " : "",
  980. cap & (1 << 18) ? "only " : "",
  981. cap & (1 << 17) ? "pmp " : "",
  982. cap & (1 << 15) ? "pio " : "",
  983. cap & (1 << 14) ? "slum " : "",
  984. cap & (1 << 13) ? "part " : ""
  985. );
  986. }
  987. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  988. {
  989. static int printed_version;
  990. struct ata_probe_ent *probe_ent = NULL;
  991. struct ahci_host_priv *hpriv;
  992. unsigned long base;
  993. void __iomem *mmio_base;
  994. unsigned int board_idx = (unsigned int) ent->driver_data;
  995. int have_msi, pci_dev_busy = 0;
  996. int rc;
  997. VPRINTK("ENTER\n");
  998. if (!printed_version++)
  999. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1000. rc = pci_enable_device(pdev);
  1001. if (rc)
  1002. return rc;
  1003. rc = pci_request_regions(pdev, DRV_NAME);
  1004. if (rc) {
  1005. pci_dev_busy = 1;
  1006. goto err_out;
  1007. }
  1008. if (pci_enable_msi(pdev) == 0)
  1009. have_msi = 1;
  1010. else {
  1011. pci_intx(pdev, 1);
  1012. have_msi = 0;
  1013. }
  1014. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1015. if (probe_ent == NULL) {
  1016. rc = -ENOMEM;
  1017. goto err_out_msi;
  1018. }
  1019. memset(probe_ent, 0, sizeof(*probe_ent));
  1020. probe_ent->dev = pci_dev_to_dev(pdev);
  1021. INIT_LIST_HEAD(&probe_ent->node);
  1022. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  1023. if (mmio_base == NULL) {
  1024. rc = -ENOMEM;
  1025. goto err_out_free_ent;
  1026. }
  1027. base = (unsigned long) mmio_base;
  1028. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1029. if (!hpriv) {
  1030. rc = -ENOMEM;
  1031. goto err_out_iounmap;
  1032. }
  1033. memset(hpriv, 0, sizeof(*hpriv));
  1034. probe_ent->sht = ahci_port_info[board_idx].sht;
  1035. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  1036. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1037. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1038. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1039. probe_ent->irq = pdev->irq;
  1040. probe_ent->irq_flags = SA_SHIRQ;
  1041. probe_ent->mmio_base = mmio_base;
  1042. probe_ent->private_data = hpriv;
  1043. if (have_msi)
  1044. hpriv->flags |= AHCI_FLAG_MSI;
  1045. /* JMicron-specific fixup: make sure we're in AHCI mode */
  1046. if (pdev->vendor == 0x197b)
  1047. pci_write_config_byte(pdev, 0x41, 0xa1);
  1048. /* initialize adapter */
  1049. rc = ahci_host_init(probe_ent);
  1050. if (rc)
  1051. goto err_out_hpriv;
  1052. ahci_print_info(probe_ent);
  1053. /* FIXME: check ata_device_add return value */
  1054. ata_device_add(probe_ent);
  1055. kfree(probe_ent);
  1056. return 0;
  1057. err_out_hpriv:
  1058. kfree(hpriv);
  1059. err_out_iounmap:
  1060. pci_iounmap(pdev, mmio_base);
  1061. err_out_free_ent:
  1062. kfree(probe_ent);
  1063. err_out_msi:
  1064. if (have_msi)
  1065. pci_disable_msi(pdev);
  1066. else
  1067. pci_intx(pdev, 0);
  1068. pci_release_regions(pdev);
  1069. err_out:
  1070. if (!pci_dev_busy)
  1071. pci_disable_device(pdev);
  1072. return rc;
  1073. }
  1074. static void ahci_remove_one (struct pci_dev *pdev)
  1075. {
  1076. struct device *dev = pci_dev_to_dev(pdev);
  1077. struct ata_host_set *host_set = dev_get_drvdata(dev);
  1078. struct ahci_host_priv *hpriv = host_set->private_data;
  1079. struct ata_port *ap;
  1080. unsigned int i;
  1081. int have_msi;
  1082. for (i = 0; i < host_set->n_ports; i++) {
  1083. ap = host_set->ports[i];
  1084. scsi_remove_host(ap->host);
  1085. }
  1086. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  1087. free_irq(host_set->irq, host_set);
  1088. for (i = 0; i < host_set->n_ports; i++) {
  1089. ap = host_set->ports[i];
  1090. ata_scsi_release(ap->host);
  1091. scsi_host_put(ap->host);
  1092. }
  1093. kfree(hpriv);
  1094. pci_iounmap(pdev, host_set->mmio_base);
  1095. kfree(host_set);
  1096. if (have_msi)
  1097. pci_disable_msi(pdev);
  1098. else
  1099. pci_intx(pdev, 0);
  1100. pci_release_regions(pdev);
  1101. pci_disable_device(pdev);
  1102. dev_set_drvdata(dev, NULL);
  1103. }
  1104. static int __init ahci_init(void)
  1105. {
  1106. return pci_module_init(&ahci_pci_driver);
  1107. }
  1108. static void __exit ahci_exit(void)
  1109. {
  1110. pci_unregister_driver(&ahci_pci_driver);
  1111. }
  1112. MODULE_AUTHOR("Jeff Garzik");
  1113. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1114. MODULE_LICENSE("GPL");
  1115. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1116. MODULE_VERSION(DRV_VERSION);
  1117. module_init(ahci_init);
  1118. module_exit(ahci_exit);