NCR5380.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * NCR 5380 defines
  3. *
  4. * Copyright 1993, Drew Eckhardt
  5. * Visionary Computing
  6. * (Unix consulting and custom programming)
  7. * drew@colorado.edu
  8. * +1 (303) 666-5836
  9. *
  10. * DISTRIBUTION RELEASE 7
  11. *
  12. * For more information, please consult
  13. *
  14. * NCR 5380 Family
  15. * SCSI Protocol Controller
  16. * Databook
  17. * NCR Microelectronics
  18. * 1635 Aeroplaza Drive
  19. * Colorado Springs, CO 80916
  20. * 1+ (719) 578-3400
  21. * 1+ (800) 334-5454
  22. */
  23. /*
  24. * $Log: NCR5380.h,v $
  25. */
  26. #ifndef NCR5380_H
  27. #define NCR5380_H
  28. #include <linux/interrupt.h>
  29. #define NCR5380_PUBLIC_RELEASE 7
  30. #define NCR53C400_PUBLIC_RELEASE 2
  31. #define NDEBUG_ARBITRATION 0x1
  32. #define NDEBUG_AUTOSENSE 0x2
  33. #define NDEBUG_DMA 0x4
  34. #define NDEBUG_HANDSHAKE 0x8
  35. #define NDEBUG_INFORMATION 0x10
  36. #define NDEBUG_INIT 0x20
  37. #define NDEBUG_INTR 0x40
  38. #define NDEBUG_LINKED 0x80
  39. #define NDEBUG_MAIN 0x100
  40. #define NDEBUG_NO_DATAOUT 0x200
  41. #define NDEBUG_NO_WRITE 0x400
  42. #define NDEBUG_PIO 0x800
  43. #define NDEBUG_PSEUDO_DMA 0x1000
  44. #define NDEBUG_QUEUES 0x2000
  45. #define NDEBUG_RESELECTION 0x4000
  46. #define NDEBUG_SELECTION 0x8000
  47. #define NDEBUG_USLEEP 0x10000
  48. #define NDEBUG_LAST_BYTE_SENT 0x20000
  49. #define NDEBUG_RESTART_SELECT 0x40000
  50. #define NDEBUG_EXTENDED 0x80000
  51. #define NDEBUG_C400_PREAD 0x100000
  52. #define NDEBUG_C400_PWRITE 0x200000
  53. #define NDEBUG_LISTS 0x400000
  54. #define NDEBUG_ANY 0xFFFFFFFFUL
  55. /*
  56. * The contents of the OUTPUT DATA register are asserted on the bus when
  57. * either arbitration is occurring or the phase-indicating signals (
  58. * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
  59. * bit in the INITIATOR COMMAND register is set.
  60. */
  61. #define OUTPUT_DATA_REG 0 /* wo DATA lines on SCSI bus */
  62. #define CURRENT_SCSI_DATA_REG 0 /* ro same */
  63. #define INITIATOR_COMMAND_REG 1 /* rw */
  64. #define ICR_ASSERT_RST 0x80 /* rw Set to assert RST */
  65. #define ICR_ARBITRATION_PROGRESS 0x40 /* ro Indicates arbitration complete */
  66. #define ICR_TRI_STATE 0x40 /* wo Set to tri-state drivers */
  67. #define ICR_ARBITRATION_LOST 0x20 /* ro Indicates arbitration lost */
  68. #define ICR_DIFF_ENABLE 0x20 /* wo Set to enable diff. drivers */
  69. #define ICR_ASSERT_ACK 0x10 /* rw ini Set to assert ACK */
  70. #define ICR_ASSERT_BSY 0x08 /* rw Set to assert BSY */
  71. #define ICR_ASSERT_SEL 0x04 /* rw Set to assert SEL */
  72. #define ICR_ASSERT_ATN 0x02 /* rw Set to assert ATN */
  73. #define ICR_ASSERT_DATA 0x01 /* rw SCSI_DATA_REG is asserted */
  74. #ifdef DIFFERENTIAL
  75. #define ICR_BASE ICR_DIFF_ENABLE
  76. #else
  77. #define ICR_BASE 0
  78. #endif
  79. #define MODE_REG 2
  80. /*
  81. * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the
  82. * transfer, causing the chip to hog the bus. You probably don't want
  83. * this.
  84. */
  85. #define MR_BLOCK_DMA_MODE 0x80 /* rw block mode DMA */
  86. #define MR_TARGET 0x40 /* rw target mode */
  87. #define MR_ENABLE_PAR_CHECK 0x20 /* rw enable parity checking */
  88. #define MR_ENABLE_PAR_INTR 0x10 /* rw enable bad parity interrupt */
  89. #define MR_ENABLE_EOP_INTR 0x08 /* rw enable eop interrupt */
  90. #define MR_MONITOR_BSY 0x04 /* rw enable int on unexpected bsy fail */
  91. #define MR_DMA_MODE 0x02 /* rw DMA / pseudo DMA mode */
  92. #define MR_ARBITRATE 0x01 /* rw start arbitration */
  93. #ifdef PARITY
  94. #define MR_BASE MR_ENABLE_PAR_CHECK
  95. #else
  96. #define MR_BASE 0
  97. #endif
  98. #define TARGET_COMMAND_REG 3
  99. #define TCR_LAST_BYTE_SENT 0x80 /* ro DMA done */
  100. #define TCR_ASSERT_REQ 0x08 /* tgt rw assert REQ */
  101. #define TCR_ASSERT_MSG 0x04 /* tgt rw assert MSG */
  102. #define TCR_ASSERT_CD 0x02 /* tgt rw assert CD */
  103. #define TCR_ASSERT_IO 0x01 /* tgt rw assert IO */
  104. #define STATUS_REG 4 /* ro */
  105. /*
  106. * Note : a set bit indicates an active signal, driven by us or another
  107. * device.
  108. */
  109. #define SR_RST 0x80
  110. #define SR_BSY 0x40
  111. #define SR_REQ 0x20
  112. #define SR_MSG 0x10
  113. #define SR_CD 0x08
  114. #define SR_IO 0x04
  115. #define SR_SEL 0x02
  116. #define SR_DBP 0x01
  117. /*
  118. * Setting a bit in this register will cause an interrupt to be generated when
  119. * BSY is false and SEL true and this bit is asserted on the bus.
  120. */
  121. #define SELECT_ENABLE_REG 4 /* wo */
  122. #define BUS_AND_STATUS_REG 5 /* ro */
  123. #define BASR_END_DMA_TRANSFER 0x80 /* ro set on end of transfer */
  124. #define BASR_DRQ 0x40 /* ro mirror of DRQ pin */
  125. #define BASR_PARITY_ERROR 0x20 /* ro parity error detected */
  126. #define BASR_IRQ 0x10 /* ro mirror of IRQ pin */
  127. #define BASR_PHASE_MATCH 0x08 /* ro Set when MSG CD IO match TCR */
  128. #define BASR_BUSY_ERROR 0x04 /* ro Unexpected change to inactive state */
  129. #define BASR_ATN 0x02 /* ro BUS status */
  130. #define BASR_ACK 0x01 /* ro BUS status */
  131. /* Write any value to this register to start a DMA send */
  132. #define START_DMA_SEND_REG 5 /* wo */
  133. /*
  134. * Used in DMA transfer mode, data is latched from the SCSI bus on
  135. * the falling edge of REQ (ini) or ACK (tgt)
  136. */
  137. #define INPUT_DATA_REG 6 /* ro */
  138. /* Write any value to this register to start a DMA receive */
  139. #define START_DMA_TARGET_RECEIVE_REG 6 /* wo */
  140. /* Read this register to clear interrupt conditions */
  141. #define RESET_PARITY_INTERRUPT_REG 7 /* ro */
  142. /* Write any value to this register to start an ini mode DMA receive */
  143. #define START_DMA_INITIATOR_RECEIVE_REG 7 /* wo */
  144. #define C400_CONTROL_STATUS_REG NCR53C400_register_offset-8 /* rw */
  145. #define CSR_RESET 0x80 /* wo Resets 53c400 */
  146. #define CSR_53C80_REG 0x80 /* ro 5380 registers busy */
  147. #define CSR_TRANS_DIR 0x40 /* rw Data transfer direction */
  148. #define CSR_SCSI_BUFF_INTR 0x20 /* rw Enable int on transfer ready */
  149. #define CSR_53C80_INTR 0x10 /* rw Enable 53c80 interrupts */
  150. #define CSR_SHARED_INTR 0x08 /* rw Interrupt sharing */
  151. #define CSR_HOST_BUF_NOT_RDY 0x04 /* ro Is Host buffer ready */
  152. #define CSR_SCSI_BUF_RDY 0x02 /* ro SCSI buffer read */
  153. #define CSR_GATED_53C80_IRQ 0x01 /* ro Last block xferred */
  154. #if 0
  155. #define CSR_BASE CSR_SCSI_BUFF_INTR | CSR_53C80_INTR
  156. #else
  157. #define CSR_BASE CSR_53C80_INTR
  158. #endif
  159. /* Number of 128-byte blocks to be transferred */
  160. #define C400_BLOCK_COUNTER_REG NCR53C400_register_offset-7 /* rw */
  161. /* Resume transfer after disconnect */
  162. #define C400_RESUME_TRANSFER_REG NCR53C400_register_offset-6 /* wo */
  163. /* Access to host buffer stack */
  164. #define C400_HOST_BUFFER NCR53C400_register_offset-4 /* rw */
  165. /* Note : PHASE_* macros are based on the values of the STATUS register */
  166. #define PHASE_MASK (SR_MSG | SR_CD | SR_IO)
  167. #define PHASE_DATAOUT 0
  168. #define PHASE_DATAIN SR_IO
  169. #define PHASE_CMDOUT SR_CD
  170. #define PHASE_STATIN (SR_CD | SR_IO)
  171. #define PHASE_MSGOUT (SR_MSG | SR_CD)
  172. #define PHASE_MSGIN (SR_MSG | SR_CD | SR_IO)
  173. #define PHASE_UNKNOWN 0xff
  174. /*
  175. * Convert status register phase to something we can use to set phase in
  176. * the target register so we can get phase mismatch interrupts on DMA
  177. * transfers.
  178. */
  179. #define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
  180. /*
  181. * The internal should_disconnect() function returns these based on the
  182. * expected length of a disconnect if a device supports disconnect/
  183. * reconnect.
  184. */
  185. #define DISCONNECT_NONE 0
  186. #define DISCONNECT_TIME_TO_DATA 1
  187. #define DISCONNECT_LONG 2
  188. /*
  189. * These are "special" values for the tag parameter passed to NCR5380_select.
  190. */
  191. #define TAG_NEXT -1 /* Use next free tag */
  192. #define TAG_NONE -2 /*
  193. * Establish I_T_L nexus instead of I_T_L_Q
  194. * even on SCSI-II devices.
  195. */
  196. /*
  197. * These are "special" values for the irq and dma_channel fields of the
  198. * Scsi_Host structure
  199. */
  200. #define SCSI_IRQ_NONE 255
  201. #define DMA_NONE 255
  202. #define IRQ_AUTO 254
  203. #define DMA_AUTO 254
  204. #define PORT_AUTO 0xffff /* autoprobe io port for 53c400a */
  205. #define FLAG_HAS_LAST_BYTE_SENT 1 /* NCR53c81 or better */
  206. #define FLAG_CHECK_LAST_BYTE_SENT 2 /* Only test once */
  207. #define FLAG_NCR53C400 4 /* NCR53c400 */
  208. #define FLAG_NO_PSEUDO_DMA 8 /* Inhibit DMA */
  209. #define FLAG_DTC3181E 16 /* DTC3181E */
  210. #ifndef ASM
  211. struct NCR5380_hostdata {
  212. NCR5380_implementation_fields; /* implementation specific */
  213. struct Scsi_Host *host; /* Host backpointer */
  214. unsigned char id_mask, id_higher_mask; /* 1 << id, all bits greater */
  215. unsigned char targets_present; /* targets we have connected
  216. to, so we can call a select
  217. failure a retryable condition */
  218. volatile unsigned char busy[8]; /* index = target, bit = lun */
  219. #if defined(REAL_DMA) || defined(REAL_DMA_POLL)
  220. volatile int dma_len; /* requested length of DMA */
  221. #endif
  222. volatile unsigned char last_message; /* last message OUT */
  223. volatile Scsi_Cmnd *connected; /* currently connected command */
  224. volatile Scsi_Cmnd *issue_queue; /* waiting to be issued */
  225. volatile Scsi_Cmnd *disconnected_queue; /* waiting for reconnect */
  226. volatile int restart_select; /* we have disconnected,
  227. used to restart
  228. NCR5380_select() */
  229. volatile unsigned aborted:1; /* flag, says aborted */
  230. int flags;
  231. unsigned long time_expires; /* in jiffies, set prior to sleeping */
  232. int select_time; /* timer in select for target response */
  233. volatile Scsi_Cmnd *selecting;
  234. struct work_struct coroutine; /* our co-routine */
  235. #ifdef NCR5380_STATS
  236. unsigned timebase; /* Base for time calcs */
  237. long time_read[8]; /* time to do reads */
  238. long time_write[8]; /* time to do writes */
  239. unsigned long bytes_read[8]; /* bytes read */
  240. unsigned long bytes_write[8]; /* bytes written */
  241. unsigned pendingr;
  242. unsigned pendingw;
  243. #endif
  244. };
  245. #ifdef __KERNEL__
  246. #define dprintk(a,b) do {} while(0)
  247. #define NCR5380_dprint(a,b) do {} while(0)
  248. #define NCR5380_dprint_phase(a,b) do {} while(0)
  249. #if defined(AUTOPROBE_IRQ)
  250. static int NCR5380_probe_irq(struct Scsi_Host *instance, int possible);
  251. #endif
  252. static int NCR5380_init(struct Scsi_Host *instance, int flags);
  253. static void NCR5380_exit(struct Scsi_Host *instance);
  254. static void NCR5380_information_transfer(struct Scsi_Host *instance);
  255. #ifndef DONT_USE_INTR
  256. static irqreturn_t NCR5380_intr(int irq, void *dev_id, struct pt_regs *regs);
  257. #endif
  258. static void NCR5380_main(void *ptr);
  259. static void NCR5380_print_options(struct Scsi_Host *instance);
  260. #ifdef NDEBUG
  261. static void NCR5380_print_phase(struct Scsi_Host *instance);
  262. static void NCR5380_print(struct Scsi_Host *instance);
  263. #endif
  264. static int NCR5380_abort(Scsi_Cmnd * cmd);
  265. static int NCR5380_bus_reset(Scsi_Cmnd * cmd);
  266. static int NCR5380_queue_command(Scsi_Cmnd * cmd, void (*done) (Scsi_Cmnd *));
  267. static int NCR5380_proc_info(struct Scsi_Host *instance, char *buffer, char **start,
  268. off_t offset, int length, int inout);
  269. static void NCR5380_reselect(struct Scsi_Host *instance);
  270. static int NCR5380_select(struct Scsi_Host *instance, Scsi_Cmnd * cmd, int tag);
  271. #if defined(PSEUDO_DMA) || defined(REAL_DMA) || defined(REAL_DMA_POLL)
  272. static int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
  273. #endif
  274. static int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
  275. #if (defined(REAL_DMA) || defined(REAL_DMA_POLL))
  276. #if defined(i386) || defined(__alpha__)
  277. /**
  278. * NCR5380_pc_dma_setup - setup ISA DMA
  279. * @instance: adapter to set up
  280. * @ptr: block to transfer (virtual address)
  281. * @count: number of bytes to transfer
  282. * @mode: DMA controller mode to use
  283. *
  284. * Program the DMA controller ready to perform an ISA DMA transfer
  285. * on this chip.
  286. *
  287. * Locks: takes and releases the ISA DMA lock.
  288. */
  289. static __inline__ int NCR5380_pc_dma_setup(struct Scsi_Host *instance, unsigned char *ptr, unsigned int count, unsigned char mode)
  290. {
  291. unsigned limit;
  292. unsigned long bus_addr = virt_to_bus(ptr);
  293. unsigned long flags;
  294. if (instance->dma_channel <= 3) {
  295. if (count > 65536)
  296. count = 65536;
  297. limit = 65536 - (bus_addr & 0xFFFF);
  298. } else {
  299. if (count > 65536 * 2)
  300. count = 65536 * 2;
  301. limit = 65536 * 2 - (bus_addr & 0x1FFFF);
  302. }
  303. if (count > limit)
  304. count = limit;
  305. if ((count & 1) || (bus_addr & 1))
  306. panic("scsi%d : attempted unaligned DMA transfer\n", instance->host_no);
  307. flags=claim_dma_lock();
  308. disable_dma(instance->dma_channel);
  309. clear_dma_ff(instance->dma_channel);
  310. set_dma_addr(instance->dma_channel, bus_addr);
  311. set_dma_count(instance->dma_channel, count);
  312. set_dma_mode(instance->dma_channel, mode);
  313. enable_dma(instance->dma_channel);
  314. release_dma_lock(flags);
  315. return count;
  316. }
  317. /**
  318. * NCR5380_pc_dma_write_setup - setup ISA DMA write
  319. * @instance: adapter to set up
  320. * @ptr: block to transfer (virtual address)
  321. * @count: number of bytes to transfer
  322. *
  323. * Program the DMA controller ready to perform an ISA DMA write to the
  324. * SCSI controller.
  325. *
  326. * Locks: called routines take and release the ISA DMA lock.
  327. */
  328. static __inline__ int NCR5380_pc_dma_write_setup(struct Scsi_Host *instance, unsigned char *src, unsigned int count)
  329. {
  330. return NCR5380_pc_dma_setup(instance, src, count, DMA_MODE_WRITE);
  331. }
  332. /**
  333. * NCR5380_pc_dma_read_setup - setup ISA DMA read
  334. * @instance: adapter to set up
  335. * @ptr: block to transfer (virtual address)
  336. * @count: number of bytes to transfer
  337. *
  338. * Program the DMA controller ready to perform an ISA DMA read from the
  339. * SCSI controller.
  340. *
  341. * Locks: called routines take and release the ISA DMA lock.
  342. */
  343. static __inline__ int NCR5380_pc_dma_read_setup(struct Scsi_Host *instance, unsigned char *src, unsigned int count)
  344. {
  345. return NCR5380_pc_dma_setup(instance, src, count, DMA_MODE_READ);
  346. }
  347. /**
  348. * NCR5380_pc_dma_residual - return bytes left
  349. * @instance: adapter
  350. *
  351. * Reports the number of bytes left over after the DMA was terminated.
  352. *
  353. * Locks: takes and releases the ISA DMA lock.
  354. */
  355. static __inline__ int NCR5380_pc_dma_residual(struct Scsi_Host *instance)
  356. {
  357. unsigned long flags;
  358. int tmp;
  359. flags = claim_dma_lock();
  360. clear_dma_ff(instance->dma_channel);
  361. tmp = get_dma_residue(instance->dma_channel);
  362. release_dma_lock(flags);
  363. return tmp;
  364. }
  365. #endif /* defined(i386) || defined(__alpha__) */
  366. #endif /* defined(REAL_DMA) */
  367. #endif /* __KERNEL__ */
  368. #endif /* ndef ASM */
  369. #endif /* NCR5380_H */