m32r_pcc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * drivers/pcmcia/m32r_pcc.c
  3. *
  4. * Device driver for the PCMCIA functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/config.h>
  13. #include <linux/types.h>
  14. #include <linux/fcntl.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/timer.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/ioport.h>
  22. #include <linux/delay.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/platform_device.h>
  26. #include <asm/irq.h>
  27. #include <asm/io.h>
  28. #include <asm/bitops.h>
  29. #include <asm/system.h>
  30. #include <asm/addrspace.h>
  31. #include <pcmcia/cs_types.h>
  32. #include <pcmcia/ss.h>
  33. #include <pcmcia/cs.h>
  34. /* XXX: should be moved into asm/irq.h */
  35. #define PCC0_IRQ 24
  36. #define PCC1_IRQ 25
  37. #include "m32r_pcc.h"
  38. #define CHAOS_PCC_DEBUG
  39. #ifdef CHAOS_PCC_DEBUG
  40. static volatile u_short dummy_readbuf;
  41. #endif
  42. #define PCC_DEBUG_DBEX
  43. #ifdef DEBUG
  44. static int m32r_pcc_debug;
  45. module_param(m32r_pcc_debug, int, 0644);
  46. #define debug(lvl, fmt, arg...) do { \
  47. if (m32r_pcc_debug > (lvl)) \
  48. printk(KERN_DEBUG "m32r_pcc: " fmt , ## arg); \
  49. } while (0)
  50. #else
  51. #define debug(n, args...) do { } while (0)
  52. #endif
  53. /* Poll status interval -- 0 means default to interrupt */
  54. static int poll_interval = 0;
  55. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  56. typedef struct pcc_socket {
  57. u_short type, flags;
  58. struct pcmcia_socket socket;
  59. unsigned int number;
  60. kio_addr_t ioaddr;
  61. u_long mapaddr;
  62. u_long base; /* PCC register base */
  63. u_char cs_irq, intr;
  64. pccard_io_map io_map[MAX_IO_WIN];
  65. pccard_mem_map mem_map[MAX_WIN];
  66. u_char io_win;
  67. u_char mem_win;
  68. pcc_as_t current_space;
  69. u_char last_iodbex;
  70. #ifdef CHAOS_PCC_DEBUG
  71. u_char last_iosize;
  72. #endif
  73. #ifdef CONFIG_PROC_FS
  74. struct proc_dir_entry *proc;
  75. #endif
  76. } pcc_socket_t;
  77. static int pcc_sockets = 0;
  78. static pcc_socket_t socket[M32R_MAX_PCC] = {
  79. { 0, }, /* ... */
  80. };
  81. /*====================================================================*/
  82. static unsigned int pcc_get(u_short, unsigned int);
  83. static void pcc_set(u_short, unsigned int , unsigned int );
  84. static DEFINE_SPINLOCK(pcc_lock);
  85. void pcc_iorw(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int wr, int flag)
  86. {
  87. u_long addr;
  88. u_long flags;
  89. int need_ex;
  90. #ifdef PCC_DEBUG_DBEX
  91. int _dbex;
  92. #endif
  93. pcc_socket_t *t = &socket[sock];
  94. #ifdef CHAOS_PCC_DEBUG
  95. int map_changed = 0;
  96. #endif
  97. /* Need lock ? */
  98. spin_lock_irqsave(&pcc_lock, flags);
  99. /*
  100. * Check if need dbex
  101. */
  102. need_ex = (size > 1 && flag == 0) ? PCMOD_DBEX : 0;
  103. #ifdef PCC_DEBUG_DBEX
  104. _dbex = need_ex;
  105. need_ex = 0;
  106. #endif
  107. /*
  108. * calculate access address
  109. */
  110. addr = t->mapaddr + port - t->ioaddr + KSEG1; /* XXX */
  111. /*
  112. * Check current mapping
  113. */
  114. if (t->current_space != as_io || t->last_iodbex != need_ex) {
  115. u_long cbsz;
  116. /*
  117. * Disable first
  118. */
  119. pcc_set(sock, PCCR, 0);
  120. /*
  121. * Set mode and io address
  122. */
  123. cbsz = (t->flags & MAP_16BIT) ? 0 : PCMOD_CBSZ;
  124. pcc_set(sock, PCMOD, PCMOD_AS_IO | cbsz | need_ex);
  125. pcc_set(sock, PCADR, addr & 0x1ff00000);
  126. /*
  127. * Enable and read it
  128. */
  129. pcc_set(sock, PCCR, 1);
  130. #ifdef CHAOS_PCC_DEBUG
  131. #if 0
  132. map_changed = (t->current_space == as_attr && size == 2); /* XXX */
  133. #else
  134. map_changed = 1;
  135. #endif
  136. #endif
  137. t->current_space = as_io;
  138. }
  139. /*
  140. * access to IO space
  141. */
  142. if (size == 1) {
  143. /* Byte */
  144. unsigned char *bp = (unsigned char *)buf;
  145. #ifdef CHAOS_DEBUG
  146. if (map_changed) {
  147. dummy_readbuf = readb(addr);
  148. }
  149. #endif
  150. if (wr) {
  151. /* write Byte */
  152. while (nmemb--) {
  153. writeb(*bp++, addr);
  154. }
  155. } else {
  156. /* read Byte */
  157. while (nmemb--) {
  158. *bp++ = readb(addr);
  159. }
  160. }
  161. } else {
  162. /* Word */
  163. unsigned short *bp = (unsigned short *)buf;
  164. #ifdef CHAOS_PCC_DEBUG
  165. if (map_changed) {
  166. dummy_readbuf = readw(addr);
  167. }
  168. #endif
  169. if (wr) {
  170. /* write Word */
  171. while (nmemb--) {
  172. #ifdef PCC_DEBUG_DBEX
  173. if (_dbex) {
  174. unsigned char *cp = (unsigned char *)bp;
  175. unsigned short tmp;
  176. tmp = cp[1] << 8 | cp[0];
  177. writew(tmp, addr);
  178. bp++;
  179. } else
  180. #endif
  181. writew(*bp++, addr);
  182. }
  183. } else {
  184. /* read Word */
  185. while (nmemb--) {
  186. #ifdef PCC_DEBUG_DBEX
  187. if (_dbex) {
  188. unsigned char *cp = (unsigned char *)bp;
  189. unsigned short tmp;
  190. tmp = readw(addr);
  191. cp[0] = tmp & 0xff;
  192. cp[1] = (tmp >> 8) & 0xff;
  193. bp++;
  194. } else
  195. #endif
  196. *bp++ = readw(addr);
  197. }
  198. }
  199. }
  200. #if 1
  201. /* addr is no longer used */
  202. if ((addr = pcc_get(sock, PCIRC)) & PCIRC_BWERR) {
  203. printk("m32r_pcc: BWERR detected : port 0x%04lx : iosize %dbit\n",
  204. port, size * 8);
  205. pcc_set(sock, PCIRC, addr);
  206. }
  207. #endif
  208. /*
  209. * save state
  210. */
  211. t->last_iosize = size;
  212. t->last_iodbex = need_ex;
  213. /* Need lock ? */
  214. spin_unlock_irqrestore(&pcc_lock,flags);
  215. return;
  216. }
  217. void pcc_ioread(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  218. pcc_iorw(sock, port, buf, size, nmemb, 0, flag);
  219. }
  220. void pcc_iowrite(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
  221. pcc_iorw(sock, port, buf, size, nmemb, 1, flag);
  222. }
  223. /*====================================================================*/
  224. #define IS_REGISTERED 0x2000
  225. #define IS_ALIVE 0x8000
  226. typedef struct pcc_t {
  227. char *name;
  228. u_short flags;
  229. } pcc_t;
  230. static pcc_t pcc[] = {
  231. { "xnux2", 0 }, { "xnux2", 0 },
  232. };
  233. static irqreturn_t pcc_interrupt(int, void *, struct pt_regs *);
  234. /*====================================================================*/
  235. static struct timer_list poll_timer;
  236. static unsigned int pcc_get(u_short sock, unsigned int reg)
  237. {
  238. return inl(socket[sock].base + reg);
  239. }
  240. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  241. {
  242. outl(data, socket[sock].base + reg);
  243. }
  244. /*======================================================================
  245. See if a card is present, powered up, in IO mode, and already
  246. bound to a (non PC Card) Linux driver. We leave these alone.
  247. We make an exception for cards that seem to be serial devices.
  248. ======================================================================*/
  249. static int __init is_alive(u_short sock)
  250. {
  251. unsigned int stat;
  252. unsigned int f;
  253. stat = pcc_get(sock, PCIRC);
  254. f = (stat & (PCIRC_CDIN1 | PCIRC_CDIN2)) >> 16;
  255. if(!f){
  256. printk("m32r_pcc: No Card is detected at socket %d : stat = 0x%08x\n",stat,sock);
  257. return 0;
  258. }
  259. if(f!=3)
  260. printk("m32r_pcc: Insertion fail (%.8x) at socket %d\n",stat,sock);
  261. else
  262. printk("m32r_pcc: Card is Inserted at socket %d(%.8x)\n",sock,stat);
  263. return 0;
  264. }
  265. static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
  266. {
  267. pcc_socket_t *t = &socket[pcc_sockets];
  268. /* add sockets */
  269. t->ioaddr = ioaddr;
  270. t->mapaddr = mapaddr;
  271. t->base = base;
  272. #ifdef CHAOS_PCC_DEBUG
  273. t->flags = MAP_16BIT;
  274. #else
  275. t->flags = 0;
  276. #endif
  277. if (is_alive(pcc_sockets))
  278. t->flags |= IS_ALIVE;
  279. /* add pcc */
  280. if (t->base > 0) {
  281. request_region(t->base, 0x20, "m32r-pcc");
  282. }
  283. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  284. printk("pcc at 0x%08lx\n", t->base);
  285. /* Update socket interrupt information, capabilities */
  286. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  287. t->socket.map_size = M32R_PCC_MAPSIZE;
  288. t->socket.io_offset = ioaddr; /* use for io access offset */
  289. t->socket.irq_mask = 0;
  290. t->socket.pci_irq = 2 + pcc_sockets; /* XXX */
  291. request_irq(irq, pcc_interrupt, 0, "m32r-pcc", pcc_interrupt);
  292. pcc_sockets++;
  293. return;
  294. }
  295. /*====================================================================*/
  296. static irqreturn_t pcc_interrupt(int irq, void *dev, struct pt_regs *regs)
  297. {
  298. int i, j, irc;
  299. u_int events, active;
  300. int handled = 0;
  301. debug(4, "m32r: pcc_interrupt(%d)\n", irq);
  302. for (j = 0; j < 20; j++) {
  303. active = 0;
  304. for (i = 0; i < pcc_sockets; i++) {
  305. if ((socket[i].cs_irq != irq) &&
  306. (socket[i].socket.pci_irq != irq))
  307. continue;
  308. handled = 1;
  309. irc = pcc_get(i, PCIRC);
  310. irc >>=16;
  311. debug(2, "m32r-pcc:interrput: socket %d pcirc 0x%02x ", i, irc);
  312. if (!irc)
  313. continue;
  314. events = (irc) ? SS_DETECT : 0;
  315. events |= (pcc_get(i,PCCR) & PCCR_PCEN) ? SS_READY : 0;
  316. debug(2, " event 0x%02x\n", events);
  317. if (events)
  318. pcmcia_parse_events(&socket[i].socket, events);
  319. active |= events;
  320. active = 0;
  321. }
  322. if (!active) break;
  323. }
  324. if (j == 20)
  325. printk(KERN_NOTICE "m32r-pcc: infinite loop in interrupt handler\n");
  326. debug(4, "m32r-pcc: interrupt done\n");
  327. return IRQ_RETVAL(handled);
  328. } /* pcc_interrupt */
  329. static void pcc_interrupt_wrapper(u_long data)
  330. {
  331. pcc_interrupt(0, NULL, NULL);
  332. init_timer(&poll_timer);
  333. poll_timer.expires = jiffies + poll_interval;
  334. add_timer(&poll_timer);
  335. }
  336. /*====================================================================*/
  337. static int _pcc_get_status(u_short sock, u_int *value)
  338. {
  339. u_int status;
  340. status = pcc_get(sock,PCIRC);
  341. *value = ((status & PCIRC_CDIN1) && (status & PCIRC_CDIN2))
  342. ? SS_DETECT : 0;
  343. status = pcc_get(sock,PCCR);
  344. #if 0
  345. *value |= (status & PCCR_PCEN) ? SS_READY : 0;
  346. #else
  347. *value |= SS_READY; /* XXX: always */
  348. #endif
  349. status = pcc_get(sock,PCCSIGCR);
  350. *value |= (status & PCCSIGCR_VEN) ? SS_POWERON : 0;
  351. debug(3, "m32r-pcc: GetStatus(%d) = %#4.4x\n", sock, *value);
  352. return 0;
  353. } /* _get_status */
  354. /*====================================================================*/
  355. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  356. {
  357. u_long reg = 0;
  358. debug(3, "m32r-pcc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  359. "io_irq %d, csc_mask %#2.2x)", sock, state->flags,
  360. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  361. if (state->Vcc) {
  362. /*
  363. * 5V only
  364. */
  365. if (state->Vcc == 50) {
  366. reg |= PCCSIGCR_VEN;
  367. } else {
  368. return -EINVAL;
  369. }
  370. }
  371. if (state->flags & SS_RESET) {
  372. debug(3, ":RESET\n");
  373. reg |= PCCSIGCR_CRST;
  374. }
  375. if (state->flags & SS_OUTPUT_ENA){
  376. debug(3, ":OUTPUT_ENA\n");
  377. /* bit clear */
  378. } else {
  379. reg |= PCCSIGCR_SEN;
  380. }
  381. pcc_set(sock,PCCSIGCR,reg);
  382. #ifdef DEBUG
  383. if(state->flags & SS_IOCARD){
  384. debug(3, ":IOCARD");
  385. }
  386. if (state->flags & SS_PWR_AUTO) {
  387. debug(3, ":PWR_AUTO");
  388. }
  389. if (state->csc_mask & SS_DETECT)
  390. debug(3, ":csc-SS_DETECT");
  391. if (state->flags & SS_IOCARD) {
  392. if (state->csc_mask & SS_STSCHG)
  393. debug(3, ":STSCHG");
  394. } else {
  395. if (state->csc_mask & SS_BATDEAD)
  396. debug(3, ":BATDEAD");
  397. if (state->csc_mask & SS_BATWARN)
  398. debug(3, ":BATWARN");
  399. if (state->csc_mask & SS_READY)
  400. debug(3, ":READY");
  401. }
  402. debug(3, "\n");
  403. #endif
  404. return 0;
  405. } /* _set_socket */
  406. /*====================================================================*/
  407. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  408. {
  409. u_char map;
  410. debug(3, "m32r-pcc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  411. "%#lx-%#lx)\n", sock, io->map, io->flags,
  412. io->speed, io->start, io->stop);
  413. map = io->map;
  414. return 0;
  415. } /* _set_io_map */
  416. /*====================================================================*/
  417. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  418. {
  419. u_char map = mem->map;
  420. u_long mode;
  421. u_long addr;
  422. pcc_socket_t *t = &socket[sock];
  423. #ifdef CHAOS_PCC_DEBUG
  424. #if 0
  425. pcc_as_t last = t->current_space;
  426. #endif
  427. #endif
  428. debug(3, "m32r-pcc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  429. "%#lx, %#x)\n", sock, map, mem->flags,
  430. mem->speed, mem->static_start, mem->card_start);
  431. /*
  432. * sanity check
  433. */
  434. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  435. return -EINVAL;
  436. }
  437. /*
  438. * de-activate
  439. */
  440. if ((mem->flags & MAP_ACTIVE) == 0) {
  441. t->current_space = as_none;
  442. return 0;
  443. }
  444. /*
  445. * Disable first
  446. */
  447. pcc_set(sock, PCCR, 0);
  448. /*
  449. * Set mode
  450. */
  451. if (mem->flags & MAP_ATTRIB) {
  452. mode = PCMOD_AS_ATTRIB | PCMOD_CBSZ;
  453. t->current_space = as_attr;
  454. } else {
  455. mode = 0; /* common memory */
  456. t->current_space = as_comm;
  457. }
  458. pcc_set(sock, PCMOD, mode);
  459. /*
  460. * Set address
  461. */
  462. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  463. pcc_set(sock, PCADR, addr);
  464. mem->static_start = addr + mem->card_start;
  465. /*
  466. * Enable again
  467. */
  468. pcc_set(sock, PCCR, 1);
  469. #ifdef CHAOS_PCC_DEBUG
  470. #if 0
  471. if (last != as_attr) {
  472. #else
  473. if (1) {
  474. #endif
  475. dummy_readbuf = *(u_char *)(addr + KSEG1);
  476. }
  477. #endif
  478. return 0;
  479. } /* _set_mem_map */
  480. #if 0 /* driver model ordering issue */
  481. /*======================================================================
  482. Routines for accessing socket information and register dumps via
  483. /proc/bus/pccard/...
  484. ======================================================================*/
  485. static ssize_t show_info(struct class_device *class_dev, char *buf)
  486. {
  487. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  488. socket.dev);
  489. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  490. pcc[s->type].name, s->base);
  491. }
  492. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  493. {
  494. /* FIXME */
  495. return 0;
  496. }
  497. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  498. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  499. #endif
  500. /*====================================================================*/
  501. /* this is horribly ugly... proper locking needs to be done here at
  502. * some time... */
  503. #define LOCKED(x) do { \
  504. int retval; \
  505. unsigned long flags; \
  506. spin_lock_irqsave(&pcc_lock, flags); \
  507. retval = x; \
  508. spin_unlock_irqrestore(&pcc_lock, flags); \
  509. return retval; \
  510. } while (0)
  511. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  512. {
  513. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  514. if (socket[sock].flags & IS_ALIVE) {
  515. *value = 0;
  516. return -EINVAL;
  517. }
  518. LOCKED(_pcc_get_status(sock, value));
  519. }
  520. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  521. {
  522. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  523. if (socket[sock].flags & IS_ALIVE)
  524. return -EINVAL;
  525. LOCKED(_pcc_set_socket(sock, state));
  526. }
  527. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  528. {
  529. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  530. if (socket[sock].flags & IS_ALIVE)
  531. return -EINVAL;
  532. LOCKED(_pcc_set_io_map(sock, io));
  533. }
  534. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  535. {
  536. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  537. if (socket[sock].flags & IS_ALIVE)
  538. return -EINVAL;
  539. LOCKED(_pcc_set_mem_map(sock, mem));
  540. }
  541. static int pcc_init(struct pcmcia_socket *s)
  542. {
  543. debug(4, "m32r-pcc: init call\n");
  544. return 0;
  545. }
  546. static struct pccard_operations pcc_operations = {
  547. .init = pcc_init,
  548. .get_status = pcc_get_status,
  549. .set_socket = pcc_set_socket,
  550. .set_io_map = pcc_set_io_map,
  551. .set_mem_map = pcc_set_mem_map,
  552. };
  553. /*====================================================================*/
  554. static struct device_driver pcc_driver = {
  555. .name = "pcc",
  556. .bus = &platform_bus_type,
  557. .suspend = pcmcia_socket_dev_suspend,
  558. .resume = pcmcia_socket_dev_resume,
  559. };
  560. static struct platform_device pcc_device = {
  561. .name = "pcc",
  562. .id = 0,
  563. };
  564. /*====================================================================*/
  565. static int __init init_m32r_pcc(void)
  566. {
  567. int i, ret;
  568. ret = driver_register(&pcc_driver);
  569. if (ret)
  570. return ret;
  571. ret = platform_device_register(&pcc_device);
  572. if (ret){
  573. driver_unregister(&pcc_driver);
  574. return ret;
  575. }
  576. printk(KERN_INFO "m32r PCC probe:\n");
  577. pcc_sockets = 0;
  578. add_pcc_socket(M32R_PCC0_BASE, PCC0_IRQ, M32R_PCC0_MAPBASE, 0x1000);
  579. #ifdef CONFIG_M32RPCC_SLOT2
  580. add_pcc_socket(M32R_PCC1_BASE, PCC1_IRQ, M32R_PCC1_MAPBASE, 0x2000);
  581. #endif
  582. if (pcc_sockets == 0) {
  583. printk("socket is not found.\n");
  584. platform_device_unregister(&pcc_device);
  585. driver_unregister(&pcc_driver);
  586. return -ENODEV;
  587. }
  588. /* Set up interrupt handler(s) */
  589. for (i = 0 ; i < pcc_sockets ; i++) {
  590. socket[i].socket.dev.dev = &pcc_device.dev;
  591. socket[i].socket.ops = &pcc_operations;
  592. socket[i].socket.resource_ops = &pccard_static_ops;
  593. socket[i].socket.owner = THIS_MODULE;
  594. socket[i].number = i;
  595. ret = pcmcia_register_socket(&socket[i].socket);
  596. if (!ret)
  597. socket[i].flags |= IS_REGISTERED;
  598. #if 0 /* driver model ordering issue */
  599. class_device_create_file(&socket[i].socket.dev,
  600. &class_device_attr_info);
  601. class_device_create_file(&socket[i].socket.dev,
  602. &class_device_attr_exca);
  603. #endif
  604. }
  605. /* Finally, schedule a polling interrupt */
  606. if (poll_interval != 0) {
  607. poll_timer.function = pcc_interrupt_wrapper;
  608. poll_timer.data = 0;
  609. init_timer(&poll_timer);
  610. poll_timer.expires = jiffies + poll_interval;
  611. add_timer(&poll_timer);
  612. }
  613. return 0;
  614. } /* init_m32r_pcc */
  615. static void __exit exit_m32r_pcc(void)
  616. {
  617. int i;
  618. for (i = 0; i < pcc_sockets; i++)
  619. if (socket[i].flags & IS_REGISTERED)
  620. pcmcia_unregister_socket(&socket[i].socket);
  621. platform_device_unregister(&pcc_device);
  622. if (poll_interval != 0)
  623. del_timer_sync(&poll_timer);
  624. driver_unregister(&pcc_driver);
  625. } /* exit_m32r_pcc */
  626. module_init(init_m32r_pcc);
  627. module_exit(exit_m32r_pcc);
  628. MODULE_LICENSE("Dual MPL/GPL");
  629. /*====================================================================*/