quirks.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/config.h>
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/acpi.h>
  24. #include "pci.h"
  25. /* Deal with broken BIOS'es that neglect to enable passive release,
  26. which can cause problems in combination with the 82441FX/PPro MTRRs */
  27. static void __devinit quirk_passive_release(struct pci_dev *dev)
  28. {
  29. struct pci_dev *d = NULL;
  30. unsigned char dlc;
  31. /* We have to make sure a particular bit is set in the PIIX3
  32. ISA bridge, so we have to go out and find it. */
  33. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  34. pci_read_config_byte(d, 0x82, &dlc);
  35. if (!(dlc & 1<<1)) {
  36. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  37. dlc |= 1<<1;
  38. pci_write_config_byte(d, 0x82, dlc);
  39. }
  40. }
  41. }
  42. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  43. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  44. but VIA don't answer queries. If you happen to have good contacts at VIA
  45. ask them for me please -- Alan
  46. This appears to be BIOS not version dependent. So presumably there is a
  47. chipset level fix */
  48. int isa_dma_bridge_buggy; /* Exported */
  49. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  50. {
  51. if (!isa_dma_bridge_buggy) {
  52. isa_dma_bridge_buggy=1;
  53. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  54. }
  55. }
  56. /*
  57. * Its not totally clear which chipsets are the problematic ones
  58. * We know 82C586 and 82C596 variants are affected.
  59. */
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  64. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  65. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  66. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  67. int pci_pci_problems;
  68. /*
  69. * Chipsets where PCI->PCI transfers vanish or hang
  70. */
  71. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  72. {
  73. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  74. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  75. pci_pci_problems |= PCIPCI_FAIL;
  76. }
  77. }
  78. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  79. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  80. /*
  81. * Triton requires workarounds to be used by the drivers
  82. */
  83. static void __devinit quirk_triton(struct pci_dev *dev)
  84. {
  85. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  86. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  87. pci_pci_problems |= PCIPCI_TRITON;
  88. }
  89. }
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  94. /*
  95. * VIA Apollo KT133 needs PCI latency patch
  96. * Made according to a windows driver based patch by George E. Breese
  97. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  98. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  99. * the info on which Mr Breese based his work.
  100. *
  101. * Updated based on further information from the site and also on
  102. * information provided by VIA
  103. */
  104. static void __devinit quirk_vialatency(struct pci_dev *dev)
  105. {
  106. struct pci_dev *p;
  107. u8 rev;
  108. u8 busarb;
  109. /* Ok we have a potential problem chipset here. Now see if we have
  110. a buggy southbridge */
  111. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  112. if (p!=NULL) {
  113. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  114. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  115. /* Check for buggy part revisions */
  116. if (rev < 0x40 || rev > 0x42)
  117. goto exit;
  118. } else {
  119. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  120. if (p==NULL) /* No problem parts */
  121. goto exit;
  122. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  123. /* Check for buggy part revisions */
  124. if (rev < 0x10 || rev > 0x12)
  125. goto exit;
  126. }
  127. /*
  128. * Ok we have the problem. Now set the PCI master grant to
  129. * occur every master grant. The apparent bug is that under high
  130. * PCI load (quite common in Linux of course) you can get data
  131. * loss when the CPU is held off the bus for 3 bus master requests
  132. * This happens to include the IDE controllers....
  133. *
  134. * VIA only apply this fix when an SB Live! is present but under
  135. * both Linux and Windows this isnt enough, and we have seen
  136. * corruption without SB Live! but with things like 3 UDMA IDE
  137. * controllers. So we ignore that bit of the VIA recommendation..
  138. */
  139. pci_read_config_byte(dev, 0x76, &busarb);
  140. /* Set bit 4 and bi 5 of byte 76 to 0x01
  141. "Master priority rotation on every PCI master grant */
  142. busarb &= ~(1<<5);
  143. busarb |= (1<<4);
  144. pci_write_config_byte(dev, 0x76, busarb);
  145. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  146. exit:
  147. pci_dev_put(p);
  148. }
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  151. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  152. /*
  153. * VIA Apollo VP3 needs ETBF on BT848/878
  154. */
  155. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  156. {
  157. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  158. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  159. pci_pci_problems |= PCIPCI_VIAETBF;
  160. }
  161. }
  162. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  163. static void __devinit quirk_vsfx(struct pci_dev *dev)
  164. {
  165. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  166. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  167. pci_pci_problems |= PCIPCI_VSFX;
  168. }
  169. }
  170. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  171. /*
  172. * Ali Magik requires workarounds to be used by the drivers
  173. * that DMA to AGP space. Latency must be set to 0xA and triton
  174. * workaround applied too
  175. * [Info kindly provided by ALi]
  176. */
  177. static void __init quirk_alimagik(struct pci_dev *dev)
  178. {
  179. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  180. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  181. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  182. }
  183. }
  184. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  185. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  186. /*
  187. * Natoma has some interesting boundary conditions with Zoran stuff
  188. * at least
  189. */
  190. static void __devinit quirk_natoma(struct pci_dev *dev)
  191. {
  192. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  193. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  194. pci_pci_problems |= PCIPCI_NATOMA;
  195. }
  196. }
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  203. /*
  204. * This chip can cause PCI parity errors if config register 0xA0 is read
  205. * while DMAs are occurring.
  206. */
  207. static void __devinit quirk_citrine(struct pci_dev *dev)
  208. {
  209. dev->cfg_size = 0xA0;
  210. }
  211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  212. /*
  213. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  214. * If it's needed, re-allocate the region.
  215. */
  216. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  217. {
  218. struct resource *r = &dev->resource[0];
  219. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  220. r->start = 0;
  221. r->end = 0x3ffffff;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  225. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  226. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  227. unsigned size, int nr, const char *name)
  228. {
  229. region &= ~(size-1);
  230. if (region) {
  231. struct pci_bus_region bus_region;
  232. struct resource *res = dev->resource + nr;
  233. res->name = pci_name(dev);
  234. res->start = region;
  235. res->end = region + size - 1;
  236. res->flags = IORESOURCE_IO;
  237. /* Convert from PCI bus to resource space. */
  238. bus_region.start = res->start;
  239. bus_region.end = res->end;
  240. pcibios_bus_to_resource(dev, res, &bus_region);
  241. pci_claim_resource(dev, nr);
  242. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  243. }
  244. }
  245. /*
  246. * ATI Northbridge setups MCE the processor if you even
  247. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  248. */
  249. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  250. {
  251. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  252. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  253. request_region(0x3b0, 0x0C, "RadeonIGP");
  254. request_region(0x3d3, 0x01, "RadeonIGP");
  255. }
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  257. /*
  258. * Let's make the southbridge information explicit instead
  259. * of having to worry about people probing the ACPI areas,
  260. * for example.. (Yes, it happens, and if you read the wrong
  261. * ACPI register it will put the machine to sleep with no
  262. * way of waking it up again. Bummer).
  263. *
  264. * ALI M7101: Two IO regions pointed to by words at
  265. * 0xE0 (64 bytes of ACPI registers)
  266. * 0xE2 (32 bytes of SMB registers)
  267. */
  268. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  269. {
  270. u16 region;
  271. pci_read_config_word(dev, 0xE0, &region);
  272. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  273. pci_read_config_word(dev, 0xE2, &region);
  274. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  275. }
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  277. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  278. {
  279. u32 devres;
  280. u32 mask, size, base;
  281. pci_read_config_dword(dev, port, &devres);
  282. if ((devres & enable) != enable)
  283. return;
  284. mask = (devres >> 16) & 15;
  285. base = devres & 0xffff;
  286. size = 16;
  287. for (;;) {
  288. unsigned bit = size >> 1;
  289. if ((bit & mask) == bit)
  290. break;
  291. size = bit;
  292. }
  293. /*
  294. * For now we only print it out. Eventually we'll want to
  295. * reserve it (at least if it's in the 0x1000+ range), but
  296. * let's get enough confirmation reports first.
  297. */
  298. base &= -size;
  299. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  300. }
  301. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  302. {
  303. u32 devres;
  304. u32 mask, size, base;
  305. pci_read_config_dword(dev, port, &devres);
  306. if ((devres & enable) != enable)
  307. return;
  308. base = devres & 0xffff0000;
  309. mask = (devres & 0x3f) << 16;
  310. size = 128 << 16;
  311. for (;;) {
  312. unsigned bit = size >> 1;
  313. if ((bit & mask) == bit)
  314. break;
  315. size = bit;
  316. }
  317. /*
  318. * For now we only print it out. Eventually we'll want to
  319. * reserve it, but let's get enough confirmation reports first.
  320. */
  321. base &= -size;
  322. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  323. }
  324. /*
  325. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  326. * 0x40 (64 bytes of ACPI registers)
  327. * 0x90 (16 bytes of SMB registers)
  328. * and a few strange programmable PIIX4 device resources.
  329. */
  330. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  331. {
  332. u32 region, res_a;
  333. pci_read_config_dword(dev, 0x40, &region);
  334. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  335. pci_read_config_dword(dev, 0x90, &region);
  336. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  337. /* Device resource A has enables for some of the other ones */
  338. pci_read_config_dword(dev, 0x5c, &res_a);
  339. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  340. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  341. /* Device resource D is just bitfields for static resources */
  342. /* Device 12 enabled? */
  343. if (res_a & (1 << 29)) {
  344. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  345. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  346. }
  347. /* Device 13 enabled? */
  348. if (res_a & (1 << 30)) {
  349. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  350. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  351. }
  352. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  353. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  354. }
  355. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  356. /*
  357. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  358. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  359. * 0x58 (64 bytes of GPIO I/O space)
  360. */
  361. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  362. {
  363. u32 region;
  364. pci_read_config_dword(dev, 0x40, &region);
  365. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  366. pci_read_config_dword(dev, 0x58, &region);
  367. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  368. }
  369. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  371. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  372. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  373. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  374. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  375. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  376. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  377. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  378. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  379. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  380. {
  381. u32 region;
  382. pci_read_config_dword(dev, 0x40, &region);
  383. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  384. pci_read_config_dword(dev, 0x48, &region);
  385. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  386. }
  387. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  388. /*
  389. * VIA ACPI: One IO region pointed to by longword at
  390. * 0x48 or 0x20 (256 bytes of ACPI registers)
  391. */
  392. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  393. {
  394. u8 rev;
  395. u32 region;
  396. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  397. if (rev & 0x10) {
  398. pci_read_config_dword(dev, 0x48, &region);
  399. region &= PCI_BASE_ADDRESS_IO_MASK;
  400. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  401. }
  402. }
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  404. /*
  405. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  406. * 0x48 (256 bytes of ACPI registers)
  407. * 0x70 (128 bytes of hardware monitoring register)
  408. * 0x90 (16 bytes of SMB registers)
  409. */
  410. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  411. {
  412. u16 hm;
  413. u32 smb;
  414. quirk_vt82c586_acpi(dev);
  415. pci_read_config_word(dev, 0x70, &hm);
  416. hm &= PCI_BASE_ADDRESS_IO_MASK;
  417. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  418. pci_read_config_dword(dev, 0x90, &smb);
  419. smb &= PCI_BASE_ADDRESS_IO_MASK;
  420. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  421. }
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  423. /*
  424. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  425. * 0x88 (128 bytes of power management registers)
  426. * 0xd0 (16 bytes of SMB registers)
  427. */
  428. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  429. {
  430. u16 pm, smb;
  431. pci_read_config_word(dev, 0x88, &pm);
  432. pm &= PCI_BASE_ADDRESS_IO_MASK;
  433. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  434. pci_read_config_word(dev, 0xd0, &smb);
  435. smb &= PCI_BASE_ADDRESS_IO_MASK;
  436. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  437. }
  438. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  439. #ifdef CONFIG_X86_IO_APIC
  440. #include <asm/io_apic.h>
  441. /*
  442. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  443. * devices to the external APIC.
  444. *
  445. * TODO: When we have device-specific interrupt routers,
  446. * this code will go away from quirks.
  447. */
  448. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  449. {
  450. u8 tmp;
  451. if (nr_ioapics < 1)
  452. tmp = 0; /* nothing routed to external APIC */
  453. else
  454. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  455. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  456. tmp == 0 ? "Disa" : "Ena");
  457. /* Offset 0x58: External APIC IRQ output control */
  458. pci_write_config_byte (dev, 0x58, tmp);
  459. }
  460. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  461. /*
  462. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  463. * This leads to doubled level interrupt rates.
  464. * Set this bit to get rid of cycle wastage.
  465. * Otherwise uncritical.
  466. */
  467. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  468. {
  469. u8 misc_control2;
  470. #define BYPASS_APIC_DEASSERT 8
  471. pci_read_config_byte(dev, 0x5B, &misc_control2);
  472. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  473. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  474. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  475. }
  476. }
  477. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  478. /*
  479. * The AMD io apic can hang the box when an apic irq is masked.
  480. * We check all revs >= B0 (yet not in the pre production!) as the bug
  481. * is currently marked NoFix
  482. *
  483. * We have multiple reports of hangs with this chipset that went away with
  484. * noapic specified. For the moment we assume its the errata. We may be wrong
  485. * of course. However the advice is demonstrably good even if so..
  486. */
  487. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  488. {
  489. u8 rev;
  490. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  491. if (rev >= 0x02) {
  492. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  493. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  494. }
  495. }
  496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  497. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  498. {
  499. if (dev->devfn == 0 && dev->bus->number == 0)
  500. sis_apic_bug = 1;
  501. }
  502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  503. int pci_msi_quirk;
  504. #define AMD8131_revA0 0x01
  505. #define AMD8131_revB0 0x11
  506. #define AMD8131_MISC 0x40
  507. #define AMD8131_NIOAMODE_BIT 0
  508. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  509. {
  510. unsigned char revid, tmp;
  511. if (dev->subordinate) {
  512. printk(KERN_WARNING "PCI: MSI quirk detected. "
  513. "PCI_BUS_FLAGS_NO_MSI set for subordinate bus.\n");
  514. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  515. }
  516. if (nr_ioapics == 0)
  517. return;
  518. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  519. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  520. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  521. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  522. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  523. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  524. }
  525. }
  526. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  527. static void __init quirk_svw_msi(struct pci_dev *dev)
  528. {
  529. pci_msi_quirk = 1;
  530. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  531. }
  532. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  533. #endif /* CONFIG_X86_IO_APIC */
  534. /*
  535. * FIXME: it is questionable that quirk_via_acpi
  536. * is needed. It shows up as an ISA bridge, and does not
  537. * support the PCI_INTERRUPT_LINE register at all. Therefore
  538. * it seems like setting the pci_dev's 'irq' to the
  539. * value of the ACPI SCI interrupt is only done for convenience.
  540. * -jgarzik
  541. */
  542. static void __devinit quirk_via_acpi(struct pci_dev *d)
  543. {
  544. /*
  545. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  546. */
  547. u8 irq;
  548. pci_read_config_byte(d, 0x42, &irq);
  549. irq &= 0xf;
  550. if (irq && (irq != 2))
  551. d->irq = irq;
  552. }
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  554. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  555. /*
  556. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  557. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  558. * when written, it makes an internal connection to the PIC.
  559. * For these devices, this register is defined to be 4 bits wide.
  560. * Normally this is fine. However for IO-APIC motherboards, or
  561. * non-x86 architectures (yes Via exists on PPC among other places),
  562. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  563. * interrupts delivered properly.
  564. */
  565. static void quirk_via_irq(struct pci_dev *dev)
  566. {
  567. u8 irq, new_irq;
  568. new_irq = dev->irq & 0xf;
  569. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  570. if (new_irq != irq) {
  571. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  572. pci_name(dev), irq, new_irq);
  573. udelay(15); /* unknown if delay really needed */
  574. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  575. }
  576. }
  577. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  578. /*
  579. * VIA VT82C598 has its device ID settable and many BIOSes
  580. * set it to the ID of VT82C597 for backward compatibility.
  581. * We need to switch it off to be able to recognize the real
  582. * type of the chip.
  583. */
  584. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  585. {
  586. pci_write_config_byte(dev, 0xfc, 0);
  587. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  588. }
  589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  590. /*
  591. * CardBus controllers have a legacy base address that enables them
  592. * to respond as i82365 pcmcia controllers. We don't want them to
  593. * do this even if the Linux CardBus driver is not loaded, because
  594. * the Linux i82365 driver does not (and should not) handle CardBus.
  595. */
  596. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  597. {
  598. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  599. return;
  600. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  601. }
  602. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  603. /*
  604. * Following the PCI ordering rules is optional on the AMD762. I'm not
  605. * sure what the designers were smoking but let's not inhale...
  606. *
  607. * To be fair to AMD, it follows the spec by default, its BIOS people
  608. * who turn it off!
  609. */
  610. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  611. {
  612. u32 pcic;
  613. pci_read_config_dword(dev, 0x4C, &pcic);
  614. if ((pcic&6)!=6) {
  615. pcic |= 6;
  616. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  617. pci_write_config_dword(dev, 0x4C, pcic);
  618. pci_read_config_dword(dev, 0x84, &pcic);
  619. pcic |= (1<<23); /* Required in this mode */
  620. pci_write_config_dword(dev, 0x84, pcic);
  621. }
  622. }
  623. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  624. /*
  625. * DreamWorks provided workaround for Dunord I-3000 problem
  626. *
  627. * This card decodes and responds to addresses not apparently
  628. * assigned to it. We force a larger allocation to ensure that
  629. * nothing gets put too close to it.
  630. */
  631. static void __devinit quirk_dunord ( struct pci_dev * dev )
  632. {
  633. struct resource *r = &dev->resource [1];
  634. r->start = 0;
  635. r->end = 0xffffff;
  636. }
  637. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  638. /*
  639. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  640. * is subtractive decoding (transparent), and does indicate this
  641. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  642. * instead of 0x01.
  643. */
  644. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  645. {
  646. dev->transparent = 1;
  647. }
  648. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  649. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  650. /*
  651. * Common misconfiguration of the MediaGX/Geode PCI master that will
  652. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  653. * datasheets found at http://www.national.com/ds/GX for info on what
  654. * these bits do. <christer@weinigel.se>
  655. */
  656. static void __init quirk_mediagx_master(struct pci_dev *dev)
  657. {
  658. u8 reg;
  659. pci_read_config_byte(dev, 0x41, &reg);
  660. if (reg & 2) {
  661. reg &= ~2;
  662. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  663. pci_write_config_byte(dev, 0x41, reg);
  664. }
  665. }
  666. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  667. /*
  668. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  669. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  670. * secondary channels respectively). If the device reports Compatible mode
  671. * but does use BAR0-3 for address decoding, we assume that firmware has
  672. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  673. * Exceptions (if they exist) must be handled in chip/architecture specific
  674. * fixups.
  675. *
  676. * Note: for non x86 people. You may need an arch specific quirk to handle
  677. * moving IDE devices to native mode as well. Some plug in card devices power
  678. * up in compatible mode and assume the BIOS will adjust them.
  679. *
  680. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  681. * we do now ? We don't want is pci_enable_device to come along
  682. * and assign new resources. Both approaches work for that.
  683. */
  684. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  685. {
  686. struct resource *res;
  687. int first_bar = 2, last_bar = 0;
  688. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  689. return;
  690. res = &dev->resource[0];
  691. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  692. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  693. res[0].start = res[0].end = res[0].flags = 0;
  694. res[1].start = res[1].end = res[1].flags = 0;
  695. first_bar = 0;
  696. last_bar = 1;
  697. }
  698. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  699. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  700. res[2].start = res[2].end = res[2].flags = 0;
  701. res[3].start = res[3].end = res[3].flags = 0;
  702. last_bar = 3;
  703. }
  704. if (!last_bar)
  705. return;
  706. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  707. first_bar, last_bar, pci_name(dev));
  708. }
  709. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  710. /*
  711. * Ensure C0 rev restreaming is off. This is normally done by
  712. * the BIOS but in the odd case it is not the results are corruption
  713. * hence the presence of a Linux check
  714. */
  715. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  716. {
  717. u16 config;
  718. u8 rev;
  719. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  720. if (rev != 0x04) /* Only C0 requires this */
  721. return;
  722. pci_read_config_word(pdev, 0x40, &config);
  723. if (config & (1<<6)) {
  724. config &= ~(1<<6);
  725. pci_write_config_word(pdev, 0x40, config);
  726. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  727. }
  728. }
  729. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  730. /*
  731. * Serverworks CSB5 IDE does not fully support native mode
  732. */
  733. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  734. {
  735. u8 prog;
  736. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  737. if (prog & 5) {
  738. prog &= ~5;
  739. pdev->class &= ~5;
  740. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  741. /* need to re-assign BARs for compat mode */
  742. quirk_ide_bases(pdev);
  743. }
  744. }
  745. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  746. /*
  747. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  748. */
  749. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  750. {
  751. u8 prog;
  752. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  753. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  754. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  755. prog &= ~5;
  756. pdev->class &= ~5;
  757. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  758. /* need to re-assign BARs for compat mode */
  759. quirk_ide_bases(pdev);
  760. }
  761. }
  762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  763. /* This was originally an Alpha specific thing, but it really fits here.
  764. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  765. */
  766. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  767. {
  768. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  769. }
  770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  771. /*
  772. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  773. * is not activated. The myth is that Asus said that they do not want the
  774. * users to be irritated by just another PCI Device in the Win98 device
  775. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  776. * package 2.7.0 for details)
  777. *
  778. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  779. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  780. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  781. * bridge as trigger.
  782. */
  783. static int __initdata asus_hides_smbus = 0;
  784. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  785. {
  786. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  787. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  788. switch(dev->subsystem_device) {
  789. case 0x8025: /* P4B-LX */
  790. case 0x8070: /* P4B */
  791. case 0x8088: /* P4B533 */
  792. case 0x1626: /* L3C notebook */
  793. asus_hides_smbus = 1;
  794. }
  795. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  796. switch(dev->subsystem_device) {
  797. case 0x80b1: /* P4GE-V */
  798. case 0x80b2: /* P4PE */
  799. case 0x8093: /* P4B533-V */
  800. asus_hides_smbus = 1;
  801. }
  802. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  803. switch(dev->subsystem_device) {
  804. case 0x8030: /* P4T533 */
  805. asus_hides_smbus = 1;
  806. }
  807. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  808. switch (dev->subsystem_device) {
  809. case 0x8070: /* P4G8X Deluxe */
  810. asus_hides_smbus = 1;
  811. }
  812. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  813. switch (dev->subsystem_device) {
  814. case 0x1751: /* M2N notebook */
  815. case 0x1821: /* M5N notebook */
  816. asus_hides_smbus = 1;
  817. }
  818. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  819. switch (dev->subsystem_device) {
  820. case 0x184b: /* W1N notebook */
  821. case 0x186a: /* M6Ne notebook */
  822. asus_hides_smbus = 1;
  823. }
  824. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  825. switch (dev->subsystem_device) {
  826. case 0x1882: /* M6V notebook */
  827. case 0x1977: /* A6VA notebook */
  828. asus_hides_smbus = 1;
  829. }
  830. }
  831. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  832. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  833. switch(dev->subsystem_device) {
  834. case 0x088C: /* HP Compaq nc8000 */
  835. case 0x0890: /* HP Compaq nc6000 */
  836. asus_hides_smbus = 1;
  837. }
  838. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  839. switch (dev->subsystem_device) {
  840. case 0x12bc: /* HP D330L */
  841. case 0x12bd: /* HP D530 */
  842. asus_hides_smbus = 1;
  843. }
  844. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  845. switch (dev->subsystem_device) {
  846. case 0x099c: /* HP Compaq nx6110 */
  847. asus_hides_smbus = 1;
  848. }
  849. }
  850. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  851. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  852. switch(dev->subsystem_device) {
  853. case 0x0001: /* Toshiba Satellite A40 */
  854. asus_hides_smbus = 1;
  855. }
  856. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  857. switch(dev->subsystem_device) {
  858. case 0x0001: /* Toshiba Tecra M2 */
  859. asus_hides_smbus = 1;
  860. }
  861. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  862. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  863. switch(dev->subsystem_device) {
  864. case 0xC00C: /* Samsung P35 notebook */
  865. asus_hides_smbus = 1;
  866. }
  867. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  868. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  869. switch(dev->subsystem_device) {
  870. case 0x0058: /* Compaq Evo N620c */
  871. asus_hides_smbus = 1;
  872. }
  873. }
  874. }
  875. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  876. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  877. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  878. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  879. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  880. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  881. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  882. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  883. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  884. {
  885. u16 val;
  886. if (likely(!asus_hides_smbus))
  887. return;
  888. pci_read_config_word(dev, 0xF2, &val);
  889. if (val & 0x8) {
  890. pci_write_config_word(dev, 0xF2, val & (~0x8));
  891. pci_read_config_word(dev, 0xF2, &val);
  892. if (val & 0x8)
  893. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  894. else
  895. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  896. }
  897. }
  898. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  899. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  900. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  901. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  902. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  903. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc );
  904. static void __init asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  905. {
  906. u32 val, rcba;
  907. void __iomem *base;
  908. if (likely(!asus_hides_smbus))
  909. return;
  910. pci_read_config_dword(dev, 0xF0, &rcba);
  911. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  912. if (base == NULL) return;
  913. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  914. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  915. iounmap(base);
  916. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  917. }
  918. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  919. /*
  920. * SiS 96x south bridge: BIOS typically hides SMBus device...
  921. */
  922. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  923. {
  924. u8 val = 0;
  925. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  926. pci_read_config_byte(dev, 0x77, &val);
  927. pci_write_config_byte(dev, 0x77, val & ~0x10);
  928. pci_read_config_byte(dev, 0x77, &val);
  929. }
  930. /*
  931. * ... This is further complicated by the fact that some SiS96x south
  932. * bridges pretend to be 85C503/5513 instead. In that case see if we
  933. * spotted a compatible north bridge to make sure.
  934. * (pci_find_device doesn't work yet)
  935. *
  936. * We can also enable the sis96x bit in the discovery register..
  937. */
  938. static int __devinitdata sis_96x_compatible = 0;
  939. #define SIS_DETECT_REGISTER 0x40
  940. static void __init quirk_sis_503(struct pci_dev *dev)
  941. {
  942. u8 reg;
  943. u16 devid;
  944. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  945. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  946. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  947. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  948. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  949. return;
  950. }
  951. /* Make people aware that we changed the config.. */
  952. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  953. /*
  954. * Ok, it now shows up as a 96x.. The 96x quirks are after
  955. * the 503 quirk in the quirk table, so they'll automatically
  956. * run and enable things like the SMBus device
  957. */
  958. dev->device = devid;
  959. }
  960. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  961. {
  962. sis_96x_compatible = 1;
  963. }
  964. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  965. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  966. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  967. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  968. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  969. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  971. /*
  972. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  973. * and MC97 modem controller are disabled when a second PCI soundcard is
  974. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  975. * -- bjd
  976. */
  977. static void __init asus_hides_ac97_lpc(struct pci_dev *dev)
  978. {
  979. u8 val;
  980. int asus_hides_ac97 = 0;
  981. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  982. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  983. asus_hides_ac97 = 1;
  984. }
  985. if (!asus_hides_ac97)
  986. return;
  987. pci_read_config_byte(dev, 0x50, &val);
  988. if (val & 0xc0) {
  989. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  990. pci_read_config_byte(dev, 0x50, &val);
  991. if (val & 0xc0)
  992. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  993. else
  994. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  995. }
  996. }
  997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1000. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1001. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1002. #ifdef CONFIG_X86_IO_APIC
  1003. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1004. {
  1005. int i;
  1006. if ((pdev->class >> 8) != 0xff00)
  1007. return;
  1008. /* the first BAR is the location of the IO APIC...we must
  1009. * not touch this (and it's already covered by the fixmap), so
  1010. * forcibly insert it into the resource tree */
  1011. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1012. insert_resource(&iomem_resource, &pdev->resource[0]);
  1013. /* The next five BARs all seem to be rubbish, so just clean
  1014. * them out */
  1015. for (i=1; i < 6; i++) {
  1016. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1017. }
  1018. }
  1019. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1020. #endif
  1021. enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 };
  1022. /* Defaults to combined */
  1023. static enum ide_combined_type combined_mode;
  1024. static int __init combined_setup(char *str)
  1025. {
  1026. if (!strncmp(str, "ide", 3))
  1027. combined_mode = IDE;
  1028. else if (!strncmp(str, "libata", 6))
  1029. combined_mode = LIBATA;
  1030. else /* "combined" or anything else defaults to old behavior */
  1031. combined_mode = COMBINED;
  1032. return 1;
  1033. }
  1034. __setup("combined_mode=", combined_setup);
  1035. #ifdef CONFIG_SCSI_SATA_INTEL_COMBINED
  1036. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1037. {
  1038. u8 prog, comb, tmp;
  1039. int ich = 0;
  1040. /*
  1041. * Narrow down to Intel SATA PCI devices.
  1042. */
  1043. switch (pdev->device) {
  1044. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1045. case 0x24d1:
  1046. case 0x24df:
  1047. case 0x25a3:
  1048. case 0x25b0:
  1049. ich = 5;
  1050. break;
  1051. case 0x2651:
  1052. case 0x2652:
  1053. case 0x2653:
  1054. case 0x2680: /* ESB2 */
  1055. ich = 6;
  1056. break;
  1057. case 0x27c0:
  1058. case 0x27c4:
  1059. ich = 7;
  1060. break;
  1061. case 0x2828: /* ICH8M */
  1062. ich = 8;
  1063. break;
  1064. default:
  1065. /* we do not handle this PCI device */
  1066. return;
  1067. }
  1068. /*
  1069. * Read combined mode register.
  1070. */
  1071. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1072. if (ich == 5) {
  1073. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1074. if (tmp == 0x4) /* bits 10x */
  1075. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1076. else if (tmp == 0x6) /* bits 11x */
  1077. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1078. else
  1079. return; /* not in combined mode */
  1080. } else {
  1081. WARN_ON((ich != 6) && (ich != 7) && (ich != 8));
  1082. tmp &= 0x3; /* interesting bits 1:0 */
  1083. if (tmp & (1 << 0))
  1084. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1085. else if (tmp & (1 << 1))
  1086. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1087. else
  1088. return; /* not in combined mode */
  1089. }
  1090. /*
  1091. * Read programming interface register.
  1092. * (Tells us if it's legacy or native mode)
  1093. */
  1094. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1095. /* if SATA port is in native mode, we're ok. */
  1096. if (prog & comb)
  1097. return;
  1098. /* Don't reserve any so the IDE driver can get them (but only if
  1099. * combined_mode=ide).
  1100. */
  1101. if (combined_mode == IDE)
  1102. return;
  1103. /* Grab them both for libata if combined_mode=libata. */
  1104. if (combined_mode == LIBATA) {
  1105. request_region(0x1f0, 8, "libata"); /* port 0 */
  1106. request_region(0x170, 8, "libata"); /* port 1 */
  1107. return;
  1108. }
  1109. /* SATA port is in legacy mode. Reserve port so that
  1110. * IDE driver does not attempt to use it. If request_region
  1111. * fails, it will be obvious at boot time, so we don't bother
  1112. * checking return values.
  1113. */
  1114. if (comb == (1 << 0))
  1115. request_region(0x1f0, 8, "libata"); /* port 0 */
  1116. else
  1117. request_region(0x170, 8, "libata"); /* port 1 */
  1118. }
  1119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1120. #endif /* CONFIG_SCSI_SATA_INTEL_COMBINED */
  1121. int pcie_mch_quirk;
  1122. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1123. {
  1124. pcie_mch_quirk = 1;
  1125. }
  1126. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1127. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1128. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1129. /*
  1130. * It's possible for the MSI to get corrupted if shpc and acpi
  1131. * are used together on certain PXH-based systems.
  1132. */
  1133. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1134. {
  1135. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1136. PCI_CAP_ID_MSI);
  1137. dev->no_msi = 1;
  1138. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1139. "disabling MSI for SHPC device\n");
  1140. }
  1141. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1142. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1143. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1144. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1145. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1146. /*
  1147. * Fixup the cardbus bridges on the IBM Dock II docking station
  1148. */
  1149. static void __devinit quirk_ibm_dock2_cardbus(struct pci_dev *dev)
  1150. {
  1151. u32 val;
  1152. /*
  1153. * tie the 2 interrupt pins to INTA, and configure the
  1154. * multifunction routing register to handle this.
  1155. */
  1156. if ((dev->subsystem_vendor == PCI_VENDOR_ID_IBM) &&
  1157. (dev->subsystem_device == 0x0148)) {
  1158. printk(KERN_INFO "PCI: Found IBM Dock II Cardbus Bridge "
  1159. "applying quirk\n");
  1160. pci_read_config_dword(dev, 0x8c, &val);
  1161. val = ((val & 0xffffff00) | 0x1002);
  1162. pci_write_config_dword(dev, 0x8c, val);
  1163. pci_read_config_dword(dev, 0x80, &val);
  1164. val = ((val & 0x00ffff00) | 0x2864c077);
  1165. pci_write_config_dword(dev, 0x80, val);
  1166. }
  1167. }
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1420,
  1169. quirk_ibm_dock2_cardbus);
  1170. static void __devinit quirk_netmos(struct pci_dev *dev)
  1171. {
  1172. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1173. unsigned int num_serial = dev->subsystem_device & 0xf;
  1174. /*
  1175. * These Netmos parts are multiport serial devices with optional
  1176. * parallel ports. Even when parallel ports are present, they
  1177. * are identified as class SERIAL, which means the serial driver
  1178. * will claim them. To prevent this, mark them as class OTHER.
  1179. * These combo devices should be claimed by parport_serial.
  1180. *
  1181. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1182. * of parallel ports and <S> is the number of serial ports.
  1183. */
  1184. switch (dev->device) {
  1185. case PCI_DEVICE_ID_NETMOS_9735:
  1186. case PCI_DEVICE_ID_NETMOS_9745:
  1187. case PCI_DEVICE_ID_NETMOS_9835:
  1188. case PCI_DEVICE_ID_NETMOS_9845:
  1189. case PCI_DEVICE_ID_NETMOS_9855:
  1190. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1191. num_parallel) {
  1192. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1193. "%u serial); changing class SERIAL to OTHER "
  1194. "(use parport_serial)\n",
  1195. dev->device, num_parallel, num_serial);
  1196. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1197. (dev->class & 0xff);
  1198. }
  1199. }
  1200. }
  1201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1202. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1203. {
  1204. /* rev 1 ncr53c810 chips don't set the class at all which means
  1205. * they don't get their resources remapped. Fix that here.
  1206. */
  1207. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1208. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1209. dev->class = PCI_CLASS_STORAGE_SCSI;
  1210. }
  1211. }
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1213. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1214. {
  1215. while (f < end) {
  1216. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1217. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1218. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1219. f->hook(dev);
  1220. }
  1221. f++;
  1222. }
  1223. }
  1224. extern struct pci_fixup __start_pci_fixups_early[];
  1225. extern struct pci_fixup __end_pci_fixups_early[];
  1226. extern struct pci_fixup __start_pci_fixups_header[];
  1227. extern struct pci_fixup __end_pci_fixups_header[];
  1228. extern struct pci_fixup __start_pci_fixups_final[];
  1229. extern struct pci_fixup __end_pci_fixups_final[];
  1230. extern struct pci_fixup __start_pci_fixups_enable[];
  1231. extern struct pci_fixup __end_pci_fixups_enable[];
  1232. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1233. {
  1234. struct pci_fixup *start, *end;
  1235. switch(pass) {
  1236. case pci_fixup_early:
  1237. start = __start_pci_fixups_early;
  1238. end = __end_pci_fixups_early;
  1239. break;
  1240. case pci_fixup_header:
  1241. start = __start_pci_fixups_header;
  1242. end = __end_pci_fixups_header;
  1243. break;
  1244. case pci_fixup_final:
  1245. start = __start_pci_fixups_final;
  1246. end = __end_pci_fixups_final;
  1247. break;
  1248. case pci_fixup_enable:
  1249. start = __start_pci_fixups_enable;
  1250. end = __end_pci_fixups_enable;
  1251. break;
  1252. default:
  1253. /* stupid compiler warning, you would think with an enum... */
  1254. return;
  1255. }
  1256. pci_do_fixups(dev, start, end);
  1257. }
  1258. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1259. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1260. {
  1261. u16 en1k;
  1262. u8 io_base_lo, io_limit_lo;
  1263. unsigned long base, limit;
  1264. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1265. pci_read_config_word(dev, 0x40, &en1k);
  1266. if (en1k & 0x200) {
  1267. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1268. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1269. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1270. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1271. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1272. if (base <= limit) {
  1273. res->start = base;
  1274. res->end = limit + 0x3ff;
  1275. }
  1276. }
  1277. }
  1278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1279. EXPORT_SYMBOL(pcie_mch_quirk);
  1280. #ifdef CONFIG_HOTPLUG
  1281. EXPORT_SYMBOL(pci_fixup_device);
  1282. #endif