msi.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Copyright (C) 2003-2004 Intel
  3. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  4. */
  5. #ifndef MSI_H
  6. #define MSI_H
  7. #include <asm/msi.h>
  8. /*
  9. * Assume the maximum number of hot plug slots supported by the system is about
  10. * ten. The worstcase is that each of these slots is hot-added with a device,
  11. * which has two MSI/MSI-X capable functions. To avoid any MSI-X driver, which
  12. * attempts to request all available vectors, NR_HP_RESERVED_VECTORS is defined
  13. * as below to ensure at least one message is assigned to each detected MSI/
  14. * MSI-X device function.
  15. */
  16. #define NR_HP_RESERVED_VECTORS 20
  17. extern int vector_irq[NR_VECTORS];
  18. extern void (*interrupt[NR_IRQS])(void);
  19. extern int pci_vector_resources(int last, int nr_released);
  20. /*
  21. * MSI-X Address Register
  22. */
  23. #define PCI_MSIX_FLAGS_QSIZE 0x7FF
  24. #define PCI_MSIX_FLAGS_ENABLE (1 << 15)
  25. #define PCI_MSIX_FLAGS_BIRMASK (7 << 0)
  26. #define PCI_MSIX_FLAGS_BITMASK (1 << 0)
  27. #define PCI_MSIX_ENTRY_SIZE 16
  28. #define PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET 0
  29. #define PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET 4
  30. #define PCI_MSIX_ENTRY_DATA_OFFSET 8
  31. #define PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET 12
  32. #define msi_control_reg(base) (base + PCI_MSI_FLAGS)
  33. #define msi_lower_address_reg(base) (base + PCI_MSI_ADDRESS_LO)
  34. #define msi_upper_address_reg(base) (base + PCI_MSI_ADDRESS_HI)
  35. #define msi_data_reg(base, is64bit) \
  36. ( (is64bit == 1) ? base+PCI_MSI_DATA_64 : base+PCI_MSI_DATA_32 )
  37. #define msi_mask_bits_reg(base, is64bit) \
  38. ( (is64bit == 1) ? base+PCI_MSI_MASK_BIT : base+PCI_MSI_MASK_BIT-4)
  39. #define msi_disable(control) control &= ~PCI_MSI_FLAGS_ENABLE
  40. #define multi_msi_capable(control) \
  41. (1 << ((control & PCI_MSI_FLAGS_QMASK) >> 1))
  42. #define multi_msi_enable(control, num) \
  43. control |= (((num >> 1) << 4) & PCI_MSI_FLAGS_QSIZE);
  44. #define is_64bit_address(control) (control & PCI_MSI_FLAGS_64BIT)
  45. #define is_mask_bit_support(control) (control & PCI_MSI_FLAGS_MASKBIT)
  46. #define msi_enable(control, num) multi_msi_enable(control, num); \
  47. control |= PCI_MSI_FLAGS_ENABLE
  48. #define msix_table_offset_reg(base) (base + 0x04)
  49. #define msix_pba_offset_reg(base) (base + 0x08)
  50. #define msix_enable(control) control |= PCI_MSIX_FLAGS_ENABLE
  51. #define msix_disable(control) control &= ~PCI_MSIX_FLAGS_ENABLE
  52. #define msix_table_size(control) ((control & PCI_MSIX_FLAGS_QSIZE)+1)
  53. #define multi_msix_capable msix_table_size
  54. #define msix_unmask(address) (address & ~PCI_MSIX_FLAGS_BITMASK)
  55. #define msix_mask(address) (address | PCI_MSIX_FLAGS_BITMASK)
  56. #define msix_is_pending(address) (address & PCI_MSIX_FLAGS_PENDMASK)
  57. /*
  58. * MSI Defined Data Structures
  59. */
  60. #define MSI_ADDRESS_HEADER 0xfee
  61. #define MSI_ADDRESS_HEADER_SHIFT 12
  62. #define MSI_ADDRESS_HEADER_MASK 0xfff000
  63. #define MSI_ADDRESS_DEST_ID_MASK 0xfff0000f
  64. #define MSI_TARGET_CPU_MASK 0xff
  65. #define MSI_DELIVERY_MODE 0
  66. #define MSI_LEVEL_MODE 1 /* Edge always assert */
  67. #define MSI_TRIGGER_MODE 0 /* MSI is edge sensitive */
  68. #define MSI_PHYSICAL_MODE 0
  69. #define MSI_LOGICAL_MODE 1
  70. #define MSI_REDIRECTION_HINT_MODE 0
  71. struct msg_data {
  72. #if defined(__LITTLE_ENDIAN_BITFIELD)
  73. __u32 vector : 8;
  74. __u32 delivery_mode : 3; /* 000b: FIXED | 001b: lowest prior */
  75. __u32 reserved_1 : 3;
  76. __u32 level : 1; /* 0: deassert | 1: assert */
  77. __u32 trigger : 1; /* 0: edge | 1: level */
  78. __u32 reserved_2 : 16;
  79. #elif defined(__BIG_ENDIAN_BITFIELD)
  80. __u32 reserved_2 : 16;
  81. __u32 trigger : 1; /* 0: edge | 1: level */
  82. __u32 level : 1; /* 0: deassert | 1: assert */
  83. __u32 reserved_1 : 3;
  84. __u32 delivery_mode : 3; /* 000b: FIXED | 001b: lowest prior */
  85. __u32 vector : 8;
  86. #else
  87. #error "Bitfield endianness not defined! Check your byteorder.h"
  88. #endif
  89. } __attribute__ ((packed));
  90. struct msg_address {
  91. union {
  92. struct {
  93. #if defined(__LITTLE_ENDIAN_BITFIELD)
  94. __u32 reserved_1 : 2;
  95. __u32 dest_mode : 1; /*0:physic | 1:logic */
  96. __u32 redirection_hint: 1; /*0: dedicated CPU
  97. 1: lowest priority */
  98. __u32 reserved_2 : 4;
  99. __u32 dest_id : 24; /* Destination ID */
  100. #elif defined(__BIG_ENDIAN_BITFIELD)
  101. __u32 dest_id : 24; /* Destination ID */
  102. __u32 reserved_2 : 4;
  103. __u32 redirection_hint: 1; /*0: dedicated CPU
  104. 1: lowest priority */
  105. __u32 dest_mode : 1; /*0:physic | 1:logic */
  106. __u32 reserved_1 : 2;
  107. #else
  108. #error "Bitfield endianness not defined! Check your byteorder.h"
  109. #endif
  110. }u;
  111. __u32 value;
  112. }lo_address;
  113. __u32 hi_address;
  114. } __attribute__ ((packed));
  115. struct msi_desc {
  116. struct {
  117. __u8 type : 5; /* {0: unused, 5h:MSI, 11h:MSI-X} */
  118. __u8 maskbit : 1; /* mask-pending bit supported ? */
  119. __u8 state : 1; /* {0: free, 1: busy} */
  120. __u8 reserved: 1; /* reserved */
  121. __u8 entry_nr; /* specific enabled entry */
  122. __u8 default_vector; /* default pre-assigned vector */
  123. __u8 current_cpu; /* current destination cpu */
  124. }msi_attrib;
  125. struct {
  126. __u16 head;
  127. __u16 tail;
  128. }link;
  129. void __iomem *mask_base;
  130. struct pci_dev *dev;
  131. };
  132. #endif /* MSI_H */