cpqphp.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * Compaq Hot Plug Controller Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM
  7. *
  8. * All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  18. * NON INFRINGEMENT. See the GNU General Public License for more
  19. * details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Send feedback to <greg@kroah.com>
  26. *
  27. */
  28. #ifndef _CPQPHP_H
  29. #define _CPQPHP_H
  30. #include "pci_hotplug.h"
  31. #include <linux/interrupt.h>
  32. #include <asm/io.h> /* for read? and write? functions */
  33. #include <linux/delay.h> /* for delays */
  34. #include <linux/mutex.h>
  35. #define MY_NAME "cpqphp"
  36. #define dbg(fmt, arg...) do { if (cpqhp_debug) printk(KERN_DEBUG "%s: " fmt , MY_NAME , ## arg); } while (0)
  37. #define err(format, arg...) printk(KERN_ERR "%s: " format , MY_NAME , ## arg)
  38. #define info(format, arg...) printk(KERN_INFO "%s: " format , MY_NAME , ## arg)
  39. #define warn(format, arg...) printk(KERN_WARNING "%s: " format , MY_NAME , ## arg)
  40. struct smbios_system_slot {
  41. u8 type;
  42. u8 length;
  43. u16 handle;
  44. u8 name_string_num;
  45. u8 slot_type;
  46. u8 slot_width;
  47. u8 slot_current_usage;
  48. u8 slot_length;
  49. u16 slot_number;
  50. u8 properties1;
  51. u8 properties2;
  52. } __attribute__ ((packed));
  53. /* offsets to the smbios generic type based on the above structure layout */
  54. enum smbios_system_slot_offsets {
  55. SMBIOS_SLOT_GENERIC_TYPE = offsetof(struct smbios_system_slot, type),
  56. SMBIOS_SLOT_GENERIC_LENGTH = offsetof(struct smbios_system_slot, length),
  57. SMBIOS_SLOT_GENERIC_HANDLE = offsetof(struct smbios_system_slot, handle),
  58. SMBIOS_SLOT_NAME_STRING_NUM = offsetof(struct smbios_system_slot, name_string_num),
  59. SMBIOS_SLOT_TYPE = offsetof(struct smbios_system_slot, slot_type),
  60. SMBIOS_SLOT_WIDTH = offsetof(struct smbios_system_slot, slot_width),
  61. SMBIOS_SLOT_CURRENT_USAGE = offsetof(struct smbios_system_slot, slot_current_usage),
  62. SMBIOS_SLOT_LENGTH = offsetof(struct smbios_system_slot, slot_length),
  63. SMBIOS_SLOT_NUMBER = offsetof(struct smbios_system_slot, slot_number),
  64. SMBIOS_SLOT_PROPERTIES1 = offsetof(struct smbios_system_slot, properties1),
  65. SMBIOS_SLOT_PROPERTIES2 = offsetof(struct smbios_system_slot, properties2),
  66. };
  67. struct smbios_generic {
  68. u8 type;
  69. u8 length;
  70. u16 handle;
  71. } __attribute__ ((packed));
  72. /* offsets to the smbios generic type based on the above structure layout */
  73. enum smbios_generic_offsets {
  74. SMBIOS_GENERIC_TYPE = offsetof(struct smbios_generic, type),
  75. SMBIOS_GENERIC_LENGTH = offsetof(struct smbios_generic, length),
  76. SMBIOS_GENERIC_HANDLE = offsetof(struct smbios_generic, handle),
  77. };
  78. struct smbios_entry_point {
  79. char anchor[4];
  80. u8 ep_checksum;
  81. u8 ep_length;
  82. u8 major_version;
  83. u8 minor_version;
  84. u16 max_size_entry;
  85. u8 ep_rev;
  86. u8 reserved[5];
  87. char int_anchor[5];
  88. u8 int_checksum;
  89. u16 st_length;
  90. u32 st_address;
  91. u16 number_of_entrys;
  92. u8 bcd_rev;
  93. } __attribute__ ((packed));
  94. /* offsets to the smbios entry point based on the above structure layout */
  95. enum smbios_entry_point_offsets {
  96. ANCHOR = offsetof(struct smbios_entry_point, anchor[0]),
  97. EP_CHECKSUM = offsetof(struct smbios_entry_point, ep_checksum),
  98. EP_LENGTH = offsetof(struct smbios_entry_point, ep_length),
  99. MAJOR_VERSION = offsetof(struct smbios_entry_point, major_version),
  100. MINOR_VERSION = offsetof(struct smbios_entry_point, minor_version),
  101. MAX_SIZE_ENTRY = offsetof(struct smbios_entry_point, max_size_entry),
  102. EP_REV = offsetof(struct smbios_entry_point, ep_rev),
  103. INT_ANCHOR = offsetof(struct smbios_entry_point, int_anchor[0]),
  104. INT_CHECKSUM = offsetof(struct smbios_entry_point, int_checksum),
  105. ST_LENGTH = offsetof(struct smbios_entry_point, st_length),
  106. ST_ADDRESS = offsetof(struct smbios_entry_point, st_address),
  107. NUMBER_OF_ENTRYS = offsetof(struct smbios_entry_point, number_of_entrys),
  108. BCD_REV = offsetof(struct smbios_entry_point, bcd_rev),
  109. };
  110. struct ctrl_reg { /* offset */
  111. u8 slot_RST; /* 0x00 */
  112. u8 slot_enable; /* 0x01 */
  113. u16 misc; /* 0x02 */
  114. u32 led_control; /* 0x04 */
  115. u32 int_input_clear; /* 0x08 */
  116. u32 int_mask; /* 0x0a */
  117. u8 reserved0; /* 0x10 */
  118. u8 reserved1; /* 0x11 */
  119. u8 reserved2; /* 0x12 */
  120. u8 gen_output_AB; /* 0x13 */
  121. u32 non_int_input; /* 0x14 */
  122. u32 reserved3; /* 0x18 */
  123. u32 reserved4; /* 0x1a */
  124. u32 reserved5; /* 0x20 */
  125. u8 reserved6; /* 0x24 */
  126. u8 reserved7; /* 0x25 */
  127. u16 reserved8; /* 0x26 */
  128. u8 slot_mask; /* 0x28 */
  129. u8 reserved9; /* 0x29 */
  130. u8 reserved10; /* 0x2a */
  131. u8 reserved11; /* 0x2b */
  132. u8 slot_SERR; /* 0x2c */
  133. u8 slot_power; /* 0x2d */
  134. u8 reserved12; /* 0x2e */
  135. u8 reserved13; /* 0x2f */
  136. u8 next_curr_freq; /* 0x30 */
  137. u8 reset_freq_mode; /* 0x31 */
  138. } __attribute__ ((packed));
  139. /* offsets to the controller registers based on the above structure layout */
  140. enum ctrl_offsets {
  141. SLOT_RST = offsetof(struct ctrl_reg, slot_RST),
  142. SLOT_ENABLE = offsetof(struct ctrl_reg, slot_enable),
  143. MISC = offsetof(struct ctrl_reg, misc),
  144. LED_CONTROL = offsetof(struct ctrl_reg, led_control),
  145. INT_INPUT_CLEAR = offsetof(struct ctrl_reg, int_input_clear),
  146. INT_MASK = offsetof(struct ctrl_reg, int_mask),
  147. CTRL_RESERVED0 = offsetof(struct ctrl_reg, reserved0),
  148. CTRL_RESERVED1 = offsetof(struct ctrl_reg, reserved1),
  149. CTRL_RESERVED2 = offsetof(struct ctrl_reg, reserved1),
  150. GEN_OUTPUT_AB = offsetof(struct ctrl_reg, gen_output_AB),
  151. NON_INT_INPUT = offsetof(struct ctrl_reg, non_int_input),
  152. CTRL_RESERVED3 = offsetof(struct ctrl_reg, reserved3),
  153. CTRL_RESERVED4 = offsetof(struct ctrl_reg, reserved4),
  154. CTRL_RESERVED5 = offsetof(struct ctrl_reg, reserved5),
  155. CTRL_RESERVED6 = offsetof(struct ctrl_reg, reserved6),
  156. CTRL_RESERVED7 = offsetof(struct ctrl_reg, reserved7),
  157. CTRL_RESERVED8 = offsetof(struct ctrl_reg, reserved8),
  158. SLOT_MASK = offsetof(struct ctrl_reg, slot_mask),
  159. CTRL_RESERVED9 = offsetof(struct ctrl_reg, reserved9),
  160. CTRL_RESERVED10 = offsetof(struct ctrl_reg, reserved10),
  161. CTRL_RESERVED11 = offsetof(struct ctrl_reg, reserved11),
  162. SLOT_SERR = offsetof(struct ctrl_reg, slot_SERR),
  163. SLOT_POWER = offsetof(struct ctrl_reg, slot_power),
  164. NEXT_CURR_FREQ = offsetof(struct ctrl_reg, next_curr_freq),
  165. RESET_FREQ_MODE = offsetof(struct ctrl_reg, reset_freq_mode),
  166. };
  167. struct hrt {
  168. char sig0;
  169. char sig1;
  170. char sig2;
  171. char sig3;
  172. u16 unused_IRQ;
  173. u16 PCIIRQ;
  174. u8 number_of_entries;
  175. u8 revision;
  176. u16 reserved1;
  177. u32 reserved2;
  178. } __attribute__ ((packed));
  179. /* offsets to the hotplug resource table registers based on the above structure layout */
  180. enum hrt_offsets {
  181. SIG0 = offsetof(struct hrt, sig0),
  182. SIG1 = offsetof(struct hrt, sig1),
  183. SIG2 = offsetof(struct hrt, sig2),
  184. SIG3 = offsetof(struct hrt, sig3),
  185. UNUSED_IRQ = offsetof(struct hrt, unused_IRQ),
  186. PCIIRQ = offsetof(struct hrt, PCIIRQ),
  187. NUMBER_OF_ENTRIES = offsetof(struct hrt, number_of_entries),
  188. REVISION = offsetof(struct hrt, revision),
  189. HRT_RESERVED1 = offsetof(struct hrt, reserved1),
  190. HRT_RESERVED2 = offsetof(struct hrt, reserved2),
  191. };
  192. struct slot_rt {
  193. u8 dev_func;
  194. u8 primary_bus;
  195. u8 secondary_bus;
  196. u8 max_bus;
  197. u16 io_base;
  198. u16 io_length;
  199. u16 mem_base;
  200. u16 mem_length;
  201. u16 pre_mem_base;
  202. u16 pre_mem_length;
  203. } __attribute__ ((packed));
  204. /* offsets to the hotplug slot resource table registers based on the above structure layout */
  205. enum slot_rt_offsets {
  206. DEV_FUNC = offsetof(struct slot_rt, dev_func),
  207. PRIMARY_BUS = offsetof(struct slot_rt, primary_bus),
  208. SECONDARY_BUS = offsetof(struct slot_rt, secondary_bus),
  209. MAX_BUS = offsetof(struct slot_rt, max_bus),
  210. IO_BASE = offsetof(struct slot_rt, io_base),
  211. IO_LENGTH = offsetof(struct slot_rt, io_length),
  212. MEM_BASE = offsetof(struct slot_rt, mem_base),
  213. MEM_LENGTH = offsetof(struct slot_rt, mem_length),
  214. PRE_MEM_BASE = offsetof(struct slot_rt, pre_mem_base),
  215. PRE_MEM_LENGTH = offsetof(struct slot_rt, pre_mem_length),
  216. };
  217. struct pci_func {
  218. struct pci_func *next;
  219. u8 bus;
  220. u8 device;
  221. u8 function;
  222. u8 is_a_board;
  223. u16 status;
  224. u8 configured;
  225. u8 switch_save;
  226. u8 presence_save;
  227. u32 base_length[0x06];
  228. u8 base_type[0x06];
  229. u16 reserved2;
  230. u32 config_space[0x20];
  231. struct pci_resource *mem_head;
  232. struct pci_resource *p_mem_head;
  233. struct pci_resource *io_head;
  234. struct pci_resource *bus_head;
  235. struct timer_list *p_task_event;
  236. struct pci_dev* pci_dev;
  237. };
  238. struct slot {
  239. struct slot *next;
  240. u8 bus;
  241. u8 device;
  242. u8 number;
  243. u8 is_a_board;
  244. u8 configured;
  245. u8 state;
  246. u8 switch_save;
  247. u8 presence_save;
  248. u32 capabilities;
  249. u16 reserved2;
  250. struct timer_list task_event;
  251. u8 hp_slot;
  252. struct controller *ctrl;
  253. void __iomem *p_sm_slot;
  254. struct hotplug_slot *hotplug_slot;
  255. };
  256. struct pci_resource {
  257. struct pci_resource * next;
  258. u32 base;
  259. u32 length;
  260. };
  261. struct event_info {
  262. u32 event_type;
  263. u8 hp_slot;
  264. };
  265. struct controller {
  266. struct controller *next;
  267. u32 ctrl_int_comp;
  268. struct mutex crit_sect; /* critical section mutex */
  269. void __iomem *hpc_reg; /* cookie for our pci controller location */
  270. struct pci_resource *mem_head;
  271. struct pci_resource *p_mem_head;
  272. struct pci_resource *io_head;
  273. struct pci_resource *bus_head;
  274. struct pci_dev *pci_dev;
  275. struct pci_bus *pci_bus;
  276. struct event_info event_queue[10];
  277. struct slot *slot;
  278. u8 next_event;
  279. u8 interrupt;
  280. u8 cfgspc_irq;
  281. u8 bus; /* bus number for the pci hotplug controller */
  282. u8 rev;
  283. u8 slot_device_offset;
  284. u8 first_slot;
  285. u8 add_support;
  286. u8 push_flag;
  287. enum pci_bus_speed speed;
  288. enum pci_bus_speed speed_capability;
  289. u8 push_button; /* 0 = no pushbutton, 1 = pushbutton present */
  290. u8 slot_switch_type; /* 0 = no switch, 1 = switch present */
  291. u8 defeature_PHP; /* 0 = PHP not supported, 1 = PHP supported */
  292. u8 alternate_base_address; /* 0 = not supported, 1 = supported */
  293. u8 pci_config_space; /* Index/data access to working registers 0 = not supported, 1 = supported */
  294. u8 pcix_speed_capability; /* PCI-X */
  295. u8 pcix_support; /* PCI-X */
  296. u16 vendor_id;
  297. struct work_struct int_task_event;
  298. wait_queue_head_t queue; /* sleep & wake process */
  299. struct dentry *dentry; /* debugfs dentry */
  300. };
  301. struct irq_mapping {
  302. u8 barber_pole;
  303. u8 valid_INT;
  304. u8 interrupt[4];
  305. };
  306. struct resource_lists {
  307. struct pci_resource *mem_head;
  308. struct pci_resource *p_mem_head;
  309. struct pci_resource *io_head;
  310. struct pci_resource *bus_head;
  311. struct irq_mapping *irqs;
  312. };
  313. #define ROM_PHY_ADDR 0x0F0000
  314. #define ROM_PHY_LEN 0x00ffff
  315. #define PCI_HPC_ID 0xA0F7
  316. #define PCI_SUB_HPC_ID 0xA2F7
  317. #define PCI_SUB_HPC_ID2 0xA2F8
  318. #define PCI_SUB_HPC_ID3 0xA2F9
  319. #define PCI_SUB_HPC_ID_INTC 0xA2FA
  320. #define PCI_SUB_HPC_ID4 0xA2FD
  321. #define INT_BUTTON_IGNORE 0
  322. #define INT_PRESENCE_ON 1
  323. #define INT_PRESENCE_OFF 2
  324. #define INT_SWITCH_CLOSE 3
  325. #define INT_SWITCH_OPEN 4
  326. #define INT_POWER_FAULT 5
  327. #define INT_POWER_FAULT_CLEAR 6
  328. #define INT_BUTTON_PRESS 7
  329. #define INT_BUTTON_RELEASE 8
  330. #define INT_BUTTON_CANCEL 9
  331. #define STATIC_STATE 0
  332. #define BLINKINGON_STATE 1
  333. #define BLINKINGOFF_STATE 2
  334. #define POWERON_STATE 3
  335. #define POWEROFF_STATE 4
  336. #define PCISLOT_INTERLOCK_CLOSED 0x00000001
  337. #define PCISLOT_ADAPTER_PRESENT 0x00000002
  338. #define PCISLOT_POWERED 0x00000004
  339. #define PCISLOT_66_MHZ_OPERATION 0x00000008
  340. #define PCISLOT_64_BIT_OPERATION 0x00000010
  341. #define PCISLOT_REPLACE_SUPPORTED 0x00000020
  342. #define PCISLOT_ADD_SUPPORTED 0x00000040
  343. #define PCISLOT_INTERLOCK_SUPPORTED 0x00000080
  344. #define PCISLOT_66_MHZ_SUPPORTED 0x00000100
  345. #define PCISLOT_64_BIT_SUPPORTED 0x00000200
  346. #define PCI_TO_PCI_BRIDGE_CLASS 0x00060400
  347. #define INTERLOCK_OPEN 0x00000002
  348. #define ADD_NOT_SUPPORTED 0x00000003
  349. #define CARD_FUNCTIONING 0x00000005
  350. #define ADAPTER_NOT_SAME 0x00000006
  351. #define NO_ADAPTER_PRESENT 0x00000009
  352. #define NOT_ENOUGH_RESOURCES 0x0000000B
  353. #define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
  354. #define POWER_FAILURE 0x0000000E
  355. #define REMOVE_NOT_SUPPORTED 0x00000003
  356. /*
  357. * error Messages
  358. */
  359. #define msg_initialization_err "Initialization failure, error=%d\n"
  360. #define msg_HPC_rev_error "Unsupported revision of the PCI hot plug controller found.\n"
  361. #define msg_HPC_non_compaq_or_intel "The PCI hot plug controller is not supported by this driver.\n"
  362. #define msg_HPC_not_supported "this system is not supported by this version of cpqphpd. Upgrade to a newer version of cpqphpd\n"
  363. #define msg_unable_to_save "unable to store PCI hot plug add resource information. This system must be rebooted before adding any PCI devices.\n"
  364. #define msg_button_on "PCI slot #%d - powering on due to button press.\n"
  365. #define msg_button_off "PCI slot #%d - powering off due to button press.\n"
  366. #define msg_button_cancel "PCI slot #%d - action canceled due to button press.\n"
  367. #define msg_button_ignore "PCI slot #%d - button press ignored. (action in progress...)\n"
  368. /* debugfs functions for the hotplug controller info */
  369. extern void cpqhp_initialize_debugfs (void);
  370. extern void cpqhp_shutdown_debugfs (void);
  371. extern void cpqhp_create_debugfs_files (struct controller *ctrl);
  372. extern void cpqhp_remove_debugfs_files (struct controller *ctrl);
  373. /* controller functions */
  374. extern void cpqhp_pushbutton_thread (unsigned long event_pointer);
  375. extern irqreturn_t cpqhp_ctrl_intr (int IRQ, void *data, struct pt_regs *regs);
  376. extern int cpqhp_find_available_resources (struct controller *ctrl, void __iomem *rom_start);
  377. extern int cpqhp_event_start_thread (void);
  378. extern void cpqhp_event_stop_thread (void);
  379. extern struct pci_func *cpqhp_slot_create (unsigned char busnumber);
  380. extern struct pci_func *cpqhp_slot_find (unsigned char bus, unsigned char device, unsigned char index);
  381. extern int cpqhp_process_SI (struct controller *ctrl, struct pci_func *func);
  382. extern int cpqhp_process_SS (struct controller *ctrl, struct pci_func *func);
  383. extern int cpqhp_hardware_test (struct controller *ctrl, int test_num);
  384. /* resource functions */
  385. extern int cpqhp_resource_sort_and_combine (struct pci_resource **head);
  386. /* pci functions */
  387. extern int cpqhp_set_irq (u8 bus_num, u8 dev_num, u8 int_pin, u8 irq_num);
  388. extern int cpqhp_get_bus_dev (struct controller *ctrl, u8 *bus_num, u8 *dev_num, u8 slot);
  389. extern int cpqhp_save_config (struct controller *ctrl, int busnumber, int is_hot_plug);
  390. extern int cpqhp_save_base_addr_length (struct controller *ctrl, struct pci_func * func);
  391. extern int cpqhp_save_used_resources (struct controller *ctrl, struct pci_func * func);
  392. extern int cpqhp_configure_board (struct controller *ctrl, struct pci_func * func);
  393. extern int cpqhp_save_slot_config (struct controller *ctrl, struct pci_func * new_slot);
  394. extern int cpqhp_valid_replace (struct controller *ctrl, struct pci_func * func);
  395. extern void cpqhp_destroy_board_resources (struct pci_func * func);
  396. extern int cpqhp_return_board_resources (struct pci_func * func, struct resource_lists * resources);
  397. extern void cpqhp_destroy_resource_list (struct resource_lists * resources);
  398. extern int cpqhp_configure_device (struct controller* ctrl, struct pci_func* func);
  399. extern int cpqhp_unconfigure_device (struct pci_func* func);
  400. /* Global variables */
  401. extern int cpqhp_debug;
  402. extern int cpqhp_legacy_mode;
  403. extern struct controller *cpqhp_ctrl_list;
  404. extern struct pci_func *cpqhp_slot_list[256];
  405. /* these can be gotten rid of, but for debugging they are purty */
  406. extern u8 cpqhp_nic_irq;
  407. extern u8 cpqhp_disk_irq;
  408. /* inline functions */
  409. /*
  410. * return_resource
  411. *
  412. * Puts node back in the resource list pointed to by head
  413. *
  414. */
  415. static inline void return_resource(struct pci_resource **head, struct pci_resource *node)
  416. {
  417. if (!node || !head)
  418. return;
  419. node->next = *head;
  420. *head = node;
  421. }
  422. static inline void set_SOGO(struct controller *ctrl)
  423. {
  424. u16 misc;
  425. misc = readw(ctrl->hpc_reg + MISC);
  426. misc = (misc | 0x0001) & 0xFFFB;
  427. writew(misc, ctrl->hpc_reg + MISC);
  428. }
  429. static inline void amber_LED_on(struct controller *ctrl, u8 slot)
  430. {
  431. u32 led_control;
  432. led_control = readl(ctrl->hpc_reg + LED_CONTROL);
  433. led_control |= (0x01010000L << slot);
  434. writel(led_control, ctrl->hpc_reg + LED_CONTROL);
  435. }
  436. static inline void amber_LED_off(struct controller *ctrl, u8 slot)
  437. {
  438. u32 led_control;
  439. led_control = readl(ctrl->hpc_reg + LED_CONTROL);
  440. led_control &= ~(0x01010000L << slot);
  441. writel(led_control, ctrl->hpc_reg + LED_CONTROL);
  442. }
  443. static inline int read_amber_LED(struct controller *ctrl, u8 slot)
  444. {
  445. u32 led_control;
  446. led_control = readl(ctrl->hpc_reg + LED_CONTROL);
  447. led_control &= (0x01010000L << slot);
  448. return led_control ? 1 : 0;
  449. }
  450. static inline void green_LED_on(struct controller *ctrl, u8 slot)
  451. {
  452. u32 led_control;
  453. led_control = readl(ctrl->hpc_reg + LED_CONTROL);
  454. led_control |= 0x0101L << slot;
  455. writel(led_control, ctrl->hpc_reg + LED_CONTROL);
  456. }
  457. static inline void green_LED_off(struct controller *ctrl, u8 slot)
  458. {
  459. u32 led_control;
  460. led_control = readl(ctrl->hpc_reg + LED_CONTROL);
  461. led_control &= ~(0x0101L << slot);
  462. writel(led_control, ctrl->hpc_reg + LED_CONTROL);
  463. }
  464. static inline void green_LED_blink(struct controller *ctrl, u8 slot)
  465. {
  466. u32 led_control;
  467. led_control = readl(ctrl->hpc_reg + LED_CONTROL);
  468. led_control &= ~(0x0101L << slot);
  469. led_control |= (0x0001L << slot);
  470. writel(led_control, ctrl->hpc_reg + LED_CONTROL);
  471. }
  472. static inline void slot_disable(struct controller *ctrl, u8 slot)
  473. {
  474. u8 slot_enable;
  475. slot_enable = readb(ctrl->hpc_reg + SLOT_ENABLE);
  476. slot_enable &= ~(0x01 << slot);
  477. writeb(slot_enable, ctrl->hpc_reg + SLOT_ENABLE);
  478. }
  479. static inline void slot_enable(struct controller *ctrl, u8 slot)
  480. {
  481. u8 slot_enable;
  482. slot_enable = readb(ctrl->hpc_reg + SLOT_ENABLE);
  483. slot_enable |= (0x01 << slot);
  484. writeb(slot_enable, ctrl->hpc_reg + SLOT_ENABLE);
  485. }
  486. static inline u8 is_slot_enabled(struct controller *ctrl, u8 slot)
  487. {
  488. u8 slot_enable;
  489. slot_enable = readb(ctrl->hpc_reg + SLOT_ENABLE);
  490. slot_enable &= (0x01 << slot);
  491. return slot_enable ? 1 : 0;
  492. }
  493. static inline u8 read_slot_enable(struct controller *ctrl)
  494. {
  495. return readb(ctrl->hpc_reg + SLOT_ENABLE);
  496. }
  497. /*
  498. * get_controller_speed - find the current frequency/mode of controller.
  499. *
  500. * @ctrl: controller to get frequency/mode for.
  501. *
  502. * Returns controller speed.
  503. *
  504. */
  505. static inline u8 get_controller_speed(struct controller *ctrl)
  506. {
  507. u8 curr_freq;
  508. u16 misc;
  509. if (ctrl->pcix_support) {
  510. curr_freq = readb(ctrl->hpc_reg + NEXT_CURR_FREQ);
  511. if ((curr_freq & 0xB0) == 0xB0)
  512. return PCI_SPEED_133MHz_PCIX;
  513. if ((curr_freq & 0xA0) == 0xA0)
  514. return PCI_SPEED_100MHz_PCIX;
  515. if ((curr_freq & 0x90) == 0x90)
  516. return PCI_SPEED_66MHz_PCIX;
  517. if (curr_freq & 0x10)
  518. return PCI_SPEED_66MHz;
  519. return PCI_SPEED_33MHz;
  520. }
  521. misc = readw(ctrl->hpc_reg + MISC);
  522. return (misc & 0x0800) ? PCI_SPEED_66MHz : PCI_SPEED_33MHz;
  523. }
  524. /*
  525. * get_adapter_speed - find the max supported frequency/mode of adapter.
  526. *
  527. * @ctrl: hotplug controller.
  528. * @hp_slot: hotplug slot where adapter is installed.
  529. *
  530. * Returns adapter speed.
  531. *
  532. */
  533. static inline u8 get_adapter_speed(struct controller *ctrl, u8 hp_slot)
  534. {
  535. u32 temp_dword = readl(ctrl->hpc_reg + NON_INT_INPUT);
  536. dbg("slot: %d, PCIXCAP: %8x\n", hp_slot, temp_dword);
  537. if (ctrl->pcix_support) {
  538. if (temp_dword & (0x10000 << hp_slot))
  539. return PCI_SPEED_133MHz_PCIX;
  540. if (temp_dword & (0x100 << hp_slot))
  541. return PCI_SPEED_66MHz_PCIX;
  542. }
  543. if (temp_dword & (0x01 << hp_slot))
  544. return PCI_SPEED_66MHz;
  545. return PCI_SPEED_33MHz;
  546. }
  547. static inline void enable_slot_power(struct controller *ctrl, u8 slot)
  548. {
  549. u8 slot_power;
  550. slot_power = readb(ctrl->hpc_reg + SLOT_POWER);
  551. slot_power |= (0x01 << slot);
  552. writeb(slot_power, ctrl->hpc_reg + SLOT_POWER);
  553. }
  554. static inline void disable_slot_power(struct controller *ctrl, u8 slot)
  555. {
  556. u8 slot_power;
  557. slot_power = readb(ctrl->hpc_reg + SLOT_POWER);
  558. slot_power &= ~(0x01 << slot);
  559. writeb(slot_power, ctrl->hpc_reg + SLOT_POWER);
  560. }
  561. static inline int cpq_get_attention_status(struct controller *ctrl, struct slot *slot)
  562. {
  563. u8 hp_slot;
  564. hp_slot = slot->device - ctrl->slot_device_offset;
  565. return read_amber_LED(ctrl, hp_slot);
  566. }
  567. static inline int get_slot_enabled(struct controller *ctrl, struct slot *slot)
  568. {
  569. u8 hp_slot;
  570. hp_slot = slot->device - ctrl->slot_device_offset;
  571. return is_slot_enabled(ctrl, hp_slot);
  572. }
  573. static inline int cpq_get_latch_status(struct controller *ctrl, struct slot *slot)
  574. {
  575. u32 status;
  576. u8 hp_slot;
  577. hp_slot = slot->device - ctrl->slot_device_offset;
  578. dbg("%s: slot->device = %d, ctrl->slot_device_offset = %d \n",
  579. __FUNCTION__, slot->device, ctrl->slot_device_offset);
  580. status = (readl(ctrl->hpc_reg + INT_INPUT_CLEAR) & (0x01L << hp_slot));
  581. return(status == 0) ? 1 : 0;
  582. }
  583. static inline int get_presence_status(struct controller *ctrl, struct slot *slot)
  584. {
  585. int presence_save = 0;
  586. u8 hp_slot;
  587. u32 tempdword;
  588. hp_slot = slot->device - ctrl->slot_device_offset;
  589. tempdword = readl(ctrl->hpc_reg + INT_INPUT_CLEAR);
  590. presence_save = (int) ((((~tempdword) >> 23) | ((~tempdword) >> 15)) >> hp_slot) & 0x02;
  591. return presence_save;
  592. }
  593. #define SLOT_NAME_SIZE 10
  594. static inline void make_slot_name(char *buffer, int buffer_size, struct slot *slot)
  595. {
  596. snprintf(buffer, buffer_size, "%d", slot->number);
  597. }
  598. static inline int wait_for_ctrl_irq(struct controller *ctrl)
  599. {
  600. DECLARE_WAITQUEUE(wait, current);
  601. int retval = 0;
  602. dbg("%s - start\n", __FUNCTION__);
  603. add_wait_queue(&ctrl->queue, &wait);
  604. /* Sleep for up to 1 second to wait for the LED to change. */
  605. msleep_interruptible(1000);
  606. remove_wait_queue(&ctrl->queue, &wait);
  607. if (signal_pending(current))
  608. retval = -EINTR;
  609. dbg("%s - end\n", __FUNCTION__);
  610. return retval;
  611. }
  612. #endif