ccio-dma.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600
  1. /*
  2. ** ccio-dma.c:
  3. ** DMA management routines for first generation cache-coherent machines.
  4. ** Program U2/Uturn in "Virtual Mode" and use the I/O MMU.
  5. **
  6. ** (c) Copyright 2000 Grant Grundler
  7. ** (c) Copyright 2000 Ryan Bradetich
  8. ** (c) Copyright 2000 Hewlett-Packard Company
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** "Real Mode" operation refers to U2/Uturn chip operation.
  17. ** U2/Uturn were designed to perform coherency checks w/o using
  18. ** the I/O MMU - basically what x86 does.
  19. **
  20. ** Philipp Rumpf has a "Real Mode" driver for PCX-W machines at:
  21. ** CVSROOT=:pserver:anonymous@198.186.203.37:/cvsroot/linux-parisc
  22. ** cvs -z3 co linux/arch/parisc/kernel/dma-rm.c
  23. **
  24. ** I've rewritten his code to work under TPG's tree. See ccio-rm-dma.c.
  25. **
  26. ** Drawbacks of using Real Mode are:
  27. ** o outbound DMA is slower - U2 won't prefetch data (GSC+ XQL signal).
  28. ** o Inbound DMA less efficient - U2 can't use DMA_FAST attribute.
  29. ** o Ability to do scatter/gather in HW is lost.
  30. ** o Doesn't work under PCX-U/U+ machines since they didn't follow
  31. ** the coherency design originally worked out. Only PCX-W does.
  32. */
  33. #include <linux/config.h>
  34. #include <linux/types.h>
  35. #include <linux/init.h>
  36. #include <linux/mm.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/slab.h>
  39. #include <linux/string.h>
  40. #include <linux/pci.h>
  41. #include <linux/reboot.h>
  42. #include <linux/proc_fs.h>
  43. #include <linux/seq_file.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/cache.h> /* for L1_CACHE_BYTES */
  46. #include <asm/uaccess.h>
  47. #include <asm/page.h>
  48. #include <asm/dma.h>
  49. #include <asm/io.h>
  50. #include <asm/hardware.h> /* for register_module() */
  51. #include <asm/parisc-device.h>
  52. /*
  53. ** Choose "ccio" since that's what HP-UX calls it.
  54. ** Make it easier for folks to migrate from one to the other :^)
  55. */
  56. #define MODULE_NAME "ccio"
  57. #undef DEBUG_CCIO_RES
  58. #undef DEBUG_CCIO_RUN
  59. #undef DEBUG_CCIO_INIT
  60. #undef DEBUG_CCIO_RUN_SG
  61. #ifdef CONFIG_PROC_FS
  62. /*
  63. * CCIO_SEARCH_TIME can help measure how fast the bitmap search is.
  64. * impacts performance though - ditch it if you don't use it.
  65. */
  66. #define CCIO_SEARCH_TIME
  67. #undef CCIO_MAP_STATS
  68. #else
  69. #undef CCIO_SEARCH_TIME
  70. #undef CCIO_MAP_STATS
  71. #endif
  72. #include <linux/proc_fs.h>
  73. #include <asm/runway.h> /* for proc_runway_root */
  74. #ifdef DEBUG_CCIO_INIT
  75. #define DBG_INIT(x...) printk(x)
  76. #else
  77. #define DBG_INIT(x...)
  78. #endif
  79. #ifdef DEBUG_CCIO_RUN
  80. #define DBG_RUN(x...) printk(x)
  81. #else
  82. #define DBG_RUN(x...)
  83. #endif
  84. #ifdef DEBUG_CCIO_RES
  85. #define DBG_RES(x...) printk(x)
  86. #else
  87. #define DBG_RES(x...)
  88. #endif
  89. #ifdef DEBUG_CCIO_RUN_SG
  90. #define DBG_RUN_SG(x...) printk(x)
  91. #else
  92. #define DBG_RUN_SG(x...)
  93. #endif
  94. #define CCIO_INLINE inline
  95. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  96. #define READ_U32(addr) __raw_readl(addr)
  97. #define U2_IOA_RUNWAY 0x580
  98. #define U2_BC_GSC 0x501
  99. #define UTURN_IOA_RUNWAY 0x581
  100. #define UTURN_BC_GSC 0x502
  101. #define IOA_NORMAL_MODE 0x00020080 /* IO_CONTROL to turn on CCIO */
  102. #define CMD_TLB_DIRECT_WRITE 35 /* IO_COMMAND for I/O TLB Writes */
  103. #define CMD_TLB_PURGE 33 /* IO_COMMAND to Purge I/O TLB entry */
  104. struct ioa_registers {
  105. /* Runway Supervisory Set */
  106. int32_t unused1[12];
  107. uint32_t io_command; /* Offset 12 */
  108. uint32_t io_status; /* Offset 13 */
  109. uint32_t io_control; /* Offset 14 */
  110. int32_t unused2[1];
  111. /* Runway Auxiliary Register Set */
  112. uint32_t io_err_resp; /* Offset 0 */
  113. uint32_t io_err_info; /* Offset 1 */
  114. uint32_t io_err_req; /* Offset 2 */
  115. uint32_t io_err_resp_hi; /* Offset 3 */
  116. uint32_t io_tlb_entry_m; /* Offset 4 */
  117. uint32_t io_tlb_entry_l; /* Offset 5 */
  118. uint32_t unused3[1];
  119. uint32_t io_pdir_base; /* Offset 7 */
  120. uint32_t io_io_low_hv; /* Offset 8 */
  121. uint32_t io_io_high_hv; /* Offset 9 */
  122. uint32_t unused4[1];
  123. uint32_t io_chain_id_mask; /* Offset 11 */
  124. uint32_t unused5[2];
  125. uint32_t io_io_low; /* Offset 14 */
  126. uint32_t io_io_high; /* Offset 15 */
  127. };
  128. /*
  129. ** IOA Registers
  130. ** -------------
  131. **
  132. ** Runway IO_CONTROL Register (+0x38)
  133. **
  134. ** The Runway IO_CONTROL register controls the forwarding of transactions.
  135. **
  136. ** | 0 ... 13 | 14 15 | 16 ... 21 | 22 | 23 24 | 25 ... 31 |
  137. ** | HV | TLB | reserved | HV | mode | reserved |
  138. **
  139. ** o mode field indicates the address translation of transactions
  140. ** forwarded from Runway to GSC+:
  141. ** Mode Name Value Definition
  142. ** Off (default) 0 Opaque to matching addresses.
  143. ** Include 1 Transparent for matching addresses.
  144. ** Peek 3 Map matching addresses.
  145. **
  146. ** + "Off" mode: Runway transactions which match the I/O range
  147. ** specified by the IO_IO_LOW/IO_IO_HIGH registers will be ignored.
  148. ** + "Include" mode: all addresses within the I/O range specified
  149. ** by the IO_IO_LOW and IO_IO_HIGH registers are transparently
  150. ** forwarded. This is the I/O Adapter's normal operating mode.
  151. ** + "Peek" mode: used during system configuration to initialize the
  152. ** GSC+ bus. Runway Write_Shorts in the address range specified by
  153. ** IO_IO_LOW and IO_IO_HIGH are forwarded through the I/O Adapter
  154. ** *AND* the GSC+ address is remapped to the Broadcast Physical
  155. ** Address space by setting the 14 high order address bits of the
  156. ** 32 bit GSC+ address to ones.
  157. **
  158. ** o TLB field affects transactions which are forwarded from GSC+ to Runway.
  159. ** "Real" mode is the poweron default.
  160. **
  161. ** TLB Mode Value Description
  162. ** Real 0 No TLB translation. Address is directly mapped and the
  163. ** virtual address is composed of selected physical bits.
  164. ** Error 1 Software fills the TLB manually.
  165. ** Normal 2 IOA fetches IO TLB misses from IO PDIR (in host memory).
  166. **
  167. **
  168. ** IO_IO_LOW_HV +0x60 (HV dependent)
  169. ** IO_IO_HIGH_HV +0x64 (HV dependent)
  170. ** IO_IO_LOW +0x78 (Architected register)
  171. ** IO_IO_HIGH +0x7c (Architected register)
  172. **
  173. ** IO_IO_LOW and IO_IO_HIGH set the lower and upper bounds of the
  174. ** I/O Adapter address space, respectively.
  175. **
  176. ** 0 ... 7 | 8 ... 15 | 16 ... 31 |
  177. ** 11111111 | 11111111 | address |
  178. **
  179. ** Each LOW/HIGH pair describes a disjoint address space region.
  180. ** (2 per GSC+ port). Each incoming Runway transaction address is compared
  181. ** with both sets of LOW/HIGH registers. If the address is in the range
  182. ** greater than or equal to IO_IO_LOW and less than IO_IO_HIGH the transaction
  183. ** for forwarded to the respective GSC+ bus.
  184. ** Specify IO_IO_LOW equal to or greater than IO_IO_HIGH to avoid specifying
  185. ** an address space region.
  186. **
  187. ** In order for a Runway address to reside within GSC+ extended address space:
  188. ** Runway Address [0:7] must identically compare to 8'b11111111
  189. ** Runway Address [8:11] must be equal to IO_IO_LOW(_HV)[16:19]
  190. ** Runway Address [12:23] must be greater than or equal to
  191. ** IO_IO_LOW(_HV)[20:31] and less than IO_IO_HIGH(_HV)[20:31].
  192. ** Runway Address [24:39] is not used in the comparison.
  193. **
  194. ** When the Runway transaction is forwarded to GSC+, the GSC+ address is
  195. ** as follows:
  196. ** GSC+ Address[0:3] 4'b1111
  197. ** GSC+ Address[4:29] Runway Address[12:37]
  198. ** GSC+ Address[30:31] 2'b00
  199. **
  200. ** All 4 Low/High registers must be initialized (by PDC) once the lower bus
  201. ** is interrogated and address space is defined. The operating system will
  202. ** modify the architectural IO_IO_LOW and IO_IO_HIGH registers following
  203. ** the PDC initialization. However, the hardware version dependent IO_IO_LOW
  204. ** and IO_IO_HIGH registers should not be subsequently altered by the OS.
  205. **
  206. ** Writes to both sets of registers will take effect immediately, bypassing
  207. ** the queues, which ensures that subsequent Runway transactions are checked
  208. ** against the updated bounds values. However reads are queued, introducing
  209. ** the possibility of a read being bypassed by a subsequent write to the same
  210. ** register. This sequence can be avoided by having software wait for read
  211. ** returns before issuing subsequent writes.
  212. */
  213. struct ioc {
  214. struct ioa_registers __iomem *ioc_regs; /* I/O MMU base address */
  215. u8 *res_map; /* resource map, bit == pdir entry */
  216. u64 *pdir_base; /* physical base address */
  217. u32 pdir_size; /* bytes, function of IOV Space size */
  218. u32 res_hint; /* next available IOVP -
  219. circular search */
  220. u32 res_size; /* size of resource map in bytes */
  221. spinlock_t res_lock;
  222. #ifdef CCIO_SEARCH_TIME
  223. #define CCIO_SEARCH_SAMPLE 0x100
  224. unsigned long avg_search[CCIO_SEARCH_SAMPLE];
  225. unsigned long avg_idx; /* current index into avg_search */
  226. #endif
  227. #ifdef CCIO_MAP_STATS
  228. unsigned long used_pages;
  229. unsigned long msingle_calls;
  230. unsigned long msingle_pages;
  231. unsigned long msg_calls;
  232. unsigned long msg_pages;
  233. unsigned long usingle_calls;
  234. unsigned long usingle_pages;
  235. unsigned long usg_calls;
  236. unsigned long usg_pages;
  237. #endif
  238. unsigned short cujo20_bug;
  239. /* STUFF We don't need in performance path */
  240. u32 chainid_shift; /* specify bit location of chain_id */
  241. struct ioc *next; /* Linked list of discovered iocs */
  242. const char *name; /* device name from firmware */
  243. unsigned int hw_path; /* the hardware path this ioc is associatd with */
  244. struct pci_dev *fake_pci_dev; /* the fake pci_dev for non-pci devs */
  245. struct resource mmio_region[2]; /* The "routed" MMIO regions */
  246. };
  247. static struct ioc *ioc_list;
  248. static int ioc_count;
  249. /**************************************************************
  250. *
  251. * I/O Pdir Resource Management
  252. *
  253. * Bits set in the resource map are in use.
  254. * Each bit can represent a number of pages.
  255. * LSbs represent lower addresses (IOVA's).
  256. *
  257. * This was was copied from sba_iommu.c. Don't try to unify
  258. * the two resource managers unless a way to have different
  259. * allocation policies is also adjusted. We'd like to avoid
  260. * I/O TLB thrashing by having resource allocation policy
  261. * match the I/O TLB replacement policy.
  262. *
  263. ***************************************************************/
  264. #define IOVP_SIZE PAGE_SIZE
  265. #define IOVP_SHIFT PAGE_SHIFT
  266. #define IOVP_MASK PAGE_MASK
  267. /* Convert from IOVP to IOVA and vice versa. */
  268. #define CCIO_IOVA(iovp,offset) ((iovp) | (offset))
  269. #define CCIO_IOVP(iova) ((iova) & IOVP_MASK)
  270. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  271. #define MKIOVP(pdir_idx) ((long)(pdir_idx) << IOVP_SHIFT)
  272. #define MKIOVA(iovp,offset) (dma_addr_t)((long)iovp | (long)offset)
  273. #define ROUNDUP(x,y) ((x + ((y)-1)) & ~((y)-1))
  274. /*
  275. ** Don't worry about the 150% average search length on a miss.
  276. ** If the search wraps around, and passes the res_hint, it will
  277. ** cause the kernel to panic anyhow.
  278. */
  279. #define CCIO_SEARCH_LOOP(ioc, res_idx, mask, size) \
  280. for(; res_ptr < res_end; ++res_ptr) { \
  281. if(0 == (*res_ptr & mask)) { \
  282. *res_ptr |= mask; \
  283. res_idx = (unsigned int)((unsigned long)res_ptr - (unsigned long)ioc->res_map); \
  284. ioc->res_hint = res_idx + (size >> 3); \
  285. goto resource_found; \
  286. } \
  287. }
  288. #define CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, size) \
  289. u##size *res_ptr = (u##size *)&((ioc)->res_map[ioa->res_hint & ~((size >> 3) - 1)]); \
  290. u##size *res_end = (u##size *)&(ioc)->res_map[ioa->res_size]; \
  291. CCIO_SEARCH_LOOP(ioc, res_idx, mask, size); \
  292. res_ptr = (u##size *)&(ioc)->res_map[0]; \
  293. CCIO_SEARCH_LOOP(ioa, res_idx, mask, size);
  294. /*
  295. ** Find available bit in this ioa's resource map.
  296. ** Use a "circular" search:
  297. ** o Most IOVA's are "temporary" - avg search time should be small.
  298. ** o keep a history of what happened for debugging
  299. ** o KISS.
  300. **
  301. ** Perf optimizations:
  302. ** o search for log2(size) bits at a time.
  303. ** o search for available resource bits using byte/word/whatever.
  304. ** o use different search for "large" (eg > 4 pages) or "very large"
  305. ** (eg > 16 pages) mappings.
  306. */
  307. /**
  308. * ccio_alloc_range - Allocate pages in the ioc's resource map.
  309. * @ioc: The I/O Controller.
  310. * @pages_needed: The requested number of pages to be mapped into the
  311. * I/O Pdir...
  312. *
  313. * This function searches the resource map of the ioc to locate a range
  314. * of available pages for the requested size.
  315. */
  316. static int
  317. ccio_alloc_range(struct ioc *ioc, size_t size)
  318. {
  319. unsigned int pages_needed = size >> IOVP_SHIFT;
  320. unsigned int res_idx;
  321. #ifdef CCIO_SEARCH_TIME
  322. unsigned long cr_start = mfctl(16);
  323. #endif
  324. BUG_ON(pages_needed == 0);
  325. BUG_ON((pages_needed * IOVP_SIZE) > DMA_CHUNK_SIZE);
  326. DBG_RES("%s() size: %d pages_needed %d\n",
  327. __FUNCTION__, size, pages_needed);
  328. /*
  329. ** "seek and ye shall find"...praying never hurts either...
  330. ** ggg sacrifices another 710 to the computer gods.
  331. */
  332. if (pages_needed <= 8) {
  333. /*
  334. * LAN traffic will not thrash the TLB IFF the same NIC
  335. * uses 8 adjacent pages to map seperate payload data.
  336. * ie the same byte in the resource bit map.
  337. */
  338. #if 0
  339. /* FIXME: bit search should shift it's way through
  340. * an unsigned long - not byte at a time. As it is now,
  341. * we effectively allocate this byte to this mapping.
  342. */
  343. unsigned long mask = ~(~0UL >> pages_needed);
  344. CCIO_FIND_FREE_MAPPING(ioc, res_idx, mask, 8);
  345. #else
  346. CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xff, 8);
  347. #endif
  348. } else if (pages_needed <= 16) {
  349. CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xffff, 16);
  350. } else if (pages_needed <= 32) {
  351. CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~(unsigned int)0, 32);
  352. #ifdef __LP64__
  353. } else if (pages_needed <= 64) {
  354. CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~0UL, 64);
  355. #endif
  356. } else {
  357. panic("%s: %s() Too many pages to map. pages_needed: %u\n",
  358. __FILE__, __FUNCTION__, pages_needed);
  359. }
  360. panic("%s: %s() I/O MMU is out of mapping resources.\n", __FILE__,
  361. __FUNCTION__);
  362. resource_found:
  363. DBG_RES("%s() res_idx %d res_hint: %d\n",
  364. __FUNCTION__, res_idx, ioc->res_hint);
  365. #ifdef CCIO_SEARCH_TIME
  366. {
  367. unsigned long cr_end = mfctl(16);
  368. unsigned long tmp = cr_end - cr_start;
  369. /* check for roll over */
  370. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  371. }
  372. ioc->avg_search[ioc->avg_idx++] = cr_start;
  373. ioc->avg_idx &= CCIO_SEARCH_SAMPLE - 1;
  374. #endif
  375. #ifdef CCIO_MAP_STATS
  376. ioc->used_pages += pages_needed;
  377. #endif
  378. /*
  379. ** return the bit address.
  380. */
  381. return res_idx << 3;
  382. }
  383. #define CCIO_FREE_MAPPINGS(ioc, res_idx, mask, size) \
  384. u##size *res_ptr = (u##size *)&((ioc)->res_map[res_idx]); \
  385. BUG_ON((*res_ptr & mask) != mask); \
  386. *res_ptr &= ~(mask);
  387. /**
  388. * ccio_free_range - Free pages from the ioc's resource map.
  389. * @ioc: The I/O Controller.
  390. * @iova: The I/O Virtual Address.
  391. * @pages_mapped: The requested number of pages to be freed from the
  392. * I/O Pdir.
  393. *
  394. * This function frees the resouces allocated for the iova.
  395. */
  396. static void
  397. ccio_free_range(struct ioc *ioc, dma_addr_t iova, unsigned long pages_mapped)
  398. {
  399. unsigned long iovp = CCIO_IOVP(iova);
  400. unsigned int res_idx = PDIR_INDEX(iovp) >> 3;
  401. BUG_ON(pages_mapped == 0);
  402. BUG_ON((pages_mapped * IOVP_SIZE) > DMA_CHUNK_SIZE);
  403. BUG_ON(pages_mapped > BITS_PER_LONG);
  404. DBG_RES("%s(): res_idx: %d pages_mapped %d\n",
  405. __FUNCTION__, res_idx, pages_mapped);
  406. #ifdef CCIO_MAP_STATS
  407. ioc->used_pages -= pages_mapped;
  408. #endif
  409. if(pages_mapped <= 8) {
  410. #if 0
  411. /* see matching comments in alloc_range */
  412. unsigned long mask = ~(~0UL >> pages_mapped);
  413. CCIO_FREE_MAPPINGS(ioc, res_idx, mask, 8);
  414. #else
  415. CCIO_FREE_MAPPINGS(ioc, res_idx, 0xff, 8);
  416. #endif
  417. } else if(pages_mapped <= 16) {
  418. CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffff, 16);
  419. } else if(pages_mapped <= 32) {
  420. CCIO_FREE_MAPPINGS(ioc, res_idx, ~(unsigned int)0, 32);
  421. #ifdef __LP64__
  422. } else if(pages_mapped <= 64) {
  423. CCIO_FREE_MAPPINGS(ioc, res_idx, ~0UL, 64);
  424. #endif
  425. } else {
  426. panic("%s:%s() Too many pages to unmap.\n", __FILE__,
  427. __FUNCTION__);
  428. }
  429. }
  430. /****************************************************************
  431. **
  432. ** CCIO dma_ops support routines
  433. **
  434. *****************************************************************/
  435. typedef unsigned long space_t;
  436. #define KERNEL_SPACE 0
  437. /*
  438. ** DMA "Page Type" and Hints
  439. ** o if SAFE_DMA isn't set, mapping is for FAST_DMA. SAFE_DMA should be
  440. ** set for subcacheline DMA transfers since we don't want to damage the
  441. ** other part of a cacheline.
  442. ** o SAFE_DMA must be set for "memory" allocated via pci_alloc_consistent().
  443. ** This bit tells U2 to do R/M/W for partial cachelines. "Streaming"
  444. ** data can avoid this if the mapping covers full cache lines.
  445. ** o STOP_MOST is needed for atomicity across cachelines.
  446. ** Apperently only "some EISA devices" need this.
  447. ** Using CONFIG_ISA is hack. Only the IOA with EISA under it needs
  448. ** to use this hint iff the EISA devices needs this feature.
  449. ** According to the U2 ERS, STOP_MOST enabled pages hurt performance.
  450. ** o PREFETCH should *not* be set for cases like Multiple PCI devices
  451. ** behind GSCtoPCI (dino) bus converter. Only one cacheline per GSC
  452. ** device can be fetched and multiply DMA streams will thrash the
  453. ** prefetch buffer and burn memory bandwidth. See 6.7.3 "Prefetch Rules
  454. ** and Invalidation of Prefetch Entries".
  455. **
  456. ** FIXME: the default hints need to be per GSC device - not global.
  457. **
  458. ** HP-UX dorks: linux device driver programming model is totally different
  459. ** than HP-UX's. HP-UX always sets HINT_PREFETCH since it's drivers
  460. ** do special things to work on non-coherent platforms...linux has to
  461. ** be much more careful with this.
  462. */
  463. #define IOPDIR_VALID 0x01UL
  464. #define HINT_SAFE_DMA 0x02UL /* used for pci_alloc_consistent() pages */
  465. #ifdef CONFIG_EISA
  466. #define HINT_STOP_MOST 0x04UL /* LSL support */
  467. #else
  468. #define HINT_STOP_MOST 0x00UL /* only needed for "some EISA devices" */
  469. #endif
  470. #define HINT_UDPATE_ENB 0x08UL /* not used/supported by U2 */
  471. #define HINT_PREFETCH 0x10UL /* for outbound pages which are not SAFE */
  472. /*
  473. ** Use direction (ie PCI_DMA_TODEVICE) to pick hint.
  474. ** ccio_alloc_consistent() depends on this to get SAFE_DMA
  475. ** when it passes in BIDIRECTIONAL flag.
  476. */
  477. static u32 hint_lookup[] = {
  478. [PCI_DMA_BIDIRECTIONAL] = HINT_STOP_MOST | HINT_SAFE_DMA | IOPDIR_VALID,
  479. [PCI_DMA_TODEVICE] = HINT_STOP_MOST | HINT_PREFETCH | IOPDIR_VALID,
  480. [PCI_DMA_FROMDEVICE] = HINT_STOP_MOST | IOPDIR_VALID,
  481. };
  482. /**
  483. * ccio_io_pdir_entry - Initialize an I/O Pdir.
  484. * @pdir_ptr: A pointer into I/O Pdir.
  485. * @sid: The Space Identifier.
  486. * @vba: The virtual address.
  487. * @hints: The DMA Hint.
  488. *
  489. * Given a virtual address (vba, arg2) and space id, (sid, arg1),
  490. * load the I/O PDIR entry pointed to by pdir_ptr (arg0). Each IO Pdir
  491. * entry consists of 8 bytes as shown below (MSB == bit 0):
  492. *
  493. *
  494. * WORD 0:
  495. * +------+----------------+-----------------------------------------------+
  496. * | Phys | Virtual Index | Phys |
  497. * | 0:3 | 0:11 | 4:19 |
  498. * |4 bits| 12 bits | 16 bits |
  499. * +------+----------------+-----------------------------------------------+
  500. * WORD 1:
  501. * +-----------------------+-----------------------------------------------+
  502. * | Phys | Rsvd | Prefetch |Update |Rsvd |Lock |Safe |Valid |
  503. * | 20:39 | | Enable |Enable | |Enable|DMA | |
  504. * | 20 bits | 5 bits | 1 bit |1 bit |2 bits|1 bit |1 bit |1 bit |
  505. * +-----------------------+-----------------------------------------------+
  506. *
  507. * The virtual index field is filled with the results of the LCI
  508. * (Load Coherence Index) instruction. The 8 bits used for the virtual
  509. * index are bits 12:19 of the value returned by LCI.
  510. */
  511. void CCIO_INLINE
  512. ccio_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  513. unsigned long hints)
  514. {
  515. register unsigned long pa;
  516. register unsigned long ci; /* coherent index */
  517. /* We currently only support kernel addresses */
  518. BUG_ON(sid != KERNEL_SPACE);
  519. mtsp(sid,1);
  520. /*
  521. ** WORD 1 - low order word
  522. ** "hints" parm includes the VALID bit!
  523. ** "dep" clobbers the physical address offset bits as well.
  524. */
  525. pa = virt_to_phys(vba);
  526. asm volatile("depw %1,31,12,%0" : "+r" (pa) : "r" (hints));
  527. ((u32 *)pdir_ptr)[1] = (u32) pa;
  528. /*
  529. ** WORD 0 - high order word
  530. */
  531. #ifdef __LP64__
  532. /*
  533. ** get bits 12:15 of physical address
  534. ** shift bits 16:31 of physical address
  535. ** and deposit them
  536. */
  537. asm volatile ("extrd,u %1,15,4,%0" : "=r" (ci) : "r" (pa));
  538. asm volatile ("extrd,u %1,31,16,%0" : "+r" (pa) : "r" (pa));
  539. asm volatile ("depd %1,35,4,%0" : "+r" (pa) : "r" (ci));
  540. #else
  541. pa = 0;
  542. #endif
  543. /*
  544. ** get CPU coherency index bits
  545. ** Grab virtual index [0:11]
  546. ** Deposit virt_idx bits into I/O PDIR word
  547. */
  548. asm volatile ("lci %%r0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));
  549. asm volatile ("extru %1,19,12,%0" : "+r" (ci) : "r" (ci));
  550. asm volatile ("depw %1,15,12,%0" : "+r" (pa) : "r" (ci));
  551. ((u32 *)pdir_ptr)[0] = (u32) pa;
  552. /* FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
  553. ** PCX-U/U+ do. (eg C200/C240)
  554. ** PCX-T'? Don't know. (eg C110 or similar K-class)
  555. **
  556. ** See PDC_MODEL/option 0/SW_CAP word for "Non-coherent IO-PDIR bit".
  557. ** Hopefully we can patch (NOP) these out at boot time somehow.
  558. **
  559. ** "Since PCX-U employs an offset hash that is incompatible with
  560. ** the real mode coherence index generation of U2, the PDIR entry
  561. ** must be flushed to memory to retain coherence."
  562. */
  563. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  564. asm volatile("sync");
  565. }
  566. /**
  567. * ccio_clear_io_tlb - Remove stale entries from the I/O TLB.
  568. * @ioc: The I/O Controller.
  569. * @iovp: The I/O Virtual Page.
  570. * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
  571. *
  572. * Purge invalid I/O PDIR entries from the I/O TLB.
  573. *
  574. * FIXME: Can we change the byte_cnt to pages_mapped?
  575. */
  576. static CCIO_INLINE void
  577. ccio_clear_io_tlb(struct ioc *ioc, dma_addr_t iovp, size_t byte_cnt)
  578. {
  579. u32 chain_size = 1 << ioc->chainid_shift;
  580. iovp &= IOVP_MASK; /* clear offset bits, just want pagenum */
  581. byte_cnt += chain_size;
  582. while(byte_cnt > chain_size) {
  583. WRITE_U32(CMD_TLB_PURGE | iovp, &ioc->ioc_regs->io_command);
  584. iovp += chain_size;
  585. byte_cnt -= chain_size;
  586. }
  587. }
  588. /**
  589. * ccio_mark_invalid - Mark the I/O Pdir entries invalid.
  590. * @ioc: The I/O Controller.
  591. * @iova: The I/O Virtual Address.
  592. * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
  593. *
  594. * Mark the I/O Pdir entries invalid and blow away the corresponding I/O
  595. * TLB entries.
  596. *
  597. * FIXME: at some threshhold it might be "cheaper" to just blow
  598. * away the entire I/O TLB instead of individual entries.
  599. *
  600. * FIXME: Uturn has 256 TLB entries. We don't need to purge every
  601. * PDIR entry - just once for each possible TLB entry.
  602. * (We do need to maker I/O PDIR entries invalid regardless).
  603. *
  604. * FIXME: Can we change byte_cnt to pages_mapped?
  605. */
  606. static CCIO_INLINE void
  607. ccio_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  608. {
  609. u32 iovp = (u32)CCIO_IOVP(iova);
  610. size_t saved_byte_cnt;
  611. /* round up to nearest page size */
  612. saved_byte_cnt = byte_cnt = ROUNDUP(byte_cnt, IOVP_SIZE);
  613. while(byte_cnt > 0) {
  614. /* invalidate one page at a time */
  615. unsigned int idx = PDIR_INDEX(iovp);
  616. char *pdir_ptr = (char *) &(ioc->pdir_base[idx]);
  617. BUG_ON(idx >= (ioc->pdir_size / sizeof(u64)));
  618. pdir_ptr[7] = 0; /* clear only VALID bit */
  619. /*
  620. ** FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
  621. ** PCX-U/U+ do. (eg C200/C240)
  622. ** See PDC_MODEL/option 0/SW_CAP for "Non-coherent IO-PDIR bit".
  623. **
  624. ** Hopefully someone figures out how to patch (NOP) the
  625. ** FDC/SYNC out at boot time.
  626. */
  627. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr[7]));
  628. iovp += IOVP_SIZE;
  629. byte_cnt -= IOVP_SIZE;
  630. }
  631. asm volatile("sync");
  632. ccio_clear_io_tlb(ioc, CCIO_IOVP(iova), saved_byte_cnt);
  633. }
  634. /****************************************************************
  635. **
  636. ** CCIO dma_ops
  637. **
  638. *****************************************************************/
  639. /**
  640. * ccio_dma_supported - Verify the IOMMU supports the DMA address range.
  641. * @dev: The PCI device.
  642. * @mask: A bit mask describing the DMA address range of the device.
  643. *
  644. * This function implements the pci_dma_supported function.
  645. */
  646. static int
  647. ccio_dma_supported(struct device *dev, u64 mask)
  648. {
  649. if(dev == NULL) {
  650. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  651. BUG();
  652. return 0;
  653. }
  654. /* only support 32-bit devices (ie PCI/GSC) */
  655. return (int)(mask == 0xffffffffUL);
  656. }
  657. /**
  658. * ccio_map_single - Map an address range into the IOMMU.
  659. * @dev: The PCI device.
  660. * @addr: The start address of the DMA region.
  661. * @size: The length of the DMA region.
  662. * @direction: The direction of the DMA transaction (to/from device).
  663. *
  664. * This function implements the pci_map_single function.
  665. */
  666. static dma_addr_t
  667. ccio_map_single(struct device *dev, void *addr, size_t size,
  668. enum dma_data_direction direction)
  669. {
  670. int idx;
  671. struct ioc *ioc;
  672. unsigned long flags;
  673. dma_addr_t iovp;
  674. dma_addr_t offset;
  675. u64 *pdir_start;
  676. unsigned long hint = hint_lookup[(int)direction];
  677. BUG_ON(!dev);
  678. ioc = GET_IOC(dev);
  679. BUG_ON(size <= 0);
  680. /* save offset bits */
  681. offset = ((unsigned long) addr) & ~IOVP_MASK;
  682. /* round up to nearest IOVP_SIZE */
  683. size = ROUNDUP(size + offset, IOVP_SIZE);
  684. spin_lock_irqsave(&ioc->res_lock, flags);
  685. #ifdef CCIO_MAP_STATS
  686. ioc->msingle_calls++;
  687. ioc->msingle_pages += size >> IOVP_SHIFT;
  688. #endif
  689. idx = ccio_alloc_range(ioc, size);
  690. iovp = (dma_addr_t)MKIOVP(idx);
  691. pdir_start = &(ioc->pdir_base[idx]);
  692. DBG_RUN("%s() 0x%p -> 0x%lx size: %0x%x\n",
  693. __FUNCTION__, addr, (long)iovp | offset, size);
  694. /* If not cacheline aligned, force SAFE_DMA on the whole mess */
  695. if((size % L1_CACHE_BYTES) || ((unsigned long)addr % L1_CACHE_BYTES))
  696. hint |= HINT_SAFE_DMA;
  697. while(size > 0) {
  698. ccio_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long)addr, hint);
  699. DBG_RUN(" pdir %p %08x%08x\n",
  700. pdir_start,
  701. (u32) (((u32 *) pdir_start)[0]),
  702. (u32) (((u32 *) pdir_start)[1]));
  703. ++pdir_start;
  704. addr += IOVP_SIZE;
  705. size -= IOVP_SIZE;
  706. }
  707. spin_unlock_irqrestore(&ioc->res_lock, flags);
  708. /* form complete address */
  709. return CCIO_IOVA(iovp, offset);
  710. }
  711. /**
  712. * ccio_unmap_single - Unmap an address range from the IOMMU.
  713. * @dev: The PCI device.
  714. * @addr: The start address of the DMA region.
  715. * @size: The length of the DMA region.
  716. * @direction: The direction of the DMA transaction (to/from device).
  717. *
  718. * This function implements the pci_unmap_single function.
  719. */
  720. static void
  721. ccio_unmap_single(struct device *dev, dma_addr_t iova, size_t size,
  722. enum dma_data_direction direction)
  723. {
  724. struct ioc *ioc;
  725. unsigned long flags;
  726. dma_addr_t offset = iova & ~IOVP_MASK;
  727. BUG_ON(!dev);
  728. ioc = GET_IOC(dev);
  729. DBG_RUN("%s() iovp 0x%lx/%x\n",
  730. __FUNCTION__, (long)iova, size);
  731. iova ^= offset; /* clear offset bits */
  732. size += offset;
  733. size = ROUNDUP(size, IOVP_SIZE);
  734. spin_lock_irqsave(&ioc->res_lock, flags);
  735. #ifdef CCIO_MAP_STATS
  736. ioc->usingle_calls++;
  737. ioc->usingle_pages += size >> IOVP_SHIFT;
  738. #endif
  739. ccio_mark_invalid(ioc, iova, size);
  740. ccio_free_range(ioc, iova, (size >> IOVP_SHIFT));
  741. spin_unlock_irqrestore(&ioc->res_lock, flags);
  742. }
  743. /**
  744. * ccio_alloc_consistent - Allocate a consistent DMA mapping.
  745. * @dev: The PCI device.
  746. * @size: The length of the DMA region.
  747. * @dma_handle: The DMA address handed back to the device (not the cpu).
  748. *
  749. * This function implements the pci_alloc_consistent function.
  750. */
  751. static void *
  752. ccio_alloc_consistent(struct device *dev, size_t size, dma_addr_t *dma_handle, gfp_t flag)
  753. {
  754. void *ret;
  755. #if 0
  756. /* GRANT Need to establish hierarchy for non-PCI devs as well
  757. ** and then provide matching gsc_map_xxx() functions for them as well.
  758. */
  759. if(!hwdev) {
  760. /* only support PCI */
  761. *dma_handle = 0;
  762. return 0;
  763. }
  764. #endif
  765. ret = (void *) __get_free_pages(flag, get_order(size));
  766. if (ret) {
  767. memset(ret, 0, size);
  768. *dma_handle = ccio_map_single(dev, ret, size, PCI_DMA_BIDIRECTIONAL);
  769. }
  770. return ret;
  771. }
  772. /**
  773. * ccio_free_consistent - Free a consistent DMA mapping.
  774. * @dev: The PCI device.
  775. * @size: The length of the DMA region.
  776. * @cpu_addr: The cpu address returned from the ccio_alloc_consistent.
  777. * @dma_handle: The device address returned from the ccio_alloc_consistent.
  778. *
  779. * This function implements the pci_free_consistent function.
  780. */
  781. static void
  782. ccio_free_consistent(struct device *dev, size_t size, void *cpu_addr,
  783. dma_addr_t dma_handle)
  784. {
  785. ccio_unmap_single(dev, dma_handle, size, 0);
  786. free_pages((unsigned long)cpu_addr, get_order(size));
  787. }
  788. /*
  789. ** Since 0 is a valid pdir_base index value, can't use that
  790. ** to determine if a value is valid or not. Use a flag to indicate
  791. ** the SG list entry contains a valid pdir index.
  792. */
  793. #define PIDE_FLAG 0x80000000UL
  794. #ifdef CCIO_MAP_STATS
  795. #define IOMMU_MAP_STATS
  796. #endif
  797. #include "iommu-helpers.h"
  798. /**
  799. * ccio_map_sg - Map the scatter/gather list into the IOMMU.
  800. * @dev: The PCI device.
  801. * @sglist: The scatter/gather list to be mapped in the IOMMU.
  802. * @nents: The number of entries in the scatter/gather list.
  803. * @direction: The direction of the DMA transaction (to/from device).
  804. *
  805. * This function implements the pci_map_sg function.
  806. */
  807. static int
  808. ccio_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  809. enum dma_data_direction direction)
  810. {
  811. struct ioc *ioc;
  812. int coalesced, filled = 0;
  813. unsigned long flags;
  814. unsigned long hint = hint_lookup[(int)direction];
  815. unsigned long prev_len = 0, current_len = 0;
  816. int i;
  817. BUG_ON(!dev);
  818. ioc = GET_IOC(dev);
  819. DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__, nents);
  820. /* Fast path single entry scatterlists. */
  821. if (nents == 1) {
  822. sg_dma_address(sglist) = ccio_map_single(dev,
  823. (void *)sg_virt_addr(sglist), sglist->length,
  824. direction);
  825. sg_dma_len(sglist) = sglist->length;
  826. return 1;
  827. }
  828. for(i = 0; i < nents; i++)
  829. prev_len += sglist[i].length;
  830. spin_lock_irqsave(&ioc->res_lock, flags);
  831. #ifdef CCIO_MAP_STATS
  832. ioc->msg_calls++;
  833. #endif
  834. /*
  835. ** First coalesce the chunks and allocate I/O pdir space
  836. **
  837. ** If this is one DMA stream, we can properly map using the
  838. ** correct virtual address associated with each DMA page.
  839. ** w/o this association, we wouldn't have coherent DMA!
  840. ** Access to the virtual address is what forces a two pass algorithm.
  841. */
  842. coalesced = iommu_coalesce_chunks(ioc, sglist, nents, ccio_alloc_range);
  843. /*
  844. ** Program the I/O Pdir
  845. **
  846. ** map the virtual addresses to the I/O Pdir
  847. ** o dma_address will contain the pdir index
  848. ** o dma_len will contain the number of bytes to map
  849. ** o page/offset contain the virtual address.
  850. */
  851. filled = iommu_fill_pdir(ioc, sglist, nents, hint, ccio_io_pdir_entry);
  852. spin_unlock_irqrestore(&ioc->res_lock, flags);
  853. BUG_ON(coalesced != filled);
  854. DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__, filled);
  855. for (i = 0; i < filled; i++)
  856. current_len += sg_dma_len(sglist + i);
  857. BUG_ON(current_len != prev_len);
  858. return filled;
  859. }
  860. /**
  861. * ccio_unmap_sg - Unmap the scatter/gather list from the IOMMU.
  862. * @dev: The PCI device.
  863. * @sglist: The scatter/gather list to be unmapped from the IOMMU.
  864. * @nents: The number of entries in the scatter/gather list.
  865. * @direction: The direction of the DMA transaction (to/from device).
  866. *
  867. * This function implements the pci_unmap_sg function.
  868. */
  869. static void
  870. ccio_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  871. enum dma_data_direction direction)
  872. {
  873. struct ioc *ioc;
  874. BUG_ON(!dev);
  875. ioc = GET_IOC(dev);
  876. DBG_RUN_SG("%s() START %d entries, %08lx,%x\n",
  877. __FUNCTION__, nents, sg_virt_addr(sglist), sglist->length);
  878. #ifdef CCIO_MAP_STATS
  879. ioc->usg_calls++;
  880. #endif
  881. while(sg_dma_len(sglist) && nents--) {
  882. #ifdef CCIO_MAP_STATS
  883. ioc->usg_pages += sg_dma_len(sglist) >> PAGE_SHIFT;
  884. #endif
  885. ccio_unmap_single(dev, sg_dma_address(sglist),
  886. sg_dma_len(sglist), direction);
  887. ++sglist;
  888. }
  889. DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__, nents);
  890. }
  891. static struct hppa_dma_ops ccio_ops = {
  892. .dma_supported = ccio_dma_supported,
  893. .alloc_consistent = ccio_alloc_consistent,
  894. .alloc_noncoherent = ccio_alloc_consistent,
  895. .free_consistent = ccio_free_consistent,
  896. .map_single = ccio_map_single,
  897. .unmap_single = ccio_unmap_single,
  898. .map_sg = ccio_map_sg,
  899. .unmap_sg = ccio_unmap_sg,
  900. .dma_sync_single_for_cpu = NULL, /* NOP for U2/Uturn */
  901. .dma_sync_single_for_device = NULL, /* NOP for U2/Uturn */
  902. .dma_sync_sg_for_cpu = NULL, /* ditto */
  903. .dma_sync_sg_for_device = NULL, /* ditto */
  904. };
  905. #ifdef CONFIG_PROC_FS
  906. static int ccio_proc_info(struct seq_file *m, void *p)
  907. {
  908. int len = 0;
  909. struct ioc *ioc = ioc_list;
  910. while (ioc != NULL) {
  911. unsigned int total_pages = ioc->res_size << 3;
  912. unsigned long avg = 0, min, max;
  913. int j;
  914. len += seq_printf(m, "%s\n", ioc->name);
  915. len += seq_printf(m, "Cujo 2.0 bug : %s\n",
  916. (ioc->cujo20_bug ? "yes" : "no"));
  917. len += seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  918. total_pages * 8, total_pages);
  919. #ifdef CCIO_MAP_STATS
  920. len += seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  921. total_pages - ioc->used_pages, ioc->used_pages,
  922. (int)(ioc->used_pages * 100 / total_pages));
  923. #endif
  924. len += seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  925. ioc->res_size, total_pages);
  926. #ifdef CCIO_SEARCH_TIME
  927. min = max = ioc->avg_search[0];
  928. for(j = 0; j < CCIO_SEARCH_SAMPLE; ++j) {
  929. avg += ioc->avg_search[j];
  930. if(ioc->avg_search[j] > max)
  931. max = ioc->avg_search[j];
  932. if(ioc->avg_search[j] < min)
  933. min = ioc->avg_search[j];
  934. }
  935. avg /= CCIO_SEARCH_SAMPLE;
  936. len += seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  937. min, avg, max);
  938. #endif
  939. #ifdef CCIO_MAP_STATS
  940. len += seq_printf(m, "pci_map_single(): %8ld calls %8ld pages (avg %d/1000)\n",
  941. ioc->msingle_calls, ioc->msingle_pages,
  942. (int)((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  943. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  944. min = ioc->usingle_calls - ioc->usg_calls;
  945. max = ioc->usingle_pages - ioc->usg_pages;
  946. len += seq_printf(m, "pci_unmap_single: %8ld calls %8ld pages (avg %d/1000)\n",
  947. min, max, (int)((max * 1000)/min));
  948. len += seq_printf(m, "pci_map_sg() : %8ld calls %8ld pages (avg %d/1000)\n",
  949. ioc->msg_calls, ioc->msg_pages,
  950. (int)((ioc->msg_pages * 1000)/ioc->msg_calls));
  951. len += seq_printf(m, "pci_unmap_sg() : %8ld calls %8ld pages (avg %d/1000)\n\n\n",
  952. ioc->usg_calls, ioc->usg_pages,
  953. (int)((ioc->usg_pages * 1000)/ioc->usg_calls));
  954. #endif /* CCIO_MAP_STATS */
  955. ioc = ioc->next;
  956. }
  957. return 0;
  958. }
  959. static int ccio_proc_info_open(struct inode *inode, struct file *file)
  960. {
  961. return single_open(file, &ccio_proc_info, NULL);
  962. }
  963. static struct file_operations ccio_proc_info_fops = {
  964. .owner = THIS_MODULE,
  965. .open = ccio_proc_info_open,
  966. .read = seq_read,
  967. .llseek = seq_lseek,
  968. .release = single_release,
  969. };
  970. static int ccio_proc_bitmap_info(struct seq_file *m, void *p)
  971. {
  972. int len = 0;
  973. struct ioc *ioc = ioc_list;
  974. while (ioc != NULL) {
  975. u32 *res_ptr = (u32 *)ioc->res_map;
  976. int j;
  977. for (j = 0; j < (ioc->res_size / sizeof(u32)); j++) {
  978. if ((j & 7) == 0)
  979. len += seq_puts(m, "\n ");
  980. len += seq_printf(m, "%08x", *res_ptr);
  981. res_ptr++;
  982. }
  983. len += seq_puts(m, "\n\n");
  984. ioc = ioc->next;
  985. break; /* XXX - remove me */
  986. }
  987. return 0;
  988. }
  989. static int ccio_proc_bitmap_open(struct inode *inode, struct file *file)
  990. {
  991. return single_open(file, &ccio_proc_bitmap_info, NULL);
  992. }
  993. static struct file_operations ccio_proc_bitmap_fops = {
  994. .owner = THIS_MODULE,
  995. .open = ccio_proc_bitmap_open,
  996. .read = seq_read,
  997. .llseek = seq_lseek,
  998. .release = single_release,
  999. };
  1000. #endif
  1001. /**
  1002. * ccio_find_ioc - Find the ioc in the ioc_list
  1003. * @hw_path: The hardware path of the ioc.
  1004. *
  1005. * This function searches the ioc_list for an ioc that matches
  1006. * the provide hardware path.
  1007. */
  1008. static struct ioc * ccio_find_ioc(int hw_path)
  1009. {
  1010. int i;
  1011. struct ioc *ioc;
  1012. ioc = ioc_list;
  1013. for (i = 0; i < ioc_count; i++) {
  1014. if (ioc->hw_path == hw_path)
  1015. return ioc;
  1016. ioc = ioc->next;
  1017. }
  1018. return NULL;
  1019. }
  1020. /**
  1021. * ccio_get_iommu - Find the iommu which controls this device
  1022. * @dev: The parisc device.
  1023. *
  1024. * This function searches through the registered IOMMU's and returns
  1025. * the appropriate IOMMU for the device based on its hardware path.
  1026. */
  1027. void * ccio_get_iommu(const struct parisc_device *dev)
  1028. {
  1029. dev = find_pa_parent_type(dev, HPHW_IOA);
  1030. if (!dev)
  1031. return NULL;
  1032. return ccio_find_ioc(dev->hw_path);
  1033. }
  1034. #define CUJO_20_STEP 0x10000000 /* inc upper nibble */
  1035. /* Cujo 2.0 has a bug which will silently corrupt data being transferred
  1036. * to/from certain pages. To avoid this happening, we mark these pages
  1037. * as `used', and ensure that nothing will try to allocate from them.
  1038. */
  1039. void ccio_cujo20_fixup(struct parisc_device *cujo, u32 iovp)
  1040. {
  1041. unsigned int idx;
  1042. struct parisc_device *dev = parisc_parent(cujo);
  1043. struct ioc *ioc = ccio_get_iommu(dev);
  1044. u8 *res_ptr;
  1045. ioc->cujo20_bug = 1;
  1046. res_ptr = ioc->res_map;
  1047. idx = PDIR_INDEX(iovp) >> 3;
  1048. while (idx < ioc->res_size) {
  1049. res_ptr[idx] |= 0xff;
  1050. idx += PDIR_INDEX(CUJO_20_STEP) >> 3;
  1051. }
  1052. }
  1053. #if 0
  1054. /* GRANT - is this needed for U2 or not? */
  1055. /*
  1056. ** Get the size of the I/O TLB for this I/O MMU.
  1057. **
  1058. ** If spa_shift is non-zero (ie probably U2),
  1059. ** then calculate the I/O TLB size using spa_shift.
  1060. **
  1061. ** Otherwise we are supposed to get the IODC entry point ENTRY TLB
  1062. ** and execute it. However, both U2 and Uturn firmware supplies spa_shift.
  1063. ** I think only Java (K/D/R-class too?) systems don't do this.
  1064. */
  1065. static int
  1066. ccio_get_iotlb_size(struct parisc_device *dev)
  1067. {
  1068. if (dev->spa_shift == 0) {
  1069. panic("%s() : Can't determine I/O TLB size.\n", __FUNCTION__);
  1070. }
  1071. return (1 << dev->spa_shift);
  1072. }
  1073. #else
  1074. /* Uturn supports 256 TLB entries */
  1075. #define CCIO_CHAINID_SHIFT 8
  1076. #define CCIO_CHAINID_MASK 0xff
  1077. #endif /* 0 */
  1078. /* We *can't* support JAVA (T600). Venture there at your own risk. */
  1079. static struct parisc_device_id ccio_tbl[] = {
  1080. { HPHW_IOA, HVERSION_REV_ANY_ID, U2_IOA_RUNWAY, 0xb }, /* U2 */
  1081. { HPHW_IOA, HVERSION_REV_ANY_ID, UTURN_IOA_RUNWAY, 0xb }, /* UTurn */
  1082. { 0, }
  1083. };
  1084. static int ccio_probe(struct parisc_device *dev);
  1085. static struct parisc_driver ccio_driver = {
  1086. .name = "ccio",
  1087. .id_table = ccio_tbl,
  1088. .probe = ccio_probe,
  1089. };
  1090. /**
  1091. * ccio_ioc_init - Initalize the I/O Controller
  1092. * @ioc: The I/O Controller.
  1093. *
  1094. * Initalize the I/O Controller which includes setting up the
  1095. * I/O Page Directory, the resource map, and initalizing the
  1096. * U2/Uturn chip into virtual mode.
  1097. */
  1098. static void
  1099. ccio_ioc_init(struct ioc *ioc)
  1100. {
  1101. int i;
  1102. unsigned int iov_order;
  1103. u32 iova_space_size;
  1104. /*
  1105. ** Determine IOVA Space size from memory size.
  1106. **
  1107. ** Ideally, PCI drivers would register the maximum number
  1108. ** of DMA they can have outstanding for each device they
  1109. ** own. Next best thing would be to guess how much DMA
  1110. ** can be outstanding based on PCI Class/sub-class. Both
  1111. ** methods still require some "extra" to support PCI
  1112. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1113. */
  1114. iova_space_size = (u32) (num_physpages / count_parisc_driver(&ccio_driver));
  1115. /* limit IOVA space size to 1MB-1GB */
  1116. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1117. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1118. #ifdef __LP64__
  1119. } else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1120. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1121. #endif
  1122. }
  1123. /*
  1124. ** iova space must be log2() in size.
  1125. ** thus, pdir/res_map will also be log2().
  1126. */
  1127. /* We could use larger page sizes in order to *decrease* the number
  1128. ** of mappings needed. (ie 8k pages means 1/2 the mappings).
  1129. **
  1130. ** Note: Grant Grunder says "Using 8k I/O pages isn't trivial either
  1131. ** since the pages must also be physically contiguous - typically
  1132. ** this is the case under linux."
  1133. */
  1134. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1135. /* iova_space_size is now bytes, not pages */
  1136. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1137. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1138. BUG_ON(ioc->pdir_size > 8 * 1024 * 1024); /* max pdir size <= 8MB */
  1139. /* Verify it's a power of two */
  1140. BUG_ON((1 << get_order(ioc->pdir_size)) != (ioc->pdir_size >> PAGE_SHIFT));
  1141. DBG_INIT("%s() hpa 0x%p mem %luMB IOV %dMB (%d bits)\n",
  1142. __FUNCTION__, ioc->ioc_regs,
  1143. (unsigned long) num_physpages >> (20 - PAGE_SHIFT),
  1144. iova_space_size>>20,
  1145. iov_order + PAGE_SHIFT);
  1146. ioc->pdir_base = (u64 *)__get_free_pages(GFP_KERNEL,
  1147. get_order(ioc->pdir_size));
  1148. if(NULL == ioc->pdir_base) {
  1149. panic("%s() could not allocate I/O Page Table\n", __FUNCTION__);
  1150. }
  1151. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1152. BUG_ON((((unsigned long)ioc->pdir_base) & PAGE_MASK) != (unsigned long)ioc->pdir_base);
  1153. DBG_INIT(" base %p\n", ioc->pdir_base);
  1154. /* resource map size dictated by pdir_size */
  1155. ioc->res_size = (ioc->pdir_size / sizeof(u64)) >> 3;
  1156. DBG_INIT("%s() res_size 0x%x\n", __FUNCTION__, ioc->res_size);
  1157. ioc->res_map = (u8 *)__get_free_pages(GFP_KERNEL,
  1158. get_order(ioc->res_size));
  1159. if(NULL == ioc->res_map) {
  1160. panic("%s() could not allocate resource map\n", __FUNCTION__);
  1161. }
  1162. memset(ioc->res_map, 0, ioc->res_size);
  1163. /* Initialize the res_hint to 16 */
  1164. ioc->res_hint = 16;
  1165. /* Initialize the spinlock */
  1166. spin_lock_init(&ioc->res_lock);
  1167. /*
  1168. ** Chainid is the upper most bits of an IOVP used to determine
  1169. ** which TLB entry an IOVP will use.
  1170. */
  1171. ioc->chainid_shift = get_order(iova_space_size) + PAGE_SHIFT - CCIO_CHAINID_SHIFT;
  1172. DBG_INIT(" chainid_shift 0x%x\n", ioc->chainid_shift);
  1173. /*
  1174. ** Initialize IOA hardware
  1175. */
  1176. WRITE_U32(CCIO_CHAINID_MASK << ioc->chainid_shift,
  1177. &ioc->ioc_regs->io_chain_id_mask);
  1178. WRITE_U32(virt_to_phys(ioc->pdir_base),
  1179. &ioc->ioc_regs->io_pdir_base);
  1180. /*
  1181. ** Go to "Virtual Mode"
  1182. */
  1183. WRITE_U32(IOA_NORMAL_MODE, &ioc->ioc_regs->io_control);
  1184. /*
  1185. ** Initialize all I/O TLB entries to 0 (Valid bit off).
  1186. */
  1187. WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_m);
  1188. WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_l);
  1189. for(i = 1 << CCIO_CHAINID_SHIFT; i ; i--) {
  1190. WRITE_U32((CMD_TLB_DIRECT_WRITE | (i << ioc->chainid_shift)),
  1191. &ioc->ioc_regs->io_command);
  1192. }
  1193. }
  1194. static void
  1195. ccio_init_resource(struct resource *res, char *name, void __iomem *ioaddr)
  1196. {
  1197. int result;
  1198. res->parent = NULL;
  1199. res->flags = IORESOURCE_MEM;
  1200. /*
  1201. * bracing ((signed) ...) are required for 64bit kernel because
  1202. * we only want to sign extend the lower 16 bits of the register.
  1203. * The upper 16-bits of range registers are hardcoded to 0xffff.
  1204. */
  1205. res->start = (unsigned long)((signed) READ_U32(ioaddr) << 16);
  1206. res->end = (unsigned long)((signed) (READ_U32(ioaddr + 4) << 16) - 1);
  1207. res->name = name;
  1208. /*
  1209. * Check if this MMIO range is disable
  1210. */
  1211. if (res->end + 1 == res->start)
  1212. return;
  1213. /* On some platforms (e.g. K-Class), we have already registered
  1214. * resources for devices reported by firmware. Some are children
  1215. * of ccio.
  1216. * "insert" ccio ranges in the mmio hierarchy (/proc/iomem).
  1217. */
  1218. result = insert_resource(&iomem_resource, res);
  1219. if (result < 0) {
  1220. printk(KERN_ERR "%s() failed to claim CCIO bus address space (%08lx,%08lx)\n",
  1221. __FUNCTION__, res->start, res->end);
  1222. }
  1223. }
  1224. static void __init ccio_init_resources(struct ioc *ioc)
  1225. {
  1226. struct resource *res = ioc->mmio_region;
  1227. char *name = kmalloc(14, GFP_KERNEL);
  1228. snprintf(name, 14, "GSC Bus [%d/]", ioc->hw_path);
  1229. ccio_init_resource(res, name, &ioc->ioc_regs->io_io_low);
  1230. ccio_init_resource(res + 1, name, &ioc->ioc_regs->io_io_low_hv);
  1231. }
  1232. static int new_ioc_area(struct resource *res, unsigned long size,
  1233. unsigned long min, unsigned long max, unsigned long align)
  1234. {
  1235. if (max <= min)
  1236. return -EBUSY;
  1237. res->start = (max - size + 1) &~ (align - 1);
  1238. res->end = res->start + size;
  1239. /* We might be trying to expand the MMIO range to include
  1240. * a child device that has already registered it's MMIO space.
  1241. * Use "insert" instead of request_resource().
  1242. */
  1243. if (!insert_resource(&iomem_resource, res))
  1244. return 0;
  1245. return new_ioc_area(res, size, min, max - size, align);
  1246. }
  1247. static int expand_ioc_area(struct resource *res, unsigned long size,
  1248. unsigned long min, unsigned long max, unsigned long align)
  1249. {
  1250. unsigned long start, len;
  1251. if (!res->parent)
  1252. return new_ioc_area(res, size, min, max, align);
  1253. start = (res->start - size) &~ (align - 1);
  1254. len = res->end - start + 1;
  1255. if (start >= min) {
  1256. if (!adjust_resource(res, start, len))
  1257. return 0;
  1258. }
  1259. start = res->start;
  1260. len = ((size + res->end + align) &~ (align - 1)) - start;
  1261. if (start + len <= max) {
  1262. if (!adjust_resource(res, start, len))
  1263. return 0;
  1264. }
  1265. return -EBUSY;
  1266. }
  1267. /*
  1268. * Dino calls this function. Beware that we may get called on systems
  1269. * which have no IOC (725, B180, C160L, etc) but do have a Dino.
  1270. * So it's legal to find no parent IOC.
  1271. *
  1272. * Some other issues: one of the resources in the ioc may be unassigned.
  1273. */
  1274. int ccio_allocate_resource(const struct parisc_device *dev,
  1275. struct resource *res, unsigned long size,
  1276. unsigned long min, unsigned long max, unsigned long align)
  1277. {
  1278. struct resource *parent = &iomem_resource;
  1279. struct ioc *ioc = ccio_get_iommu(dev);
  1280. if (!ioc)
  1281. goto out;
  1282. parent = ioc->mmio_region;
  1283. if (parent->parent &&
  1284. !allocate_resource(parent, res, size, min, max, align, NULL, NULL))
  1285. return 0;
  1286. if ((parent + 1)->parent &&
  1287. !allocate_resource(parent + 1, res, size, min, max, align,
  1288. NULL, NULL))
  1289. return 0;
  1290. if (!expand_ioc_area(parent, size, min, max, align)) {
  1291. __raw_writel(((parent->start)>>16) | 0xffff0000,
  1292. &ioc->ioc_regs->io_io_low);
  1293. __raw_writel(((parent->end)>>16) | 0xffff0000,
  1294. &ioc->ioc_regs->io_io_high);
  1295. } else if (!expand_ioc_area(parent + 1, size, min, max, align)) {
  1296. parent++;
  1297. __raw_writel(((parent->start)>>16) | 0xffff0000,
  1298. &ioc->ioc_regs->io_io_low_hv);
  1299. __raw_writel(((parent->end)>>16) | 0xffff0000,
  1300. &ioc->ioc_regs->io_io_high_hv);
  1301. } else {
  1302. return -EBUSY;
  1303. }
  1304. out:
  1305. return allocate_resource(parent, res, size, min, max, align, NULL,NULL);
  1306. }
  1307. int ccio_request_resource(const struct parisc_device *dev,
  1308. struct resource *res)
  1309. {
  1310. struct resource *parent;
  1311. struct ioc *ioc = ccio_get_iommu(dev);
  1312. if (!ioc) {
  1313. parent = &iomem_resource;
  1314. } else if ((ioc->mmio_region->start <= res->start) &&
  1315. (res->end <= ioc->mmio_region->end)) {
  1316. parent = ioc->mmio_region;
  1317. } else if (((ioc->mmio_region + 1)->start <= res->start) &&
  1318. (res->end <= (ioc->mmio_region + 1)->end)) {
  1319. parent = ioc->mmio_region + 1;
  1320. } else {
  1321. return -EBUSY;
  1322. }
  1323. /* "transparent" bus bridges need to register MMIO resources
  1324. * firmware assigned them. e.g. children of hppb.c (e.g. K-class)
  1325. * registered their resources in the PDC "bus walk" (See
  1326. * arch/parisc/kernel/inventory.c).
  1327. */
  1328. return insert_resource(parent, res);
  1329. }
  1330. /**
  1331. * ccio_probe - Determine if ccio should claim this device.
  1332. * @dev: The device which has been found
  1333. *
  1334. * Determine if ccio should claim this chip (return 0) or not (return 1).
  1335. * If so, initialize the chip and tell other partners in crime they
  1336. * have work to do.
  1337. */
  1338. static int ccio_probe(struct parisc_device *dev)
  1339. {
  1340. int i;
  1341. struct ioc *ioc, **ioc_p = &ioc_list;
  1342. struct proc_dir_entry *info_entry, *bitmap_entry;
  1343. ioc = kzalloc(sizeof(struct ioc), GFP_KERNEL);
  1344. if (ioc == NULL) {
  1345. printk(KERN_ERR MODULE_NAME ": memory allocation failure\n");
  1346. return 1;
  1347. }
  1348. ioc->name = dev->id.hversion == U2_IOA_RUNWAY ? "U2" : "UTurn";
  1349. printk(KERN_INFO "Found %s at 0x%lx\n", ioc->name, dev->hpa.start);
  1350. for (i = 0; i < ioc_count; i++) {
  1351. ioc_p = &(*ioc_p)->next;
  1352. }
  1353. *ioc_p = ioc;
  1354. ioc->hw_path = dev->hw_path;
  1355. ioc->ioc_regs = ioremap_nocache(dev->hpa.start, 4096);
  1356. ccio_ioc_init(ioc);
  1357. ccio_init_resources(ioc);
  1358. hppa_dma_ops = &ccio_ops;
  1359. dev->dev.platform_data = kzalloc(sizeof(struct pci_hba_data), GFP_KERNEL);
  1360. /* if this fails, no I/O cards will work, so may as well bug */
  1361. BUG_ON(dev->dev.platform_data == NULL);
  1362. HBA_DATA(dev->dev.platform_data)->iommu = ioc;
  1363. if (ioc_count == 0) {
  1364. info_entry = create_proc_entry(MODULE_NAME, 0, proc_runway_root);
  1365. if (info_entry)
  1366. info_entry->proc_fops = &ccio_proc_info_fops;
  1367. bitmap_entry = create_proc_entry(MODULE_NAME"-bitmap", 0, proc_runway_root);
  1368. if (bitmap_entry)
  1369. bitmap_entry->proc_fops = &ccio_proc_bitmap_fops;
  1370. }
  1371. ioc_count++;
  1372. parisc_vmerge_boundary = IOVP_SIZE;
  1373. parisc_vmerge_max_size = BITS_PER_LONG * IOVP_SIZE;
  1374. parisc_has_iommu();
  1375. return 0;
  1376. }
  1377. /**
  1378. * ccio_init - ccio initalization procedure.
  1379. *
  1380. * Register this driver.
  1381. */
  1382. void __init ccio_init(void)
  1383. {
  1384. register_parisc_driver(&ccio_driver);
  1385. }