bcm43xx_dma.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. #ifndef BCM43xx_DMA_H_
  2. #define BCM43xx_DMA_H_
  3. #include <linux/list.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/workqueue.h>
  6. #include <linux/linkage.h>
  7. #include <asm/atomic.h>
  8. /* DMA-Interrupt reasons. */
  9. #define BCM43xx_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
  10. | (1 << 14) | (1 << 15))
  11. #define BCM43xx_DMAIRQ_NONFATALMASK (1 << 13)
  12. #define BCM43xx_DMAIRQ_RX_DONE (1 << 16)
  13. /* DMA controller register offsets. (relative to BCM43xx_DMA#_BASE) */
  14. #define BCM43xx_DMA_TX_CONTROL 0x00
  15. #define BCM43xx_DMA_TX_DESC_RING 0x04
  16. #define BCM43xx_DMA_TX_DESC_INDEX 0x08
  17. #define BCM43xx_DMA_TX_STATUS 0x0c
  18. #define BCM43xx_DMA_RX_CONTROL 0x10
  19. #define BCM43xx_DMA_RX_DESC_RING 0x14
  20. #define BCM43xx_DMA_RX_DESC_INDEX 0x18
  21. #define BCM43xx_DMA_RX_STATUS 0x1c
  22. /* DMA controller channel control word values. */
  23. #define BCM43xx_DMA_TXCTRL_ENABLE (1 << 0)
  24. #define BCM43xx_DMA_TXCTRL_SUSPEND (1 << 1)
  25. #define BCM43xx_DMA_TXCTRL_LOOPBACK (1 << 2)
  26. #define BCM43xx_DMA_TXCTRL_FLUSH (1 << 4)
  27. #define BCM43xx_DMA_RXCTRL_ENABLE (1 << 0)
  28. #define BCM43xx_DMA_RXCTRL_FRAMEOFF_MASK 0x000000fe
  29. #define BCM43xx_DMA_RXCTRL_FRAMEOFF_SHIFT 1
  30. #define BCM43xx_DMA_RXCTRL_PIO (1 << 8)
  31. /* DMA controller channel status word values. */
  32. #define BCM43xx_DMA_TXSTAT_DPTR_MASK 0x00000fff
  33. #define BCM43xx_DMA_TXSTAT_STAT_MASK 0x0000f000
  34. #define BCM43xx_DMA_TXSTAT_STAT_DISABLED 0x00000000
  35. #define BCM43xx_DMA_TXSTAT_STAT_ACTIVE 0x00001000
  36. #define BCM43xx_DMA_TXSTAT_STAT_IDLEWAIT 0x00002000
  37. #define BCM43xx_DMA_TXSTAT_STAT_STOPPED 0x00003000
  38. #define BCM43xx_DMA_TXSTAT_STAT_SUSP 0x00004000
  39. #define BCM43xx_DMA_TXSTAT_ERROR_MASK 0x000f0000
  40. #define BCM43xx_DMA_TXSTAT_FLUSHED (1 << 20)
  41. #define BCM43xx_DMA_RXSTAT_DPTR_MASK 0x00000fff
  42. #define BCM43xx_DMA_RXSTAT_STAT_MASK 0x0000f000
  43. #define BCM43xx_DMA_RXSTAT_STAT_DISABLED 0x00000000
  44. #define BCM43xx_DMA_RXSTAT_STAT_ACTIVE 0x00001000
  45. #define BCM43xx_DMA_RXSTAT_STAT_IDLEWAIT 0x00002000
  46. #define BCM43xx_DMA_RXSTAT_STAT_RESERVED 0x00003000
  47. #define BCM43xx_DMA_RXSTAT_STAT_ERRORS 0x00004000
  48. #define BCM43xx_DMA_RXSTAT_ERROR_MASK 0x000f0000
  49. /* DMA descriptor control field values. */
  50. #define BCM43xx_DMADTOR_BYTECNT_MASK 0x00001fff
  51. #define BCM43xx_DMADTOR_DTABLEEND (1 << 28) /* End of descriptor table */
  52. #define BCM43xx_DMADTOR_COMPIRQ (1 << 29) /* IRQ on completion request */
  53. #define BCM43xx_DMADTOR_FRAMEEND (1 << 30)
  54. #define BCM43xx_DMADTOR_FRAMESTART (1 << 31)
  55. /* Misc DMA constants */
  56. #define BCM43xx_DMA_RINGMEMSIZE PAGE_SIZE
  57. #define BCM43xx_DMA_BUSADDRMAX 0x3FFFFFFF
  58. #define BCM43xx_DMA_DMABUSADDROFFSET (1 << 30)
  59. #define BCM43xx_DMA1_RX_FRAMEOFFSET 30
  60. #define BCM43xx_DMA4_RX_FRAMEOFFSET 0
  61. /* DMA engine tuning knobs */
  62. #define BCM43xx_TXRING_SLOTS 512
  63. #define BCM43xx_RXRING_SLOTS 64
  64. #define BCM43xx_DMA1_RXBUFFERSIZE (2304 + 100)
  65. #define BCM43xx_DMA4_RXBUFFERSIZE 16
  66. /* Suspend the tx queue, if less than this percent slots are free. */
  67. #define BCM43xx_TXSUSPEND_PERCENT 20
  68. /* Resume the tx queue, if more than this percent slots are free. */
  69. #define BCM43xx_TXRESUME_PERCENT 50
  70. #ifdef CONFIG_BCM43XX_DMA
  71. struct sk_buff;
  72. struct bcm43xx_private;
  73. struct bcm43xx_xmitstatus;
  74. struct bcm43xx_dmadesc {
  75. __le32 _control;
  76. __le32 _address;
  77. } __attribute__((__packed__));
  78. /* Macros to access the bcm43xx_dmadesc struct */
  79. #define get_desc_ctl(desc) le32_to_cpu((desc)->_control)
  80. #define set_desc_ctl(desc, ctl) do { (desc)->_control = cpu_to_le32(ctl); } while (0)
  81. #define get_desc_addr(desc) le32_to_cpu((desc)->_address)
  82. #define set_desc_addr(desc, addr) do { (desc)->_address = cpu_to_le32(addr); } while (0)
  83. struct bcm43xx_dmadesc_meta {
  84. /* The kernel DMA-able buffer. */
  85. struct sk_buff *skb;
  86. /* DMA base bus-address of the descriptor buffer. */
  87. dma_addr_t dmaaddr;
  88. };
  89. struct bcm43xx_dmaring {
  90. struct bcm43xx_private *bcm;
  91. /* Kernel virtual base address of the ring memory. */
  92. struct bcm43xx_dmadesc *vbase;
  93. /* DMA memory offset */
  94. dma_addr_t memoffset;
  95. /* (Unadjusted) DMA base bus-address of the ring memory. */
  96. dma_addr_t dmabase;
  97. /* Meta data about all descriptors. */
  98. struct bcm43xx_dmadesc_meta *meta;
  99. /* Number of descriptor slots in the ring. */
  100. int nr_slots;
  101. /* Number of used descriptor slots. */
  102. int used_slots;
  103. /* Currently used slot in the ring. */
  104. int current_slot;
  105. /* Marks to suspend/resume the queue. */
  106. int suspend_mark;
  107. int resume_mark;
  108. /* Frameoffset in octets. */
  109. u32 frameoffset;
  110. /* Descriptor buffer size. */
  111. u16 rx_buffersize;
  112. /* The MMIO base register of the DMA controller, this
  113. * ring is posted to.
  114. */
  115. u16 mmio_base;
  116. u8 tx:1, /* TRUE, if this is a TX ring. */
  117. suspended:1; /* TRUE, if transfers are suspended on this ring. */
  118. #ifdef CONFIG_BCM43XX_DEBUG
  119. /* Maximum number of used slots. */
  120. int max_used_slots;
  121. #endif /* CONFIG_BCM43XX_DEBUG*/
  122. };
  123. static inline
  124. u32 bcm43xx_dma_read(struct bcm43xx_dmaring *ring,
  125. u16 offset)
  126. {
  127. return bcm43xx_read32(ring->bcm, ring->mmio_base + offset);
  128. }
  129. static inline
  130. void bcm43xx_dma_write(struct bcm43xx_dmaring *ring,
  131. u16 offset, u32 value)
  132. {
  133. bcm43xx_write32(ring->bcm, ring->mmio_base + offset, value);
  134. }
  135. int bcm43xx_dma_init(struct bcm43xx_private *bcm);
  136. void bcm43xx_dma_free(struct bcm43xx_private *bcm);
  137. int bcm43xx_dmacontroller_rx_reset(struct bcm43xx_private *bcm,
  138. u16 dmacontroller_mmio_base);
  139. int bcm43xx_dmacontroller_tx_reset(struct bcm43xx_private *bcm,
  140. u16 dmacontroller_mmio_base);
  141. void bcm43xx_dma_tx_suspend(struct bcm43xx_dmaring *ring);
  142. void bcm43xx_dma_tx_resume(struct bcm43xx_dmaring *ring);
  143. void bcm43xx_dma_handle_xmitstatus(struct bcm43xx_private *bcm,
  144. struct bcm43xx_xmitstatus *status);
  145. int bcm43xx_dma_tx(struct bcm43xx_private *bcm,
  146. struct ieee80211_txb *txb);
  147. void bcm43xx_dma_rx(struct bcm43xx_dmaring *ring);
  148. #else /* CONFIG_BCM43XX_DMA */
  149. static inline
  150. int bcm43xx_dma_init(struct bcm43xx_private *bcm)
  151. {
  152. return 0;
  153. }
  154. static inline
  155. void bcm43xx_dma_free(struct bcm43xx_private *bcm)
  156. {
  157. }
  158. static inline
  159. int bcm43xx_dmacontroller_rx_reset(struct bcm43xx_private *bcm,
  160. u16 dmacontroller_mmio_base)
  161. {
  162. return 0;
  163. }
  164. static inline
  165. int bcm43xx_dmacontroller_tx_reset(struct bcm43xx_private *bcm,
  166. u16 dmacontroller_mmio_base)
  167. {
  168. return 0;
  169. }
  170. static inline
  171. int bcm43xx_dma_tx(struct bcm43xx_private *bcm,
  172. struct ieee80211_txb *txb)
  173. {
  174. return 0;
  175. }
  176. static inline
  177. void bcm43xx_dma_handle_xmitstatus(struct bcm43xx_private *bcm,
  178. struct bcm43xx_xmitstatus *status)
  179. {
  180. }
  181. static inline
  182. void bcm43xx_dma_rx(struct bcm43xx_dmaring *ring)
  183. {
  184. }
  185. #endif /* CONFIG_BCM43XX_DMA */
  186. #endif /* BCM43xx_DMA_H_ */