bcm43xx.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926
  1. #ifndef BCM43xx_H_
  2. #define BCM43xx_H_
  3. #include <linux/version.h>
  4. #include <linux/kernel.h>
  5. #include <linux/spinlock.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/stringify.h>
  8. #include <linux/pci.h>
  9. #include <net/ieee80211.h>
  10. #include <net/ieee80211softmac.h>
  11. #include <asm/atomic.h>
  12. #include <asm/io.h>
  13. #include "bcm43xx_debugfs.h"
  14. #include "bcm43xx_leds.h"
  15. #include "bcm43xx_sysfs.h"
  16. #define PFX KBUILD_MODNAME ": "
  17. #define BCM43xx_SWITCH_CORE_MAX_RETRIES 50
  18. #define BCM43xx_IRQWAIT_MAX_RETRIES 50
  19. #define BCM43xx_IO_SIZE 8192
  20. /* Active Core PCI Configuration Register. */
  21. #define BCM43xx_PCICFG_ACTIVE_CORE 0x80
  22. /* SPROM control register. */
  23. #define BCM43xx_PCICFG_SPROMCTL 0x88
  24. /* Interrupt Control PCI Configuration Register. (Only on PCI cores with rev >= 6) */
  25. #define BCM43xx_PCICFG_ICR 0x94
  26. /* MMIO offsets */
  27. #define BCM43xx_MMIO_DMA1_REASON 0x20
  28. #define BCM43xx_MMIO_DMA1_IRQ_MASK 0x24
  29. #define BCM43xx_MMIO_DMA2_REASON 0x28
  30. #define BCM43xx_MMIO_DMA2_IRQ_MASK 0x2C
  31. #define BCM43xx_MMIO_DMA3_REASON 0x30
  32. #define BCM43xx_MMIO_DMA3_IRQ_MASK 0x34
  33. #define BCM43xx_MMIO_DMA4_REASON 0x38
  34. #define BCM43xx_MMIO_DMA4_IRQ_MASK 0x3C
  35. #define BCM43xx_MMIO_STATUS_BITFIELD 0x120
  36. #define BCM43xx_MMIO_STATUS2_BITFIELD 0x124
  37. #define BCM43xx_MMIO_GEN_IRQ_REASON 0x128
  38. #define BCM43xx_MMIO_GEN_IRQ_MASK 0x12C
  39. #define BCM43xx_MMIO_RAM_CONTROL 0x130
  40. #define BCM43xx_MMIO_RAM_DATA 0x134
  41. #define BCM43xx_MMIO_PS_STATUS 0x140
  42. #define BCM43xx_MMIO_RADIO_HWENABLED_HI 0x158
  43. #define BCM43xx_MMIO_SHM_CONTROL 0x160
  44. #define BCM43xx_MMIO_SHM_DATA 0x164
  45. #define BCM43xx_MMIO_SHM_DATA_UNALIGNED 0x166
  46. #define BCM43xx_MMIO_XMITSTAT_0 0x170
  47. #define BCM43xx_MMIO_XMITSTAT_1 0x174
  48. #define BCM43xx_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  49. #define BCM43xx_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  50. #define BCM43xx_MMIO_DMA1_BASE 0x200
  51. #define BCM43xx_MMIO_DMA2_BASE 0x220
  52. #define BCM43xx_MMIO_DMA3_BASE 0x240
  53. #define BCM43xx_MMIO_DMA4_BASE 0x260
  54. #define BCM43xx_MMIO_PIO1_BASE 0x300
  55. #define BCM43xx_MMIO_PIO2_BASE 0x310
  56. #define BCM43xx_MMIO_PIO3_BASE 0x320
  57. #define BCM43xx_MMIO_PIO4_BASE 0x330
  58. #define BCM43xx_MMIO_PHY_VER 0x3E0
  59. #define BCM43xx_MMIO_PHY_RADIO 0x3E2
  60. #define BCM43xx_MMIO_ANTENNA 0x3E8
  61. #define BCM43xx_MMIO_CHANNEL 0x3F0
  62. #define BCM43xx_MMIO_CHANNEL_EXT 0x3F4
  63. #define BCM43xx_MMIO_RADIO_CONTROL 0x3F6
  64. #define BCM43xx_MMIO_RADIO_DATA_HIGH 0x3F8
  65. #define BCM43xx_MMIO_RADIO_DATA_LOW 0x3FA
  66. #define BCM43xx_MMIO_PHY_CONTROL 0x3FC
  67. #define BCM43xx_MMIO_PHY_DATA 0x3FE
  68. #define BCM43xx_MMIO_MACFILTER_CONTROL 0x420
  69. #define BCM43xx_MMIO_MACFILTER_DATA 0x422
  70. #define BCM43xx_MMIO_RADIO_HWENABLED_LO 0x49A
  71. #define BCM43xx_MMIO_GPIO_CONTROL 0x49C
  72. #define BCM43xx_MMIO_GPIO_MASK 0x49E
  73. #define BCM43xx_MMIO_TSF_0 0x632 /* core rev < 3 only */
  74. #define BCM43xx_MMIO_TSF_1 0x634 /* core rev < 3 only */
  75. #define BCM43xx_MMIO_TSF_2 0x636 /* core rev < 3 only */
  76. #define BCM43xx_MMIO_TSF_3 0x638 /* core rev < 3 only */
  77. #define BCM43xx_MMIO_POWERUP_DELAY 0x6A8
  78. /* SPROM offsets. */
  79. #define BCM43xx_SPROM_BASE 0x1000
  80. #define BCM43xx_SPROM_BOARDFLAGS2 0x1c
  81. #define BCM43xx_SPROM_IL0MACADDR 0x24
  82. #define BCM43xx_SPROM_ET0MACADDR 0x27
  83. #define BCM43xx_SPROM_ET1MACADDR 0x2a
  84. #define BCM43xx_SPROM_ETHPHY 0x2d
  85. #define BCM43xx_SPROM_BOARDREV 0x2e
  86. #define BCM43xx_SPROM_PA0B0 0x2f
  87. #define BCM43xx_SPROM_PA0B1 0x30
  88. #define BCM43xx_SPROM_PA0B2 0x31
  89. #define BCM43xx_SPROM_WL0GPIO0 0x32
  90. #define BCM43xx_SPROM_WL0GPIO2 0x33
  91. #define BCM43xx_SPROM_MAXPWR 0x34
  92. #define BCM43xx_SPROM_PA1B0 0x35
  93. #define BCM43xx_SPROM_PA1B1 0x36
  94. #define BCM43xx_SPROM_PA1B2 0x37
  95. #define BCM43xx_SPROM_IDL_TSSI_TGT 0x38
  96. #define BCM43xx_SPROM_BOARDFLAGS 0x39
  97. #define BCM43xx_SPROM_ANTENNA_GAIN 0x3a
  98. #define BCM43xx_SPROM_VERSION 0x3f
  99. /* BCM43xx_SPROM_BOARDFLAGS values */
  100. #define BCM43xx_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  101. #define BCM43xx_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  102. #define BCM43xx_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
  103. #define BCM43xx_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
  104. #define BCM43xx_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
  105. #define BCM43xx_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
  106. #define BCM43xx_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
  107. #define BCM43xx_BFL_ENETADM 0x0080 /* has ADMtek switch */
  108. #define BCM43xx_BFL_ENETVLAN 0x0100 /* can do vlan */
  109. #define BCM43xx_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
  110. #define BCM43xx_BFL_NOPCI 0x0400 /* leaves PCI floating */
  111. #define BCM43xx_BFL_FEM 0x0800 /* supports the Front End Module */
  112. #define BCM43xx_BFL_EXTLNA 0x1000 /* has an external LNA */
  113. #define BCM43xx_BFL_HGPA 0x2000 /* had high gain PA */
  114. #define BCM43xx_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
  115. #define BCM43xx_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
  116. /* GPIO register offset, in both ChipCommon and PCI core. */
  117. #define BCM43xx_GPIO_CONTROL 0x6c
  118. /* SHM Routing */
  119. #define BCM43xx_SHM_SHARED 0x0001
  120. #define BCM43xx_SHM_WIRELESS 0x0002
  121. #define BCM43xx_SHM_PCM 0x0003
  122. #define BCM43xx_SHM_HWMAC 0x0004
  123. #define BCM43xx_SHM_UCODE 0x0300
  124. /* MacFilter offsets. */
  125. #define BCM43xx_MACFILTER_SELF 0x0000
  126. #define BCM43xx_MACFILTER_ASSOC 0x0003
  127. /* Chipcommon registers. */
  128. #define BCM43xx_CHIPCOMMON_CAPABILITIES 0x04
  129. #define BCM43xx_CHIPCOMMON_PLLONDELAY 0xB0
  130. #define BCM43xx_CHIPCOMMON_FREFSELDELAY 0xB4
  131. #define BCM43xx_CHIPCOMMON_SLOWCLKCTL 0xB8
  132. #define BCM43xx_CHIPCOMMON_SYSCLKCTL 0xC0
  133. /* PCI core specific registers. */
  134. #define BCM43xx_PCICORE_BCAST_ADDR 0x50
  135. #define BCM43xx_PCICORE_BCAST_DATA 0x54
  136. #define BCM43xx_PCICORE_SBTOPCI2 0x108
  137. /* SBTOPCI2 values. */
  138. #define BCM43xx_SBTOPCI2_PREFETCH 0x4
  139. #define BCM43xx_SBTOPCI2_BURST 0x8
  140. /* Chipcommon capabilities. */
  141. #define BCM43xx_CAPABILITIES_PCTL 0x00040000
  142. #define BCM43xx_CAPABILITIES_PLLMASK 0x00030000
  143. #define BCM43xx_CAPABILITIES_PLLSHIFT 16
  144. #define BCM43xx_CAPABILITIES_FLASHMASK 0x00000700
  145. #define BCM43xx_CAPABILITIES_FLASHSHIFT 8
  146. #define BCM43xx_CAPABILITIES_EXTBUSPRESENT 0x00000040
  147. #define BCM43xx_CAPABILITIES_UARTGPIO 0x00000020
  148. #define BCM43xx_CAPABILITIES_UARTCLOCKMASK 0x00000018
  149. #define BCM43xx_CAPABILITIES_UARTCLOCKSHIFT 3
  150. #define BCM43xx_CAPABILITIES_MIPSBIGENDIAN 0x00000004
  151. #define BCM43xx_CAPABILITIES_NRUARTSMASK 0x00000003
  152. /* PowerControl */
  153. #define BCM43xx_PCTL_IN 0xB0
  154. #define BCM43xx_PCTL_OUT 0xB4
  155. #define BCM43xx_PCTL_OUTENABLE 0xB8
  156. #define BCM43xx_PCTL_XTAL_POWERUP 0x40
  157. #define BCM43xx_PCTL_PLL_POWERDOWN 0x80
  158. /* PowerControl Clock Modes */
  159. #define BCM43xx_PCTL_CLK_FAST 0x00
  160. #define BCM43xx_PCTL_CLK_SLOW 0x01
  161. #define BCM43xx_PCTL_CLK_DYNAMIC 0x02
  162. #define BCM43xx_PCTL_FORCE_SLOW 0x0800
  163. #define BCM43xx_PCTL_FORCE_PLL 0x1000
  164. #define BCM43xx_PCTL_DYN_XTAL 0x2000
  165. /* COREIDs */
  166. #define BCM43xx_COREID_CHIPCOMMON 0x800
  167. #define BCM43xx_COREID_ILINE20 0x801
  168. #define BCM43xx_COREID_SDRAM 0x803
  169. #define BCM43xx_COREID_PCI 0x804
  170. #define BCM43xx_COREID_MIPS 0x805
  171. #define BCM43xx_COREID_ETHERNET 0x806
  172. #define BCM43xx_COREID_V90 0x807
  173. #define BCM43xx_COREID_USB11_HOSTDEV 0x80a
  174. #define BCM43xx_COREID_IPSEC 0x80b
  175. #define BCM43xx_COREID_PCMCIA 0x80d
  176. #define BCM43xx_COREID_EXT_IF 0x80f
  177. #define BCM43xx_COREID_80211 0x812
  178. #define BCM43xx_COREID_MIPS_3302 0x816
  179. #define BCM43xx_COREID_USB11_HOST 0x817
  180. #define BCM43xx_COREID_USB11_DEV 0x818
  181. #define BCM43xx_COREID_USB20_HOST 0x819
  182. #define BCM43xx_COREID_USB20_DEV 0x81a
  183. #define BCM43xx_COREID_SDIO_HOST 0x81b
  184. /* Core Information Registers */
  185. #define BCM43xx_CIR_BASE 0xf00
  186. #define BCM43xx_CIR_SBTPSFLAG (BCM43xx_CIR_BASE + 0x18)
  187. #define BCM43xx_CIR_SBIMSTATE (BCM43xx_CIR_BASE + 0x90)
  188. #define BCM43xx_CIR_SBINTVEC (BCM43xx_CIR_BASE + 0x94)
  189. #define BCM43xx_CIR_SBTMSTATELOW (BCM43xx_CIR_BASE + 0x98)
  190. #define BCM43xx_CIR_SBTMSTATEHIGH (BCM43xx_CIR_BASE + 0x9c)
  191. #define BCM43xx_CIR_SBIMCONFIGLOW (BCM43xx_CIR_BASE + 0xa8)
  192. #define BCM43xx_CIR_SB_ID_HI (BCM43xx_CIR_BASE + 0xfc)
  193. /* Mask to get the Backplane Flag Number from SBTPSFLAG. */
  194. #define BCM43xx_BACKPLANE_FLAG_NR_MASK 0x3f
  195. /* SBIMCONFIGLOW values/masks. */
  196. #define BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK 0x00000007
  197. #define BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT 0
  198. #define BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK 0x00000070
  199. #define BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT 4
  200. #define BCM43xx_SBIMCONFIGLOW_CONNID_MASK 0x00ff0000
  201. #define BCM43xx_SBIMCONFIGLOW_CONNID_SHIFT 16
  202. /* sbtmstatelow state flags */
  203. #define BCM43xx_SBTMSTATELOW_RESET 0x01
  204. #define BCM43xx_SBTMSTATELOW_REJECT 0x02
  205. #define BCM43xx_SBTMSTATELOW_CLOCK 0x10000
  206. #define BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK 0x20000
  207. /* sbtmstatehigh state flags */
  208. #define BCM43xx_SBTMSTATEHIGH_SERROR 0x1
  209. #define BCM43xx_SBTMSTATEHIGH_BUSY 0x4
  210. /* sbimstate flags */
  211. #define BCM43xx_SBIMSTATE_IB_ERROR 0x20000
  212. #define BCM43xx_SBIMSTATE_TIMEOUT 0x40000
  213. /* PHYVersioning */
  214. #define BCM43xx_PHYTYPE_A 0x00
  215. #define BCM43xx_PHYTYPE_B 0x01
  216. #define BCM43xx_PHYTYPE_G 0x02
  217. /* PHYRegisters */
  218. #define BCM43xx_PHY_ILT_A_CTRL 0x0072
  219. #define BCM43xx_PHY_ILT_A_DATA1 0x0073
  220. #define BCM43xx_PHY_ILT_A_DATA2 0x0074
  221. #define BCM43xx_PHY_G_LO_CONTROL 0x0810
  222. #define BCM43xx_PHY_ILT_G_CTRL 0x0472
  223. #define BCM43xx_PHY_ILT_G_DATA1 0x0473
  224. #define BCM43xx_PHY_ILT_G_DATA2 0x0474
  225. #define BCM43xx_PHY_A_PCTL 0x007B
  226. #define BCM43xx_PHY_G_PCTL 0x0029
  227. #define BCM43xx_PHY_A_CRS 0x0029
  228. #define BCM43xx_PHY_RADIO_BITFIELD 0x0401
  229. #define BCM43xx_PHY_G_CRS 0x0429
  230. #define BCM43xx_PHY_NRSSILT_CTRL 0x0803
  231. #define BCM43xx_PHY_NRSSILT_DATA 0x0804
  232. /* RadioRegisters */
  233. #define BCM43xx_RADIOCTL_ID 0x01
  234. /* StatusBitField */
  235. #define BCM43xx_SBF_MAC_ENABLED 0x00000001
  236. #define BCM43xx_SBF_2 0x00000002 /*FIXME: fix name*/
  237. #define BCM43xx_SBF_CORE_READY 0x00000004
  238. #define BCM43xx_SBF_400 0x00000400 /*FIXME: fix name*/
  239. #define BCM43xx_SBF_4000 0x00004000 /*FIXME: fix name*/
  240. #define BCM43xx_SBF_8000 0x00008000 /*FIXME: fix name*/
  241. #define BCM43xx_SBF_XFER_REG_BYTESWAP 0x00010000
  242. #define BCM43xx_SBF_MODE_NOTADHOC 0x00020000
  243. #define BCM43xx_SBF_MODE_AP 0x00040000
  244. #define BCM43xx_SBF_RADIOREG_LOCK 0x00080000
  245. #define BCM43xx_SBF_MODE_MONITOR 0x00400000
  246. #define BCM43xx_SBF_MODE_PROMISC 0x01000000
  247. #define BCM43xx_SBF_PS1 0x02000000
  248. #define BCM43xx_SBF_PS2 0x04000000
  249. #define BCM43xx_SBF_NO_SSID_BCAST 0x08000000
  250. #define BCM43xx_SBF_TIME_UPDATE 0x10000000
  251. #define BCM43xx_SBF_80000000 0x80000000 /*FIXME: fix name*/
  252. /* MicrocodeFlagsBitfield (addr + lo-word values?)*/
  253. #define BCM43xx_UCODEFLAGS_OFFSET 0x005E
  254. #define BCM43xx_UCODEFLAG_AUTODIV 0x0001
  255. #define BCM43xx_UCODEFLAG_UNKBGPHY 0x0002
  256. #define BCM43xx_UCODEFLAG_UNKBPHY 0x0004
  257. #define BCM43xx_UCODEFLAG_UNKGPHY 0x0020
  258. #define BCM43xx_UCODEFLAG_UNKPACTRL 0x0040
  259. #define BCM43xx_UCODEFLAG_JAPAN 0x0080
  260. /* Generic-Interrupt reasons. */
  261. #define BCM43xx_IRQ_READY (1 << 0)
  262. #define BCM43xx_IRQ_BEACON (1 << 1)
  263. #define BCM43xx_IRQ_PS (1 << 2)
  264. #define BCM43xx_IRQ_REG124 (1 << 5)
  265. #define BCM43xx_IRQ_PMQ (1 << 6)
  266. #define BCM43xx_IRQ_PIO_WORKAROUND (1 << 8)
  267. #define BCM43xx_IRQ_XMIT_ERROR (1 << 11)
  268. #define BCM43xx_IRQ_RX (1 << 15)
  269. #define BCM43xx_IRQ_SCAN (1 << 16)
  270. #define BCM43xx_IRQ_NOISE (1 << 18)
  271. #define BCM43xx_IRQ_XMIT_STATUS (1 << 29)
  272. #define BCM43xx_IRQ_ALL 0xffffffff
  273. #define BCM43xx_IRQ_INITIAL (BCM43xx_IRQ_PS | \
  274. BCM43xx_IRQ_REG124 | \
  275. BCM43xx_IRQ_PMQ | \
  276. BCM43xx_IRQ_XMIT_ERROR | \
  277. BCM43xx_IRQ_RX | \
  278. BCM43xx_IRQ_SCAN | \
  279. BCM43xx_IRQ_NOISE | \
  280. BCM43xx_IRQ_XMIT_STATUS)
  281. /* Initial default iw_mode */
  282. #define BCM43xx_INITIAL_IWMODE IW_MODE_INFRA
  283. /* Bus type PCI. */
  284. #define BCM43xx_BUSTYPE_PCI 0
  285. /* Bus type Silicone Backplane Bus. */
  286. #define BCM43xx_BUSTYPE_SB 1
  287. /* Bus type PCMCIA. */
  288. #define BCM43xx_BUSTYPE_PCMCIA 2
  289. /* Threshold values. */
  290. #define BCM43xx_MIN_RTS_THRESHOLD 1U
  291. #define BCM43xx_MAX_RTS_THRESHOLD 2304U
  292. #define BCM43xx_DEFAULT_RTS_THRESHOLD BCM43xx_MAX_RTS_THRESHOLD
  293. #define BCM43xx_DEFAULT_SHORT_RETRY_LIMIT 7
  294. #define BCM43xx_DEFAULT_LONG_RETRY_LIMIT 4
  295. /* Max size of a security key */
  296. #define BCM43xx_SEC_KEYSIZE 16
  297. /* Security algorithms. */
  298. enum {
  299. BCM43xx_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  300. BCM43xx_SEC_ALGO_WEP,
  301. BCM43xx_SEC_ALGO_UNKNOWN,
  302. BCM43xx_SEC_ALGO_AES,
  303. BCM43xx_SEC_ALGO_WEP104,
  304. BCM43xx_SEC_ALGO_TKIP,
  305. };
  306. #ifdef assert
  307. # undef assert
  308. #endif
  309. #ifdef CONFIG_BCM43XX_DEBUG
  310. #define assert(expr) \
  311. do { \
  312. if (unlikely(!(expr))) { \
  313. printk(KERN_ERR PFX "ASSERTION FAILED (%s) at: %s:%d:%s()\n", \
  314. #expr, __FILE__, __LINE__, __FUNCTION__); \
  315. } \
  316. } while (0)
  317. #else
  318. #define assert(expr) do { /* nothing */ } while (0)
  319. #endif
  320. /* rate limited printk(). */
  321. #ifdef printkl
  322. # undef printkl
  323. #endif
  324. #define printkl(f, x...) do { if (printk_ratelimit()) printk(f ,##x); } while (0)
  325. /* rate limited printk() for debugging */
  326. #ifdef dprintkl
  327. # undef dprintkl
  328. #endif
  329. #ifdef CONFIG_BCM43XX_DEBUG
  330. # define dprintkl printkl
  331. #else
  332. # define dprintkl(f, x...) do { /* nothing */ } while (0)
  333. #endif
  334. /* Helper macro for if branches.
  335. * An if branch marked with this macro is only taken in DEBUG mode.
  336. * Example:
  337. * if (DEBUG_ONLY(foo == bar)) {
  338. * do something
  339. * }
  340. * In DEBUG mode, the branch will be taken if (foo == bar).
  341. * In non-DEBUG mode, the branch will never be taken.
  342. */
  343. #ifdef DEBUG_ONLY
  344. # undef DEBUG_ONLY
  345. #endif
  346. #ifdef CONFIG_BCM43XX_DEBUG
  347. # define DEBUG_ONLY(x) (x)
  348. #else
  349. # define DEBUG_ONLY(x) 0
  350. #endif
  351. /* debugging printk() */
  352. #ifdef dprintk
  353. # undef dprintk
  354. #endif
  355. #ifdef CONFIG_BCM43XX_DEBUG
  356. # define dprintk(f, x...) do { printk(f ,##x); } while (0)
  357. #else
  358. # define dprintk(f, x...) do { /* nothing */ } while (0)
  359. #endif
  360. struct net_device;
  361. struct pci_dev;
  362. struct bcm43xx_dmaring;
  363. struct bcm43xx_pioqueue;
  364. struct bcm43xx_initval {
  365. u16 offset;
  366. u16 size;
  367. u32 value;
  368. } __attribute__((__packed__));
  369. /* Values for bcm430x_sprominfo.locale */
  370. enum {
  371. BCM43xx_LOCALE_WORLD = 0,
  372. BCM43xx_LOCALE_THAILAND,
  373. BCM43xx_LOCALE_ISRAEL,
  374. BCM43xx_LOCALE_JORDAN,
  375. BCM43xx_LOCALE_CHINA,
  376. BCM43xx_LOCALE_JAPAN,
  377. BCM43xx_LOCALE_USA_CANADA_ANZ,
  378. BCM43xx_LOCALE_EUROPE,
  379. BCM43xx_LOCALE_USA_LOW,
  380. BCM43xx_LOCALE_JAPAN_HIGH,
  381. BCM43xx_LOCALE_ALL,
  382. BCM43xx_LOCALE_NONE,
  383. };
  384. #define BCM43xx_SPROM_SIZE 64 /* in 16-bit words. */
  385. struct bcm43xx_sprominfo {
  386. u16 boardflags2;
  387. u8 il0macaddr[6];
  388. u8 et0macaddr[6];
  389. u8 et1macaddr[6];
  390. u8 et0phyaddr:5;
  391. u8 et1phyaddr:5;
  392. u8 et0mdcport:1;
  393. u8 et1mdcport:1;
  394. u8 boardrev;
  395. u8 locale:4;
  396. u8 antennas_aphy:2;
  397. u8 antennas_bgphy:2;
  398. u16 pa0b0;
  399. u16 pa0b1;
  400. u16 pa0b2;
  401. u8 wl0gpio0;
  402. u8 wl0gpio1;
  403. u8 wl0gpio2;
  404. u8 wl0gpio3;
  405. u8 maxpower_aphy;
  406. u8 maxpower_bgphy;
  407. u16 pa1b0;
  408. u16 pa1b1;
  409. u16 pa1b2;
  410. u8 idle_tssi_tgt_aphy;
  411. u8 idle_tssi_tgt_bgphy;
  412. u16 boardflags;
  413. u16 antennagain_aphy;
  414. u16 antennagain_bgphy;
  415. };
  416. /* Value pair to measure the LocalOscillator. */
  417. struct bcm43xx_lopair {
  418. s8 low;
  419. s8 high;
  420. u8 used:1;
  421. };
  422. #define BCM43xx_LO_COUNT (14*4)
  423. struct bcm43xx_phyinfo {
  424. /* Hardware Data */
  425. u8 version;
  426. u8 type;
  427. u8 rev;
  428. u16 antenna_diversity;
  429. u16 savedpctlreg;
  430. u16 minlowsig[2];
  431. u16 minlowsigpos[2];
  432. u8 connected:1,
  433. calibrated:1,
  434. is_locked:1, /* used in bcm43xx_phy_{un}lock() */
  435. dyn_tssi_tbl:1; /* used in bcm43xx_phy_init_tssi2dbm_table() */
  436. /* LO Measurement Data.
  437. * Use bcm43xx_get_lopair() to get a value.
  438. */
  439. struct bcm43xx_lopair *_lo_pairs;
  440. /* TSSI to dBm table in use */
  441. const s8 *tssi2dbm;
  442. /* idle TSSI value */
  443. s8 idle_tssi;
  444. /* Values from bcm43xx_calc_loopback_gain() */
  445. u16 loopback_gain[2];
  446. /* PHY lock for core.rev < 3
  447. * This lock is only used by bcm43xx_phy_{un}lock()
  448. */
  449. spinlock_t lock;
  450. };
  451. struct bcm43xx_radioinfo {
  452. u16 manufact;
  453. u16 version;
  454. u8 revision;
  455. /* Desired TX power in dBm Q5.2 */
  456. u16 txpower_desired;
  457. /* TX Power control values. */
  458. union {
  459. /* B/G PHY */
  460. struct {
  461. u16 baseband_atten;
  462. u16 radio_atten;
  463. u16 txctl1;
  464. u16 txctl2;
  465. };
  466. /* A PHY */
  467. struct {
  468. u16 txpwr_offset;
  469. };
  470. };
  471. /* Current Interference Mitigation mode */
  472. int interfmode;
  473. /* Stack of saved values from the Interference Mitigation code.
  474. * Each value in the stack is layed out as follows:
  475. * bit 0-11: offset
  476. * bit 12-15: register ID
  477. * bit 16-32: value
  478. * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
  479. */
  480. #define BCM43xx_INTERFSTACK_SIZE 26
  481. u32 interfstack[BCM43xx_INTERFSTACK_SIZE];
  482. /* Saved values from the NRSSI Slope calculation */
  483. s16 nrssi[2];
  484. s32 nrssislope;
  485. /* In memory nrssi lookup table. */
  486. s8 nrssi_lt[64];
  487. /* current channel */
  488. u8 channel;
  489. u8 initial_channel;
  490. u16 lofcal;
  491. u16 initval;
  492. u8 enabled:1;
  493. /* ACI (adjacent channel interference) flags. */
  494. u8 aci_enable:1,
  495. aci_wlan_automatic:1,
  496. aci_hw_rssi:1;
  497. };
  498. /* Data structures for DMA transmission, per 80211 core. */
  499. struct bcm43xx_dma {
  500. struct bcm43xx_dmaring *tx_ring0;
  501. struct bcm43xx_dmaring *tx_ring1;
  502. struct bcm43xx_dmaring *tx_ring2;
  503. struct bcm43xx_dmaring *tx_ring3;
  504. struct bcm43xx_dmaring *rx_ring0;
  505. struct bcm43xx_dmaring *rx_ring1; /* only available on core.rev < 5 */
  506. };
  507. /* Data structures for PIO transmission, per 80211 core. */
  508. struct bcm43xx_pio {
  509. struct bcm43xx_pioqueue *queue0;
  510. struct bcm43xx_pioqueue *queue1;
  511. struct bcm43xx_pioqueue *queue2;
  512. struct bcm43xx_pioqueue *queue3;
  513. };
  514. #define BCM43xx_MAX_80211_CORES 2
  515. #ifdef CONFIG_BCM947XX
  516. #define core_offset(bcm) (bcm)->current_core_offset
  517. #else
  518. #define core_offset(bcm) 0
  519. #endif
  520. /* Generic information about a core. */
  521. struct bcm43xx_coreinfo {
  522. u8 available:1,
  523. enabled:1,
  524. initialized:1;
  525. /** core_id ID number */
  526. u16 id;
  527. /** core_rev revision number */
  528. u8 rev;
  529. /** Index number for _switch_core() */
  530. u8 index;
  531. };
  532. /* Additional information for each 80211 core. */
  533. struct bcm43xx_coreinfo_80211 {
  534. /* PHY device. */
  535. struct bcm43xx_phyinfo phy;
  536. /* Radio device. */
  537. struct bcm43xx_radioinfo radio;
  538. union {
  539. /* DMA context. */
  540. struct bcm43xx_dma dma;
  541. /* PIO context. */
  542. struct bcm43xx_pio pio;
  543. };
  544. };
  545. /* Context information for a noise calculation (Link Quality). */
  546. struct bcm43xx_noise_calculation {
  547. struct bcm43xx_coreinfo *core_at_start;
  548. u8 channel_at_start;
  549. u8 calculation_running:1;
  550. u8 nr_samples;
  551. s8 samples[8][4];
  552. };
  553. struct bcm43xx_stats {
  554. u8 link_quality;
  555. u8 noise;
  556. struct iw_statistics wstats;
  557. /* Store the last TX/RX times here for updating the leds. */
  558. unsigned long last_tx;
  559. unsigned long last_rx;
  560. };
  561. struct bcm43xx_key {
  562. u8 enabled:1;
  563. u8 algorithm;
  564. };
  565. struct bcm43xx_private {
  566. struct bcm43xx_sysfs sysfs;
  567. struct ieee80211_device *ieee;
  568. struct ieee80211softmac_device *softmac;
  569. struct net_device *net_dev;
  570. struct pci_dev *pci_dev;
  571. unsigned int irq;
  572. void __iomem *mmio_addr;
  573. unsigned int mmio_len;
  574. /* Do not use the lock directly. Use the bcm43xx_lock* helper
  575. * functions, to be MMIO-safe. */
  576. spinlock_t _lock;
  577. /* Driver status flags. */
  578. u32 initialized:1, /* init_board() succeed */
  579. was_initialized:1, /* for PCI suspend/resume. */
  580. shutting_down:1, /* free_board() in progress */
  581. __using_pio:1, /* Internal, use bcm43xx_using_pio(). */
  582. bad_frames_preempt:1, /* Use "Bad Frames Preemption" (default off) */
  583. reg124_set_0x4:1, /* Some variable to keep track of IRQ stuff. */
  584. powersaving:1, /* TRUE if we are in PowerSaving mode. FALSE otherwise. */
  585. short_preamble:1, /* TRUE, if short preamble is enabled. */
  586. firmware_norelease:1; /* Do not release the firmware. Used on suspend. */
  587. struct bcm43xx_stats stats;
  588. /* Bus type we are connected to.
  589. * This is currently always BCM43xx_BUSTYPE_PCI
  590. */
  591. u8 bustype;
  592. u16 board_vendor;
  593. u16 board_type;
  594. u16 board_revision;
  595. u16 chip_id;
  596. u8 chip_rev;
  597. u8 chip_package;
  598. struct bcm43xx_sprominfo sprom;
  599. #define BCM43xx_NR_LEDS 4
  600. struct bcm43xx_led leds[BCM43xx_NR_LEDS];
  601. /* The currently active core. */
  602. struct bcm43xx_coreinfo *current_core;
  603. #ifdef CONFIG_BCM947XX
  604. /** current core memory offset */
  605. u32 current_core_offset;
  606. #endif
  607. struct bcm43xx_coreinfo *active_80211_core;
  608. /* coreinfo structs for all possible cores follow.
  609. * Note that a core might not exist.
  610. * So check the coreinfo flags before using it.
  611. */
  612. struct bcm43xx_coreinfo core_chipcommon;
  613. struct bcm43xx_coreinfo core_pci;
  614. struct bcm43xx_coreinfo core_80211[ BCM43xx_MAX_80211_CORES ];
  615. /* Additional information, specific to the 80211 cores. */
  616. struct bcm43xx_coreinfo_80211 core_80211_ext[ BCM43xx_MAX_80211_CORES ];
  617. /* Index of the current 80211 core. If current_core is not
  618. * an 80211 core, this is -1.
  619. */
  620. int current_80211_core_idx;
  621. /* Number of available 80211 cores. */
  622. int nr_80211_available;
  623. u32 chipcommon_capabilities;
  624. /* Reason code of the last interrupt. */
  625. u32 irq_reason;
  626. u32 dma_reason[4];
  627. /* saved irq enable/disable state bitfield. */
  628. u32 irq_savedstate;
  629. /* Link Quality calculation context. */
  630. struct bcm43xx_noise_calculation noisecalc;
  631. /* Threshold values. */
  632. //TODO: The RTS thr has to be _used_. Currently, it is only set via WX.
  633. u32 rts_threshold;
  634. /* Interrupt Service Routine tasklet (bottom-half) */
  635. struct tasklet_struct isr_tasklet;
  636. /* Periodic tasks */
  637. struct timer_list periodic_tasks;
  638. unsigned int periodic_state;
  639. struct work_struct restart_work;
  640. /* Informational stuff. */
  641. char nick[IW_ESSID_MAX_SIZE + 1];
  642. /* encryption/decryption */
  643. u16 security_offset;
  644. struct bcm43xx_key key[54];
  645. u8 default_key_idx;
  646. /* Firmware. */
  647. const struct firmware *ucode;
  648. const struct firmware *pcm;
  649. const struct firmware *initvals0;
  650. const struct firmware *initvals1;
  651. /* Debugging stuff follows. */
  652. #ifdef CONFIG_BCM43XX_DEBUG
  653. struct bcm43xx_dfsentry *dfsentry;
  654. #endif
  655. };
  656. /* bcm43xx_(un)lock() protect struct bcm43xx_private.
  657. * Note that _NO_ MMIO writes are allowed. If you want to
  658. * write to the device through MMIO in the critical section, use
  659. * the *_mmio lock functions.
  660. * MMIO read-access is allowed, though.
  661. */
  662. #define bcm43xx_lock(bcm, flags) spin_lock_irqsave(&(bcm)->_lock, flags)
  663. #define bcm43xx_unlock(bcm, flags) spin_unlock_irqrestore(&(bcm)->_lock, flags)
  664. /* bcm43xx_(un)lock_mmio() protect struct bcm43xx_private and MMIO.
  665. * MMIO write-access to the device is allowed.
  666. * All MMIO writes are flushed on unlock, so it is guaranteed to not
  667. * interfere with other threads writing MMIO registers.
  668. */
  669. #define bcm43xx_lock_mmio(bcm, flags) bcm43xx_lock(bcm, flags)
  670. #define bcm43xx_unlock_mmio(bcm, flags) do { mmiowb(); bcm43xx_unlock(bcm, flags); } while (0)
  671. static inline
  672. struct bcm43xx_private * bcm43xx_priv(struct net_device *dev)
  673. {
  674. return ieee80211softmac_priv(dev);
  675. }
  676. /* Helper function, which returns a boolean.
  677. * TRUE, if PIO is used; FALSE, if DMA is used.
  678. */
  679. #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
  680. static inline
  681. int bcm43xx_using_pio(struct bcm43xx_private *bcm)
  682. {
  683. return bcm->__using_pio;
  684. }
  685. #elif defined(CONFIG_BCM43XX_DMA)
  686. static inline
  687. int bcm43xx_using_pio(struct bcm43xx_private *bcm)
  688. {
  689. return 0;
  690. }
  691. #elif defined(CONFIG_BCM43XX_PIO)
  692. static inline
  693. int bcm43xx_using_pio(struct bcm43xx_private *bcm)
  694. {
  695. return 1;
  696. }
  697. #else
  698. # error "Using neither DMA nor PIO? Confused..."
  699. #endif
  700. /* Helper functions to access data structures private to the 80211 cores.
  701. * Note that we _must_ have an 80211 core mapped when calling
  702. * any of these functions.
  703. */
  704. static inline
  705. struct bcm43xx_pio * bcm43xx_current_pio(struct bcm43xx_private *bcm)
  706. {
  707. assert(bcm43xx_using_pio(bcm));
  708. assert(bcm->current_80211_core_idx >= 0);
  709. assert(bcm->current_80211_core_idx < BCM43xx_MAX_80211_CORES);
  710. return &(bcm->core_80211_ext[bcm->current_80211_core_idx].pio);
  711. }
  712. static inline
  713. struct bcm43xx_dma * bcm43xx_current_dma(struct bcm43xx_private *bcm)
  714. {
  715. assert(!bcm43xx_using_pio(bcm));
  716. assert(bcm->current_80211_core_idx >= 0);
  717. assert(bcm->current_80211_core_idx < BCM43xx_MAX_80211_CORES);
  718. return &(bcm->core_80211_ext[bcm->current_80211_core_idx].dma);
  719. }
  720. static inline
  721. struct bcm43xx_phyinfo * bcm43xx_current_phy(struct bcm43xx_private *bcm)
  722. {
  723. assert(bcm->current_80211_core_idx >= 0);
  724. assert(bcm->current_80211_core_idx < BCM43xx_MAX_80211_CORES);
  725. return &(bcm->core_80211_ext[bcm->current_80211_core_idx].phy);
  726. }
  727. static inline
  728. struct bcm43xx_radioinfo * bcm43xx_current_radio(struct bcm43xx_private *bcm)
  729. {
  730. assert(bcm->current_80211_core_idx >= 0);
  731. assert(bcm->current_80211_core_idx < BCM43xx_MAX_80211_CORES);
  732. return &(bcm->core_80211_ext[bcm->current_80211_core_idx].radio);
  733. }
  734. /* Are we running in init_board() context? */
  735. static inline
  736. int bcm43xx_is_initializing(struct bcm43xx_private *bcm)
  737. {
  738. if (bcm->initialized)
  739. return 0;
  740. if (bcm->shutting_down)
  741. return 0;
  742. return 1;
  743. }
  744. static inline
  745. struct bcm43xx_lopair * bcm43xx_get_lopair(struct bcm43xx_phyinfo *phy,
  746. u16 radio_attenuation,
  747. u16 baseband_attenuation)
  748. {
  749. return phy->_lo_pairs + (radio_attenuation + 14 * (baseband_attenuation / 2));
  750. }
  751. static inline
  752. u16 bcm43xx_read16(struct bcm43xx_private *bcm, u16 offset)
  753. {
  754. return ioread16(bcm->mmio_addr + core_offset(bcm) + offset);
  755. }
  756. static inline
  757. void bcm43xx_write16(struct bcm43xx_private *bcm, u16 offset, u16 value)
  758. {
  759. iowrite16(value, bcm->mmio_addr + core_offset(bcm) + offset);
  760. }
  761. static inline
  762. u32 bcm43xx_read32(struct bcm43xx_private *bcm, u16 offset)
  763. {
  764. return ioread32(bcm->mmio_addr + core_offset(bcm) + offset);
  765. }
  766. static inline
  767. void bcm43xx_write32(struct bcm43xx_private *bcm, u16 offset, u32 value)
  768. {
  769. iowrite32(value, bcm->mmio_addr + core_offset(bcm) + offset);
  770. }
  771. static inline
  772. int bcm43xx_pci_read_config16(struct bcm43xx_private *bcm, int offset, u16 *value)
  773. {
  774. return pci_read_config_word(bcm->pci_dev, offset, value);
  775. }
  776. static inline
  777. int bcm43xx_pci_read_config32(struct bcm43xx_private *bcm, int offset, u32 *value)
  778. {
  779. return pci_read_config_dword(bcm->pci_dev, offset, value);
  780. }
  781. static inline
  782. int bcm43xx_pci_write_config16(struct bcm43xx_private *bcm, int offset, u16 value)
  783. {
  784. return pci_write_config_word(bcm->pci_dev, offset, value);
  785. }
  786. static inline
  787. int bcm43xx_pci_write_config32(struct bcm43xx_private *bcm, int offset, u32 value)
  788. {
  789. return pci_write_config_dword(bcm->pci_dev, offset, value);
  790. }
  791. /** Limit a value between two limits */
  792. #ifdef limit_value
  793. # undef limit_value
  794. #endif
  795. #define limit_value(value, min, max) \
  796. ({ \
  797. typeof(value) __value = (value); \
  798. typeof(value) __min = (min); \
  799. typeof(value) __max = (max); \
  800. if (__value < __min) \
  801. __value = __min; \
  802. else if (__value > __max) \
  803. __value = __max; \
  804. __value; \
  805. })
  806. /** Helpers to print MAC addresses. */
  807. #define BCM43xx_MACFMT "%02x:%02x:%02x:%02x:%02x:%02x"
  808. #define BCM43xx_MACARG(x) ((u8*)(x))[0], ((u8*)(x))[1], \
  809. ((u8*)(x))[2], ((u8*)(x))[3], \
  810. ((u8*)(x))[4], ((u8*)(x))[5]
  811. #endif /* BCM43xx_H_ */