wanxl.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * wanXL serial card driver for Linux
  3. * host part
  4. *
  5. * Copyright (C) 2003 Krzysztof Halasa <khc@pm.waw.pl>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of version 2 of the GNU General Public License
  9. * as published by the Free Software Foundation.
  10. *
  11. * Status:
  12. * - Only DTE (external clock) support with NRZ and NRZI encodings
  13. * - wanXL100 will require minor driver modifications, no access to hw
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/sched.h>
  19. #include <linux/types.h>
  20. #include <linux/fcntl.h>
  21. #include <linux/string.h>
  22. #include <linux/errno.h>
  23. #include <linux/init.h>
  24. #include <linux/ioport.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/hdlc.h>
  27. #include <linux/pci.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/delay.h>
  30. #include <asm/io.h>
  31. #include "wanxl.h"
  32. static const char* version = "wanXL serial card driver version: 0.48";
  33. #define PLX_CTL_RESET 0x40000000 /* adapter reset */
  34. #undef DEBUG_PKT
  35. #undef DEBUG_PCI
  36. /* MAILBOX #1 - PUTS COMMANDS */
  37. #define MBX1_CMD_ABORTJ 0x85000000 /* Abort and Jump */
  38. #ifdef __LITTLE_ENDIAN
  39. #define MBX1_CMD_BSWAP 0x8C000001 /* little-endian Byte Swap Mode */
  40. #else
  41. #define MBX1_CMD_BSWAP 0x8C000000 /* big-endian Byte Swap Mode */
  42. #endif
  43. /* MAILBOX #2 - DRAM SIZE */
  44. #define MBX2_MEMSZ_MASK 0xFFFF0000 /* PUTS Memory Size Register mask */
  45. typedef struct {
  46. struct net_device *dev;
  47. struct card_t *card;
  48. spinlock_t lock; /* for wanxl_xmit */
  49. int node; /* physical port #0 - 3 */
  50. unsigned int clock_type;
  51. int tx_in, tx_out;
  52. struct sk_buff *tx_skbs[TX_BUFFERS];
  53. }port_t;
  54. typedef struct {
  55. desc_t rx_descs[RX_QUEUE_LENGTH];
  56. port_status_t port_status[4];
  57. }card_status_t;
  58. typedef struct card_t {
  59. int n_ports; /* 1, 2 or 4 ports */
  60. u8 irq;
  61. u8 __iomem *plx; /* PLX PCI9060 virtual base address */
  62. struct pci_dev *pdev; /* for pci_name(pdev) */
  63. int rx_in;
  64. struct sk_buff *rx_skbs[RX_QUEUE_LENGTH];
  65. card_status_t *status; /* shared between host and card */
  66. dma_addr_t status_address;
  67. port_t ports[0]; /* 1 - 4 port_t structures follow */
  68. }card_t;
  69. static inline port_t* dev_to_port(struct net_device *dev)
  70. {
  71. return (port_t *)dev_to_hdlc(dev)->priv;
  72. }
  73. static inline port_status_t* get_status(port_t *port)
  74. {
  75. return &port->card->status->port_status[port->node];
  76. }
  77. #ifdef DEBUG_PCI
  78. static inline dma_addr_t pci_map_single_debug(struct pci_dev *pdev, void *ptr,
  79. size_t size, int direction)
  80. {
  81. dma_addr_t addr = pci_map_single(pdev, ptr, size, direction);
  82. if (addr + size > 0x100000000LL)
  83. printk(KERN_CRIT "wanXL %s: pci_map_single() returned memory"
  84. " at 0x%LX!\n", pci_name(pdev),
  85. (unsigned long long)addr);
  86. return addr;
  87. }
  88. #undef pci_map_single
  89. #define pci_map_single pci_map_single_debug
  90. #endif
  91. /* Cable and/or personality module change interrupt service */
  92. static inline void wanxl_cable_intr(port_t *port)
  93. {
  94. u32 value = get_status(port)->cable;
  95. int valid = 1;
  96. const char *cable, *pm, *dte = "", *dsr = "", *dcd = "";
  97. switch(value & 0x7) {
  98. case STATUS_CABLE_V35: cable = "V.35"; break;
  99. case STATUS_CABLE_X21: cable = "X.21"; break;
  100. case STATUS_CABLE_V24: cable = "V.24"; break;
  101. case STATUS_CABLE_EIA530: cable = "EIA530"; break;
  102. case STATUS_CABLE_NONE: cable = "no"; break;
  103. default: cable = "invalid";
  104. }
  105. switch((value >> STATUS_CABLE_PM_SHIFT) & 0x7) {
  106. case STATUS_CABLE_V35: pm = "V.35"; break;
  107. case STATUS_CABLE_X21: pm = "X.21"; break;
  108. case STATUS_CABLE_V24: pm = "V.24"; break;
  109. case STATUS_CABLE_EIA530: pm = "EIA530"; break;
  110. case STATUS_CABLE_NONE: pm = "no personality"; valid = 0; break;
  111. default: pm = "invalid personality"; valid = 0;
  112. }
  113. if (valid) {
  114. if ((value & 7) == ((value >> STATUS_CABLE_PM_SHIFT) & 7)) {
  115. dsr = (value & STATUS_CABLE_DSR) ? ", DSR ON" :
  116. ", DSR off";
  117. dcd = (value & STATUS_CABLE_DCD) ? ", carrier ON" :
  118. ", carrier off";
  119. }
  120. dte = (value & STATUS_CABLE_DCE) ? " DCE" : " DTE";
  121. }
  122. printk(KERN_INFO "%s: %s%s module, %s cable%s%s\n",
  123. port->dev->name, pm, dte, cable, dsr, dcd);
  124. hdlc_set_carrier(value & STATUS_CABLE_DCD, port->dev);
  125. }
  126. /* Transmit complete interrupt service */
  127. static inline void wanxl_tx_intr(port_t *port)
  128. {
  129. struct net_device *dev = port->dev;
  130. struct net_device_stats *stats = hdlc_stats(dev);
  131. while (1) {
  132. desc_t *desc = &get_status(port)->tx_descs[port->tx_in];
  133. struct sk_buff *skb = port->tx_skbs[port->tx_in];
  134. switch (desc->stat) {
  135. case PACKET_FULL:
  136. case PACKET_EMPTY:
  137. netif_wake_queue(dev);
  138. return;
  139. case PACKET_UNDERRUN:
  140. stats->tx_errors++;
  141. stats->tx_fifo_errors++;
  142. break;
  143. default:
  144. stats->tx_packets++;
  145. stats->tx_bytes += skb->len;
  146. }
  147. desc->stat = PACKET_EMPTY; /* Free descriptor */
  148. pci_unmap_single(port->card->pdev, desc->address, skb->len,
  149. PCI_DMA_TODEVICE);
  150. dev_kfree_skb_irq(skb);
  151. port->tx_in = (port->tx_in + 1) % TX_BUFFERS;
  152. }
  153. }
  154. /* Receive complete interrupt service */
  155. static inline void wanxl_rx_intr(card_t *card)
  156. {
  157. desc_t *desc;
  158. while (desc = &card->status->rx_descs[card->rx_in],
  159. desc->stat != PACKET_EMPTY) {
  160. if ((desc->stat & PACKET_PORT_MASK) > card->n_ports)
  161. printk(KERN_CRIT "wanXL %s: received packet for"
  162. " nonexistent port\n", pci_name(card->pdev));
  163. else {
  164. struct sk_buff *skb = card->rx_skbs[card->rx_in];
  165. port_t *port = &card->ports[desc->stat &
  166. PACKET_PORT_MASK];
  167. struct net_device *dev = port->dev;
  168. struct net_device_stats *stats = hdlc_stats(dev);
  169. if (!skb)
  170. stats->rx_dropped++;
  171. else {
  172. pci_unmap_single(card->pdev, desc->address,
  173. BUFFER_LENGTH,
  174. PCI_DMA_FROMDEVICE);
  175. skb_put(skb, desc->length);
  176. #ifdef DEBUG_PKT
  177. printk(KERN_DEBUG "%s RX(%i):", dev->name,
  178. skb->len);
  179. debug_frame(skb);
  180. #endif
  181. stats->rx_packets++;
  182. stats->rx_bytes += skb->len;
  183. dev->last_rx = jiffies;
  184. skb->protocol = hdlc_type_trans(skb, dev);
  185. netif_rx(skb);
  186. skb = NULL;
  187. }
  188. if (!skb) {
  189. skb = dev_alloc_skb(BUFFER_LENGTH);
  190. desc->address = skb ?
  191. pci_map_single(card->pdev, skb->data,
  192. BUFFER_LENGTH,
  193. PCI_DMA_FROMDEVICE) : 0;
  194. card->rx_skbs[card->rx_in] = skb;
  195. }
  196. }
  197. desc->stat = PACKET_EMPTY; /* Free descriptor */
  198. card->rx_in = (card->rx_in + 1) % RX_QUEUE_LENGTH;
  199. }
  200. }
  201. static irqreturn_t wanxl_intr(int irq, void* dev_id, struct pt_regs *regs)
  202. {
  203. card_t *card = dev_id;
  204. int i;
  205. u32 stat;
  206. int handled = 0;
  207. while((stat = readl(card->plx + PLX_DOORBELL_FROM_CARD)) != 0) {
  208. handled = 1;
  209. writel(stat, card->plx + PLX_DOORBELL_FROM_CARD);
  210. for (i = 0; i < card->n_ports; i++) {
  211. if (stat & (1 << (DOORBELL_FROM_CARD_TX_0 + i)))
  212. wanxl_tx_intr(&card->ports[i]);
  213. if (stat & (1 << (DOORBELL_FROM_CARD_CABLE_0 + i)))
  214. wanxl_cable_intr(&card->ports[i]);
  215. }
  216. if (stat & (1 << DOORBELL_FROM_CARD_RX))
  217. wanxl_rx_intr(card);
  218. }
  219. return IRQ_RETVAL(handled);
  220. }
  221. static int wanxl_xmit(struct sk_buff *skb, struct net_device *dev)
  222. {
  223. port_t *port = dev_to_port(dev);
  224. desc_t *desc;
  225. spin_lock(&port->lock);
  226. desc = &get_status(port)->tx_descs[port->tx_out];
  227. if (desc->stat != PACKET_EMPTY) {
  228. /* should never happen - previous xmit should stop queue */
  229. #ifdef DEBUG_PKT
  230. printk(KERN_DEBUG "%s: transmitter buffer full\n", dev->name);
  231. #endif
  232. netif_stop_queue(dev);
  233. spin_unlock_irq(&port->lock);
  234. return 1; /* request packet to be queued */
  235. }
  236. #ifdef DEBUG_PKT
  237. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  238. debug_frame(skb);
  239. #endif
  240. port->tx_skbs[port->tx_out] = skb;
  241. desc->address = pci_map_single(port->card->pdev, skb->data, skb->len,
  242. PCI_DMA_TODEVICE);
  243. desc->length = skb->len;
  244. desc->stat = PACKET_FULL;
  245. writel(1 << (DOORBELL_TO_CARD_TX_0 + port->node),
  246. port->card->plx + PLX_DOORBELL_TO_CARD);
  247. dev->trans_start = jiffies;
  248. port->tx_out = (port->tx_out + 1) % TX_BUFFERS;
  249. if (get_status(port)->tx_descs[port->tx_out].stat != PACKET_EMPTY) {
  250. netif_stop_queue(dev);
  251. #ifdef DEBUG_PKT
  252. printk(KERN_DEBUG "%s: transmitter buffer full\n", dev->name);
  253. #endif
  254. }
  255. spin_unlock(&port->lock);
  256. return 0;
  257. }
  258. static int wanxl_attach(struct net_device *dev, unsigned short encoding,
  259. unsigned short parity)
  260. {
  261. port_t *port = dev_to_port(dev);
  262. if (encoding != ENCODING_NRZ &&
  263. encoding != ENCODING_NRZI)
  264. return -EINVAL;
  265. if (parity != PARITY_NONE &&
  266. parity != PARITY_CRC32_PR1_CCITT &&
  267. parity != PARITY_CRC16_PR1_CCITT &&
  268. parity != PARITY_CRC32_PR0_CCITT &&
  269. parity != PARITY_CRC16_PR0_CCITT)
  270. return -EINVAL;
  271. get_status(port)->encoding = encoding;
  272. get_status(port)->parity = parity;
  273. return 0;
  274. }
  275. static int wanxl_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  276. {
  277. const size_t size = sizeof(sync_serial_settings);
  278. sync_serial_settings line;
  279. port_t *port = dev_to_port(dev);
  280. if (cmd != SIOCWANDEV)
  281. return hdlc_ioctl(dev, ifr, cmd);
  282. switch (ifr->ifr_settings.type) {
  283. case IF_GET_IFACE:
  284. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  285. if (ifr->ifr_settings.size < size) {
  286. ifr->ifr_settings.size = size; /* data size wanted */
  287. return -ENOBUFS;
  288. }
  289. line.clock_type = get_status(port)->clocking;
  290. line.clock_rate = 0;
  291. line.loopback = 0;
  292. if (copy_to_user(ifr->ifr_settings.ifs_ifsu.sync, &line, size))
  293. return -EFAULT;
  294. return 0;
  295. case IF_IFACE_SYNC_SERIAL:
  296. if (!capable(CAP_NET_ADMIN))
  297. return -EPERM;
  298. if (dev->flags & IFF_UP)
  299. return -EBUSY;
  300. if (copy_from_user(&line, ifr->ifr_settings.ifs_ifsu.sync,
  301. size))
  302. return -EFAULT;
  303. if (line.clock_type != CLOCK_EXT &&
  304. line.clock_type != CLOCK_TXFROMRX)
  305. return -EINVAL; /* No such clock setting */
  306. if (line.loopback != 0)
  307. return -EINVAL;
  308. get_status(port)->clocking = line.clock_type;
  309. return 0;
  310. default:
  311. return hdlc_ioctl(dev, ifr, cmd);
  312. }
  313. }
  314. static int wanxl_open(struct net_device *dev)
  315. {
  316. port_t *port = dev_to_port(dev);
  317. u8 __iomem *dbr = port->card->plx + PLX_DOORBELL_TO_CARD;
  318. unsigned long timeout;
  319. int i;
  320. if (get_status(port)->open) {
  321. printk(KERN_ERR "%s: port already open\n", dev->name);
  322. return -EIO;
  323. }
  324. if ((i = hdlc_open(dev)) != 0)
  325. return i;
  326. port->tx_in = port->tx_out = 0;
  327. for (i = 0; i < TX_BUFFERS; i++)
  328. get_status(port)->tx_descs[i].stat = PACKET_EMPTY;
  329. /* signal the card */
  330. writel(1 << (DOORBELL_TO_CARD_OPEN_0 + port->node), dbr);
  331. timeout = jiffies + HZ;
  332. do
  333. if (get_status(port)->open) {
  334. netif_start_queue(dev);
  335. return 0;
  336. }
  337. while (time_after(timeout, jiffies));
  338. printk(KERN_ERR "%s: unable to open port\n", dev->name);
  339. /* ask the card to close the port, should it be still alive */
  340. writel(1 << (DOORBELL_TO_CARD_CLOSE_0 + port->node), dbr);
  341. return -EFAULT;
  342. }
  343. static int wanxl_close(struct net_device *dev)
  344. {
  345. port_t *port = dev_to_port(dev);
  346. unsigned long timeout;
  347. int i;
  348. hdlc_close(dev);
  349. /* signal the card */
  350. writel(1 << (DOORBELL_TO_CARD_CLOSE_0 + port->node),
  351. port->card->plx + PLX_DOORBELL_TO_CARD);
  352. timeout = jiffies + HZ;
  353. do
  354. if (!get_status(port)->open)
  355. break;
  356. while (time_after(timeout, jiffies));
  357. if (get_status(port)->open)
  358. printk(KERN_ERR "%s: unable to close port\n", dev->name);
  359. netif_stop_queue(dev);
  360. for (i = 0; i < TX_BUFFERS; i++) {
  361. desc_t *desc = &get_status(port)->tx_descs[i];
  362. if (desc->stat != PACKET_EMPTY) {
  363. desc->stat = PACKET_EMPTY;
  364. pci_unmap_single(port->card->pdev, desc->address,
  365. port->tx_skbs[i]->len,
  366. PCI_DMA_TODEVICE);
  367. dev_kfree_skb(port->tx_skbs[i]);
  368. }
  369. }
  370. return 0;
  371. }
  372. static struct net_device_stats *wanxl_get_stats(struct net_device *dev)
  373. {
  374. struct net_device_stats *stats = hdlc_stats(dev);
  375. port_t *port = dev_to_port(dev);
  376. stats->rx_over_errors = get_status(port)->rx_overruns;
  377. stats->rx_frame_errors = get_status(port)->rx_frame_errors;
  378. stats->rx_errors = stats->rx_over_errors + stats->rx_frame_errors;
  379. return stats;
  380. }
  381. static int wanxl_puts_command(card_t *card, u32 cmd)
  382. {
  383. unsigned long timeout = jiffies + 5 * HZ;
  384. writel(cmd, card->plx + PLX_MAILBOX_1);
  385. do {
  386. if (readl(card->plx + PLX_MAILBOX_1) == 0)
  387. return 0;
  388. schedule();
  389. }while (time_after(timeout, jiffies));
  390. return -1;
  391. }
  392. static void wanxl_reset(card_t *card)
  393. {
  394. u32 old_value = readl(card->plx + PLX_CONTROL) & ~PLX_CTL_RESET;
  395. writel(0x80, card->plx + PLX_MAILBOX_0);
  396. writel(old_value | PLX_CTL_RESET, card->plx + PLX_CONTROL);
  397. readl(card->plx + PLX_CONTROL); /* wait for posted write */
  398. udelay(1);
  399. writel(old_value, card->plx + PLX_CONTROL);
  400. readl(card->plx + PLX_CONTROL); /* wait for posted write */
  401. }
  402. static void wanxl_pci_remove_one(struct pci_dev *pdev)
  403. {
  404. card_t *card = pci_get_drvdata(pdev);
  405. int i;
  406. for (i = 0; i < card->n_ports; i++) {
  407. unregister_hdlc_device(card->ports[i].dev);
  408. free_netdev(card->ports[i].dev);
  409. }
  410. /* unregister and free all host resources */
  411. if (card->irq)
  412. free_irq(card->irq, card);
  413. wanxl_reset(card);
  414. for (i = 0; i < RX_QUEUE_LENGTH; i++)
  415. if (card->rx_skbs[i]) {
  416. pci_unmap_single(card->pdev,
  417. card->status->rx_descs[i].address,
  418. BUFFER_LENGTH, PCI_DMA_FROMDEVICE);
  419. dev_kfree_skb(card->rx_skbs[i]);
  420. }
  421. if (card->plx)
  422. iounmap(card->plx);
  423. if (card->status)
  424. pci_free_consistent(pdev, sizeof(card_status_t),
  425. card->status, card->status_address);
  426. pci_release_regions(pdev);
  427. pci_disable_device(pdev);
  428. pci_set_drvdata(pdev, NULL);
  429. kfree(card);
  430. }
  431. #include "wanxlfw.inc"
  432. static int __devinit wanxl_pci_init_one(struct pci_dev *pdev,
  433. const struct pci_device_id *ent)
  434. {
  435. card_t *card;
  436. u32 ramsize, stat;
  437. unsigned long timeout;
  438. u32 plx_phy; /* PLX PCI base address */
  439. u32 mem_phy; /* memory PCI base addr */
  440. u8 __iomem *mem; /* memory virtual base addr */
  441. int i, ports, alloc_size;
  442. #ifndef MODULE
  443. static int printed_version;
  444. if (!printed_version) {
  445. printed_version++;
  446. printk(KERN_INFO "%s\n", version);
  447. }
  448. #endif
  449. i = pci_enable_device(pdev);
  450. if (i)
  451. return i;
  452. /* QUICC can only access first 256 MB of host RAM directly,
  453. but PLX9060 DMA does 32-bits for actual packet data transfers */
  454. /* FIXME when PCI/DMA subsystems are fixed.
  455. We set both dma_mask and consistent_dma_mask to 28 bits
  456. and pray pci_alloc_consistent() will use this info. It should
  457. work on most platforms */
  458. if (pci_set_consistent_dma_mask(pdev, DMA_28BIT_MASK) ||
  459. pci_set_dma_mask(pdev, DMA_28BIT_MASK)) {
  460. printk(KERN_ERR "wanXL: No usable DMA configuration\n");
  461. return -EIO;
  462. }
  463. i = pci_request_regions(pdev, "wanXL");
  464. if (i) {
  465. pci_disable_device(pdev);
  466. return i;
  467. }
  468. switch (pdev->device) {
  469. case PCI_DEVICE_ID_SBE_WANXL100: ports = 1; break;
  470. case PCI_DEVICE_ID_SBE_WANXL200: ports = 2; break;
  471. default: ports = 4;
  472. }
  473. alloc_size = sizeof(card_t) + ports * sizeof(port_t);
  474. card = kmalloc(alloc_size, GFP_KERNEL);
  475. if (card == NULL) {
  476. printk(KERN_ERR "wanXL %s: unable to allocate memory\n",
  477. pci_name(pdev));
  478. pci_release_regions(pdev);
  479. pci_disable_device(pdev);
  480. return -ENOBUFS;
  481. }
  482. memset(card, 0, alloc_size);
  483. pci_set_drvdata(pdev, card);
  484. card->pdev = pdev;
  485. card->status = pci_alloc_consistent(pdev, sizeof(card_status_t),
  486. &card->status_address);
  487. if (card->status == NULL) {
  488. wanxl_pci_remove_one(pdev);
  489. return -ENOBUFS;
  490. }
  491. #ifdef DEBUG_PCI
  492. printk(KERN_DEBUG "wanXL %s: pci_alloc_consistent() returned memory"
  493. " at 0x%LX\n", pci_name(pdev),
  494. (unsigned long long)card->status_address);
  495. #endif
  496. /* FIXME when PCI/DMA subsystems are fixed.
  497. We set both dma_mask and consistent_dma_mask back to 32 bits
  498. to indicate the card can do 32-bit DMA addressing */
  499. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK) ||
  500. pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  501. printk(KERN_ERR "wanXL: No usable DMA configuration\n");
  502. wanxl_pci_remove_one(pdev);
  503. return -EIO;
  504. }
  505. /* set up PLX mapping */
  506. plx_phy = pci_resource_start(pdev, 0);
  507. card->plx = ioremap_nocache(plx_phy, 0x70);
  508. #if RESET_WHILE_LOADING
  509. wanxl_reset(card);
  510. #endif
  511. timeout = jiffies + 20 * HZ;
  512. while ((stat = readl(card->plx + PLX_MAILBOX_0)) != 0) {
  513. if (time_before(timeout, jiffies)) {
  514. printk(KERN_WARNING "wanXL %s: timeout waiting for"
  515. " PUTS to complete\n", pci_name(pdev));
  516. wanxl_pci_remove_one(pdev);
  517. return -ENODEV;
  518. }
  519. switch(stat & 0xC0) {
  520. case 0x00: /* hmm - PUTS completed with non-zero code? */
  521. case 0x80: /* PUTS still testing the hardware */
  522. break;
  523. default:
  524. printk(KERN_WARNING "wanXL %s: PUTS test 0x%X"
  525. " failed\n", pci_name(pdev), stat & 0x30);
  526. wanxl_pci_remove_one(pdev);
  527. return -ENODEV;
  528. }
  529. schedule();
  530. }
  531. /* get on-board memory size (PUTS detects no more than 4 MB) */
  532. ramsize = readl(card->plx + PLX_MAILBOX_2) & MBX2_MEMSZ_MASK;
  533. /* set up on-board RAM mapping */
  534. mem_phy = pci_resource_start(pdev, 2);
  535. /* sanity check the board's reported memory size */
  536. if (ramsize < BUFFERS_ADDR +
  537. (TX_BUFFERS + RX_BUFFERS) * BUFFER_LENGTH * ports) {
  538. printk(KERN_WARNING "wanXL %s: no enough on-board RAM"
  539. " (%u bytes detected, %u bytes required)\n",
  540. pci_name(pdev), ramsize, BUFFERS_ADDR +
  541. (TX_BUFFERS + RX_BUFFERS) * BUFFER_LENGTH * ports);
  542. wanxl_pci_remove_one(pdev);
  543. return -ENODEV;
  544. }
  545. if (wanxl_puts_command(card, MBX1_CMD_BSWAP)) {
  546. printk(KERN_WARNING "wanXL %s: unable to Set Byte Swap"
  547. " Mode\n", pci_name(pdev));
  548. wanxl_pci_remove_one(pdev);
  549. return -ENODEV;
  550. }
  551. for (i = 0; i < RX_QUEUE_LENGTH; i++) {
  552. struct sk_buff *skb = dev_alloc_skb(BUFFER_LENGTH);
  553. card->rx_skbs[i] = skb;
  554. if (skb)
  555. card->status->rx_descs[i].address =
  556. pci_map_single(card->pdev, skb->data,
  557. BUFFER_LENGTH,
  558. PCI_DMA_FROMDEVICE);
  559. }
  560. mem = ioremap_nocache(mem_phy, PDM_OFFSET + sizeof(firmware));
  561. for (i = 0; i < sizeof(firmware); i += 4)
  562. writel(htonl(*(u32*)(firmware + i)), mem + PDM_OFFSET + i);
  563. for (i = 0; i < ports; i++)
  564. writel(card->status_address +
  565. (void *)&card->status->port_status[i] -
  566. (void *)card->status, mem + PDM_OFFSET + 4 + i * 4);
  567. writel(card->status_address, mem + PDM_OFFSET + 20);
  568. writel(PDM_OFFSET, mem);
  569. iounmap(mem);
  570. writel(0, card->plx + PLX_MAILBOX_5);
  571. if (wanxl_puts_command(card, MBX1_CMD_ABORTJ)) {
  572. printk(KERN_WARNING "wanXL %s: unable to Abort and Jump\n",
  573. pci_name(pdev));
  574. wanxl_pci_remove_one(pdev);
  575. return -ENODEV;
  576. }
  577. stat = 0;
  578. timeout = jiffies + 5 * HZ;
  579. do {
  580. if ((stat = readl(card->plx + PLX_MAILBOX_5)) != 0)
  581. break;
  582. schedule();
  583. }while (time_after(timeout, jiffies));
  584. if (!stat) {
  585. printk(KERN_WARNING "wanXL %s: timeout while initializing card"
  586. "firmware\n", pci_name(pdev));
  587. wanxl_pci_remove_one(pdev);
  588. return -ENODEV;
  589. }
  590. #if DETECT_RAM
  591. ramsize = stat;
  592. #endif
  593. printk(KERN_INFO "wanXL %s: at 0x%X, %u KB of RAM at 0x%X, irq %u\n",
  594. pci_name(pdev), plx_phy, ramsize / 1024, mem_phy, pdev->irq);
  595. /* Allocate IRQ */
  596. if (request_irq(pdev->irq, wanxl_intr, SA_SHIRQ, "wanXL", card)) {
  597. printk(KERN_WARNING "wanXL %s: could not allocate IRQ%i.\n",
  598. pci_name(pdev), pdev->irq);
  599. wanxl_pci_remove_one(pdev);
  600. return -EBUSY;
  601. }
  602. card->irq = pdev->irq;
  603. for (i = 0; i < ports; i++) {
  604. hdlc_device *hdlc;
  605. port_t *port = &card->ports[i];
  606. struct net_device *dev = alloc_hdlcdev(port);
  607. if (!dev) {
  608. printk(KERN_ERR "wanXL %s: unable to allocate"
  609. " memory\n", pci_name(pdev));
  610. wanxl_pci_remove_one(pdev);
  611. return -ENOMEM;
  612. }
  613. port->dev = dev;
  614. hdlc = dev_to_hdlc(dev);
  615. spin_lock_init(&port->lock);
  616. SET_MODULE_OWNER(dev);
  617. dev->tx_queue_len = 50;
  618. dev->do_ioctl = wanxl_ioctl;
  619. dev->open = wanxl_open;
  620. dev->stop = wanxl_close;
  621. hdlc->attach = wanxl_attach;
  622. hdlc->xmit = wanxl_xmit;
  623. dev->get_stats = wanxl_get_stats;
  624. port->card = card;
  625. port->node = i;
  626. get_status(port)->clocking = CLOCK_EXT;
  627. if (register_hdlc_device(dev)) {
  628. printk(KERN_ERR "wanXL %s: unable to register hdlc"
  629. " device\n", pci_name(pdev));
  630. free_netdev(dev);
  631. wanxl_pci_remove_one(pdev);
  632. return -ENOBUFS;
  633. }
  634. card->n_ports++;
  635. }
  636. printk(KERN_INFO "wanXL %s: port", pci_name(pdev));
  637. for (i = 0; i < ports; i++)
  638. printk("%s #%i: %s", i ? "," : "", i,
  639. card->ports[i].dev->name);
  640. printk("\n");
  641. for (i = 0; i < ports; i++)
  642. wanxl_cable_intr(&card->ports[i]); /* get carrier status etc.*/
  643. return 0;
  644. }
  645. static struct pci_device_id wanxl_pci_tbl[] __devinitdata = {
  646. { PCI_VENDOR_ID_SBE, PCI_DEVICE_ID_SBE_WANXL100, PCI_ANY_ID,
  647. PCI_ANY_ID, 0, 0, 0 },
  648. { PCI_VENDOR_ID_SBE, PCI_DEVICE_ID_SBE_WANXL200, PCI_ANY_ID,
  649. PCI_ANY_ID, 0, 0, 0 },
  650. { PCI_VENDOR_ID_SBE, PCI_DEVICE_ID_SBE_WANXL400, PCI_ANY_ID,
  651. PCI_ANY_ID, 0, 0, 0 },
  652. { 0, }
  653. };
  654. static struct pci_driver wanxl_pci_driver = {
  655. .name = "wanXL",
  656. .id_table = wanxl_pci_tbl,
  657. .probe = wanxl_pci_init_one,
  658. .remove = wanxl_pci_remove_one,
  659. };
  660. static int __init wanxl_init_module(void)
  661. {
  662. #ifdef MODULE
  663. printk(KERN_INFO "%s\n", version);
  664. #endif
  665. return pci_module_init(&wanxl_pci_driver);
  666. }
  667. static void __exit wanxl_cleanup_module(void)
  668. {
  669. pci_unregister_driver(&wanxl_pci_driver);
  670. }
  671. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  672. MODULE_DESCRIPTION("SBE Inc. wanXL serial port driver");
  673. MODULE_LICENSE("GPL v2");
  674. MODULE_DEVICE_TABLE(pci, wanxl_pci_tbl);
  675. module_init(wanxl_init_module);
  676. module_exit(wanxl_cleanup_module);