pci200syn.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * Goramo PCI200SYN synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2002-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see http://hq.pm.waw.pl/hdlc/
  11. *
  12. * Sources of information:
  13. * Hitachi HD64572 SCA-II User's Manual
  14. * PLX Technology Inc. PCI9052 Data Book
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/sched.h>
  20. #include <linux/types.h>
  21. #include <linux/fcntl.h>
  22. #include <linux/in.h>
  23. #include <linux/string.h>
  24. #include <linux/errno.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/pci.h>
  31. #include <linux/delay.h>
  32. #include <asm/io.h>
  33. #include "hd64572.h"
  34. static const char* version = "Goramo PCI200SYN driver version: 1.16";
  35. static const char* devname = "PCI200SYN";
  36. #undef DEBUG_PKT
  37. #define DEBUG_RINGS
  38. #define PCI200SYN_PLX_SIZE 0x80 /* PLX control window size (128b) */
  39. #define PCI200SYN_SCA_SIZE 0x400 /* SCA window size (1Kb) */
  40. #define ALL_PAGES_ALWAYS_MAPPED
  41. #define NEED_DETECT_RAM
  42. #define NEED_SCA_MSCI_INTR
  43. #define MAX_TX_BUFFERS 10
  44. static int pci_clock_freq = 33000000;
  45. #define CLOCK_BASE pci_clock_freq
  46. #define PCI_VENDOR_ID_GORAMO 0x10B5 /* uses PLX:9050 ID - this card */
  47. #define PCI_DEVICE_ID_PCI200SYN 0x9050 /* doesn't have its own ID */
  48. /*
  49. * PLX PCI9052 local configuration and shared runtime registers.
  50. * This structure can be used to access 9052 registers (memory mapped).
  51. */
  52. typedef struct {
  53. u32 loc_addr_range[4]; /* 00-0Ch : Local Address Ranges */
  54. u32 loc_rom_range; /* 10h : Local ROM Range */
  55. u32 loc_addr_base[4]; /* 14-20h : Local Address Base Addrs */
  56. u32 loc_rom_base; /* 24h : Local ROM Base */
  57. u32 loc_bus_descr[4]; /* 28-34h : Local Bus Descriptors */
  58. u32 rom_bus_descr; /* 38h : ROM Bus Descriptor */
  59. u32 cs_base[4]; /* 3C-48h : Chip Select Base Addrs */
  60. u32 intr_ctrl_stat; /* 4Ch : Interrupt Control/Status */
  61. u32 init_ctrl; /* 50h : EEPROM ctrl, Init Ctrl, etc */
  62. }plx9052;
  63. typedef struct port_s {
  64. struct net_device *dev;
  65. struct card_s *card;
  66. spinlock_t lock; /* TX lock */
  67. sync_serial_settings settings;
  68. int rxpart; /* partial frame received, next frame invalid*/
  69. unsigned short encoding;
  70. unsigned short parity;
  71. u16 rxin; /* rx ring buffer 'in' pointer */
  72. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  73. u16 txlast;
  74. u8 rxs, txs, tmc; /* SCA registers */
  75. u8 phy_node; /* physical port # - 0 or 1 */
  76. }port_t;
  77. typedef struct card_s {
  78. u8 __iomem *rambase; /* buffer memory base (virtual) */
  79. u8 __iomem *scabase; /* SCA memory base (virtual) */
  80. plx9052 __iomem *plxbase;/* PLX registers memory base (virtual) */
  81. u16 rx_ring_buffers; /* number of buffers in a ring */
  82. u16 tx_ring_buffers;
  83. u16 buff_offset; /* offset of first buffer of first channel */
  84. u8 irq; /* interrupt request level */
  85. port_t ports[2];
  86. }card_t;
  87. #define sca_in(reg, card) readb(card->scabase + (reg))
  88. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  89. #define sca_inw(reg, card) readw(card->scabase + (reg))
  90. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  91. #define sca_inl(reg, card) readl(card->scabase + (reg))
  92. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  93. #define port_to_card(port) (port->card)
  94. #define log_node(port) (port->phy_node)
  95. #define phy_node(port) (port->phy_node)
  96. #define winbase(card) (card->rambase)
  97. #define get_port(card, port) (&card->ports[port])
  98. #define sca_flush(card) (sca_in(IER0, card));
  99. static inline void new_memcpy_toio(char __iomem *dest, char *src, int length)
  100. {
  101. int len;
  102. do {
  103. len = length > 256 ? 256 : length;
  104. memcpy_toio(dest, src, len);
  105. dest += len;
  106. src += len;
  107. length -= len;
  108. readb(dest);
  109. } while (len);
  110. }
  111. #undef memcpy_toio
  112. #define memcpy_toio new_memcpy_toio
  113. #include "hd6457x.c"
  114. static void pci200_set_iface(port_t *port)
  115. {
  116. card_t *card = port->card;
  117. u16 msci = get_msci(port);
  118. u8 rxs = port->rxs & CLK_BRG_MASK;
  119. u8 txs = port->txs & CLK_BRG_MASK;
  120. sca_out(EXS_TES1, (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET) + EXS,
  121. port_to_card(port));
  122. switch(port->settings.clock_type) {
  123. case CLOCK_INT:
  124. rxs |= CLK_BRG; /* BRG output */
  125. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  126. break;
  127. case CLOCK_TXINT:
  128. rxs |= CLK_LINE; /* RXC input */
  129. txs |= CLK_PIN_OUT | CLK_BRG; /* BRG output */
  130. break;
  131. case CLOCK_TXFROMRX:
  132. rxs |= CLK_LINE; /* RXC input */
  133. txs |= CLK_PIN_OUT | CLK_TX_RXCLK; /* RX clock */
  134. break;
  135. default: /* EXTernal clock */
  136. rxs |= CLK_LINE; /* RXC input */
  137. txs |= CLK_PIN_OUT | CLK_LINE; /* TXC input */
  138. break;
  139. }
  140. port->rxs = rxs;
  141. port->txs = txs;
  142. sca_out(rxs, msci + RXS, card);
  143. sca_out(txs, msci + TXS, card);
  144. sca_set_port(port);
  145. }
  146. static int pci200_open(struct net_device *dev)
  147. {
  148. port_t *port = dev_to_port(dev);
  149. int result = hdlc_open(dev);
  150. if (result)
  151. return result;
  152. sca_open(dev);
  153. pci200_set_iface(port);
  154. sca_flush(port_to_card(port));
  155. return 0;
  156. }
  157. static int pci200_close(struct net_device *dev)
  158. {
  159. sca_close(dev);
  160. sca_flush(port_to_card(dev_to_port(dev)));
  161. hdlc_close(dev);
  162. return 0;
  163. }
  164. static int pci200_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  165. {
  166. const size_t size = sizeof(sync_serial_settings);
  167. sync_serial_settings new_line;
  168. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  169. port_t *port = dev_to_port(dev);
  170. #ifdef DEBUG_RINGS
  171. if (cmd == SIOCDEVPRIVATE) {
  172. sca_dump_rings(dev);
  173. return 0;
  174. }
  175. #endif
  176. if (cmd != SIOCWANDEV)
  177. return hdlc_ioctl(dev, ifr, cmd);
  178. switch(ifr->ifr_settings.type) {
  179. case IF_GET_IFACE:
  180. ifr->ifr_settings.type = IF_IFACE_V35;
  181. if (ifr->ifr_settings.size < size) {
  182. ifr->ifr_settings.size = size; /* data size wanted */
  183. return -ENOBUFS;
  184. }
  185. if (copy_to_user(line, &port->settings, size))
  186. return -EFAULT;
  187. return 0;
  188. case IF_IFACE_V35:
  189. case IF_IFACE_SYNC_SERIAL:
  190. if (!capable(CAP_NET_ADMIN))
  191. return -EPERM;
  192. if (copy_from_user(&new_line, line, size))
  193. return -EFAULT;
  194. if (new_line.clock_type != CLOCK_EXT &&
  195. new_line.clock_type != CLOCK_TXFROMRX &&
  196. new_line.clock_type != CLOCK_INT &&
  197. new_line.clock_type != CLOCK_TXINT)
  198. return -EINVAL; /* No such clock setting */
  199. if (new_line.loopback != 0 && new_line.loopback != 1)
  200. return -EINVAL;
  201. memcpy(&port->settings, &new_line, size); /* Update settings */
  202. pci200_set_iface(port);
  203. sca_flush(port_to_card(port));
  204. return 0;
  205. default:
  206. return hdlc_ioctl(dev, ifr, cmd);
  207. }
  208. }
  209. static void pci200_pci_remove_one(struct pci_dev *pdev)
  210. {
  211. int i;
  212. card_t *card = pci_get_drvdata(pdev);
  213. for(i = 0; i < 2; i++)
  214. if (card->ports[i].card) {
  215. struct net_device *dev = port_to_dev(&card->ports[i]);
  216. unregister_hdlc_device(dev);
  217. }
  218. if (card->irq)
  219. free_irq(card->irq, card);
  220. if (card->rambase)
  221. iounmap(card->rambase);
  222. if (card->scabase)
  223. iounmap(card->scabase);
  224. if (card->plxbase)
  225. iounmap(card->plxbase);
  226. pci_release_regions(pdev);
  227. pci_disable_device(pdev);
  228. pci_set_drvdata(pdev, NULL);
  229. if (card->ports[0].dev)
  230. free_netdev(card->ports[0].dev);
  231. if (card->ports[1].dev)
  232. free_netdev(card->ports[1].dev);
  233. kfree(card);
  234. }
  235. static int __devinit pci200_pci_init_one(struct pci_dev *pdev,
  236. const struct pci_device_id *ent)
  237. {
  238. card_t *card;
  239. u8 rev_id;
  240. u32 __iomem *p;
  241. int i;
  242. u32 ramsize;
  243. u32 ramphys; /* buffer memory base */
  244. u32 scaphys; /* SCA memory base */
  245. u32 plxphys; /* PLX registers memory base */
  246. #ifndef MODULE
  247. static int printed_version;
  248. if (!printed_version++)
  249. printk(KERN_INFO "%s\n", version);
  250. #endif
  251. i = pci_enable_device(pdev);
  252. if (i)
  253. return i;
  254. i = pci_request_regions(pdev, "PCI200SYN");
  255. if (i) {
  256. pci_disable_device(pdev);
  257. return i;
  258. }
  259. card = kmalloc(sizeof(card_t), GFP_KERNEL);
  260. if (card == NULL) {
  261. printk(KERN_ERR "pci200syn: unable to allocate memory\n");
  262. pci_release_regions(pdev);
  263. pci_disable_device(pdev);
  264. return -ENOBUFS;
  265. }
  266. memset(card, 0, sizeof(card_t));
  267. pci_set_drvdata(pdev, card);
  268. card->ports[0].dev = alloc_hdlcdev(&card->ports[0]);
  269. card->ports[1].dev = alloc_hdlcdev(&card->ports[1]);
  270. if (!card->ports[0].dev || !card->ports[1].dev) {
  271. printk(KERN_ERR "pci200syn: unable to allocate memory\n");
  272. pci200_pci_remove_one(pdev);
  273. return -ENOMEM;
  274. }
  275. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
  276. if (pci_resource_len(pdev, 0) != PCI200SYN_PLX_SIZE ||
  277. pci_resource_len(pdev, 2) != PCI200SYN_SCA_SIZE ||
  278. pci_resource_len(pdev, 3) < 16384) {
  279. printk(KERN_ERR "pci200syn: invalid card EEPROM parameters\n");
  280. pci200_pci_remove_one(pdev);
  281. return -EFAULT;
  282. }
  283. plxphys = pci_resource_start(pdev,0) & PCI_BASE_ADDRESS_MEM_MASK;
  284. card->plxbase = ioremap(plxphys, PCI200SYN_PLX_SIZE);
  285. scaphys = pci_resource_start(pdev,2) & PCI_BASE_ADDRESS_MEM_MASK;
  286. card->scabase = ioremap(scaphys, PCI200SYN_SCA_SIZE);
  287. ramphys = pci_resource_start(pdev,3) & PCI_BASE_ADDRESS_MEM_MASK;
  288. card->rambase = ioremap(ramphys, pci_resource_len(pdev,3));
  289. if (card->plxbase == NULL ||
  290. card->scabase == NULL ||
  291. card->rambase == NULL) {
  292. printk(KERN_ERR "pci200syn: ioremap() failed\n");
  293. pci200_pci_remove_one(pdev);
  294. }
  295. /* Reset PLX */
  296. p = &card->plxbase->init_ctrl;
  297. writel(readl(p) | 0x40000000, p);
  298. readl(p); /* Flush the write - do not use sca_flush */
  299. udelay(1);
  300. writel(readl(p) & ~0x40000000, p);
  301. readl(p); /* Flush the write - do not use sca_flush */
  302. udelay(1);
  303. ramsize = sca_detect_ram(card, card->rambase,
  304. pci_resource_len(pdev, 3));
  305. /* number of TX + RX buffers for one port - this is dual port card */
  306. i = ramsize / (2 * (sizeof(pkt_desc) + HDLC_MAX_MRU));
  307. card->tx_ring_buffers = min(i / 2, MAX_TX_BUFFERS);
  308. card->rx_ring_buffers = i - card->tx_ring_buffers;
  309. card->buff_offset = 2 * sizeof(pkt_desc) * (card->tx_ring_buffers +
  310. card->rx_ring_buffers);
  311. printk(KERN_INFO "pci200syn: %u KB RAM at 0x%x, IRQ%u, using %u TX +"
  312. " %u RX packets rings\n", ramsize / 1024, ramphys,
  313. pdev->irq, card->tx_ring_buffers, card->rx_ring_buffers);
  314. if (card->tx_ring_buffers < 1) {
  315. printk(KERN_ERR "pci200syn: RAM test failed\n");
  316. pci200_pci_remove_one(pdev);
  317. return -EFAULT;
  318. }
  319. /* Enable interrupts on the PCI bridge */
  320. p = &card->plxbase->intr_ctrl_stat;
  321. writew(readw(p) | 0x0040, p);
  322. /* Allocate IRQ */
  323. if(request_irq(pdev->irq, sca_intr, SA_SHIRQ, devname, card)) {
  324. printk(KERN_WARNING "pci200syn: could not allocate IRQ%d.\n",
  325. pdev->irq);
  326. pci200_pci_remove_one(pdev);
  327. return -EBUSY;
  328. }
  329. card->irq = pdev->irq;
  330. sca_init(card, 0);
  331. for(i = 0; i < 2; i++) {
  332. port_t *port = &card->ports[i];
  333. struct net_device *dev = port_to_dev(port);
  334. hdlc_device *hdlc = dev_to_hdlc(dev);
  335. port->phy_node = i;
  336. spin_lock_init(&port->lock);
  337. SET_MODULE_OWNER(dev);
  338. dev->irq = card->irq;
  339. dev->mem_start = ramphys;
  340. dev->mem_end = ramphys + ramsize - 1;
  341. dev->tx_queue_len = 50;
  342. dev->do_ioctl = pci200_ioctl;
  343. dev->open = pci200_open;
  344. dev->stop = pci200_close;
  345. hdlc->attach = sca_attach;
  346. hdlc->xmit = sca_xmit;
  347. port->settings.clock_type = CLOCK_EXT;
  348. port->card = card;
  349. if(register_hdlc_device(dev)) {
  350. printk(KERN_ERR "pci200syn: unable to register hdlc "
  351. "device\n");
  352. port->card = NULL;
  353. pci200_pci_remove_one(pdev);
  354. return -ENOBUFS;
  355. }
  356. sca_init_sync_port(port); /* Set up SCA memory */
  357. printk(KERN_INFO "%s: PCI200SYN node %d\n",
  358. dev->name, port->phy_node);
  359. }
  360. sca_flush(card);
  361. return 0;
  362. }
  363. static struct pci_device_id pci200_pci_tbl[] __devinitdata = {
  364. { PCI_VENDOR_ID_GORAMO, PCI_DEVICE_ID_PCI200SYN, PCI_ANY_ID,
  365. PCI_ANY_ID, 0, 0, 0 },
  366. { 0, }
  367. };
  368. static struct pci_driver pci200_pci_driver = {
  369. .name = "PCI200SYN",
  370. .id_table = pci200_pci_tbl,
  371. .probe = pci200_pci_init_one,
  372. .remove = pci200_pci_remove_one,
  373. };
  374. static int __init pci200_init_module(void)
  375. {
  376. #ifdef MODULE
  377. printk(KERN_INFO "%s\n", version);
  378. #endif
  379. if (pci_clock_freq < 1000000 || pci_clock_freq > 80000000) {
  380. printk(KERN_ERR "pci200syn: Invalid PCI clock frequency\n");
  381. return -EINVAL;
  382. }
  383. return pci_module_init(&pci200_pci_driver);
  384. }
  385. static void __exit pci200_cleanup_module(void)
  386. {
  387. pci_unregister_driver(&pci200_pci_driver);
  388. }
  389. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  390. MODULE_DESCRIPTION("Goramo PCI200SYN serial port driver");
  391. MODULE_LICENSE("GPL v2");
  392. MODULE_DEVICE_TABLE(pci, pci200_pci_tbl);
  393. module_param(pci_clock_freq, int, 0444);
  394. MODULE_PARM_DESC(pci_clock_freq, "System PCI clock frequency in Hz");
  395. module_init(pci200_init_module);
  396. module_exit(pci200_cleanup_module);