via-velocity.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879
  1. /*
  2. * Copyright (c) 1996, 2003 VIA Networking Technologies, Inc.
  3. * All rights reserved.
  4. *
  5. * This software may be redistributed and/or modified under
  6. * the terms of the GNU General Public License as published by the Free
  7. * Software Foundation; either version 2 of the License, or
  8. * any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * File: via-velocity.h
  16. *
  17. * Purpose: Header file to define driver's private structures.
  18. *
  19. * Author: Chuang Liang-Shing, AJ Jiang
  20. *
  21. * Date: Jan 24, 2003
  22. */
  23. #ifndef VELOCITY_H
  24. #define VELOCITY_H
  25. #define VELOCITY_TX_CSUM_SUPPORT
  26. #define VELOCITY_NAME "via-velocity"
  27. #define VELOCITY_FULL_DRV_NAM "VIA Networking Velocity Family Gigabit Ethernet Adapter Driver"
  28. #define VELOCITY_VERSION "1.13"
  29. #define PKT_BUF_SZ 1540
  30. #define MAX_UNITS 8
  31. #define OPTION_DEFAULT { [0 ... MAX_UNITS-1] = -1}
  32. #define REV_ID_VT6110 (0)
  33. #define BYTE_REG_BITS_ON(x,p) do { writeb(readb((p))|(x),(p));} while (0)
  34. #define WORD_REG_BITS_ON(x,p) do { writew(readw((p))|(x),(p));} while (0)
  35. #define DWORD_REG_BITS_ON(x,p) do { writel(readl((p))|(x),(p));} while (0)
  36. #define BYTE_REG_BITS_IS_ON(x,p) (readb((p)) & (x))
  37. #define WORD_REG_BITS_IS_ON(x,p) (readw((p)) & (x))
  38. #define DWORD_REG_BITS_IS_ON(x,p) (readl((p)) & (x))
  39. #define BYTE_REG_BITS_OFF(x,p) do { writeb(readb((p)) & (~(x)),(p));} while (0)
  40. #define WORD_REG_BITS_OFF(x,p) do { writew(readw((p)) & (~(x)),(p));} while (0)
  41. #define DWORD_REG_BITS_OFF(x,p) do { writel(readl((p)) & (~(x)),(p));} while (0)
  42. #define BYTE_REG_BITS_SET(x,m,p) do { writeb( (readb((p)) & (~(m))) |(x),(p));} while (0)
  43. #define WORD_REG_BITS_SET(x,m,p) do { writew( (readw((p)) & (~(m))) |(x),(p));} while (0)
  44. #define DWORD_REG_BITS_SET(x,m,p) do { writel( (readl((p)) & (~(m)))|(x),(p));} while (0)
  45. #define VAR_USED(p) do {(p)=(p);} while (0)
  46. /*
  47. * Purpose: Structures for MAX RX/TX descriptors.
  48. */
  49. #define B_OWNED_BY_CHIP 1
  50. #define B_OWNED_BY_HOST 0
  51. /*
  52. * Bits in the RSR0 register
  53. */
  54. #define RSR_DETAG 0x0080
  55. #define RSR_SNTAG 0x0040
  56. #define RSR_RXER 0x0020
  57. #define RSR_RL 0x0010
  58. #define RSR_CE 0x0008
  59. #define RSR_FAE 0x0004
  60. #define RSR_CRC 0x0002
  61. #define RSR_VIDM 0x0001
  62. /*
  63. * Bits in the RSR1 register
  64. */
  65. #define RSR_RXOK 0x8000 // rx OK
  66. #define RSR_PFT 0x4000 // Perfect filtering address match
  67. #define RSR_MAR 0x2000 // MAC accept multicast address packet
  68. #define RSR_BAR 0x1000 // MAC accept broadcast address packet
  69. #define RSR_PHY 0x0800 // MAC accept physical address packet
  70. #define RSR_VTAG 0x0400 // 802.1p/1q tagging packet indicator
  71. #define RSR_STP 0x0200 // start of packet
  72. #define RSR_EDP 0x0100 // end of packet
  73. /*
  74. * Bits in the RSR1 register
  75. */
  76. #define RSR1_RXOK 0x80 // rx OK
  77. #define RSR1_PFT 0x40 // Perfect filtering address match
  78. #define RSR1_MAR 0x20 // MAC accept multicast address packet
  79. #define RSR1_BAR 0x10 // MAC accept broadcast address packet
  80. #define RSR1_PHY 0x08 // MAC accept physical address packet
  81. #define RSR1_VTAG 0x04 // 802.1p/1q tagging packet indicator
  82. #define RSR1_STP 0x02 // start of packet
  83. #define RSR1_EDP 0x01 // end of packet
  84. /*
  85. * Bits in the CSM register
  86. */
  87. #define CSM_IPOK 0x40 //IP Checkusm validatiaon ok
  88. #define CSM_TUPOK 0x20 //TCP/UDP Checkusm validatiaon ok
  89. #define CSM_FRAG 0x10 //Fragment IP datagram
  90. #define CSM_IPKT 0x04 //Received an IP packet
  91. #define CSM_TCPKT 0x02 //Received a TCP packet
  92. #define CSM_UDPKT 0x01 //Received a UDP packet
  93. /*
  94. * Bits in the TSR0 register
  95. */
  96. #define TSR0_ABT 0x0080 // Tx abort because of excessive collision
  97. #define TSR0_OWT 0x0040 // Jumbo frame Tx abort
  98. #define TSR0_OWC 0x0020 // Out of window collision
  99. #define TSR0_COLS 0x0010 // experience collision in this transmit event
  100. #define TSR0_NCR3 0x0008 // collision retry counter[3]
  101. #define TSR0_NCR2 0x0004 // collision retry counter[2]
  102. #define TSR0_NCR1 0x0002 // collision retry counter[1]
  103. #define TSR0_NCR0 0x0001 // collision retry counter[0]
  104. #define TSR0_TERR 0x8000 //
  105. #define TSR0_FDX 0x4000 // current transaction is serviced by full duplex mode
  106. #define TSR0_GMII 0x2000 // current transaction is serviced by GMII mode
  107. #define TSR0_LNKFL 0x1000 // packet serviced during link down
  108. #define TSR0_SHDN 0x0400 // shutdown case
  109. #define TSR0_CRS 0x0200 // carrier sense lost
  110. #define TSR0_CDH 0x0100 // AQE test fail (CD heartbeat)
  111. /*
  112. * Bits in the TSR1 register
  113. */
  114. #define TSR1_TERR 0x80 //
  115. #define TSR1_FDX 0x40 // current transaction is serviced by full duplex mode
  116. #define TSR1_GMII 0x20 // current transaction is serviced by GMII mode
  117. #define TSR1_LNKFL 0x10 // packet serviced during link down
  118. #define TSR1_SHDN 0x04 // shutdown case
  119. #define TSR1_CRS 0x02 // carrier sense lost
  120. #define TSR1_CDH 0x01 // AQE test fail (CD heartbeat)
  121. //
  122. // Bits in the TCR0 register
  123. //
  124. #define TCR0_TIC 0x80 // assert interrupt immediately while descriptor has been send complete
  125. #define TCR0_PIC 0x40 // priority interrupt request, INA# is issued over adaptive interrupt scheme
  126. #define TCR0_VETAG 0x20 // enable VLAN tag
  127. #define TCR0_IPCK 0x10 // request IP checksum calculation.
  128. #define TCR0_UDPCK 0x08 // request UDP checksum calculation.
  129. #define TCR0_TCPCK 0x04 // request TCP checksum calculation.
  130. #define TCR0_JMBO 0x02 // indicate a jumbo packet in GMAC side
  131. #define TCR0_CRC 0x01 // disable CRC generation
  132. #define TCPLS_NORMAL 3
  133. #define TCPLS_START 2
  134. #define TCPLS_END 1
  135. #define TCPLS_MED 0
  136. // max transmit or receive buffer size
  137. #define CB_RX_BUF_SIZE 2048UL // max buffer size
  138. // NOTE: must be multiple of 4
  139. #define CB_MAX_RD_NUM 512 // MAX # of RD
  140. #define CB_MAX_TD_NUM 256 // MAX # of TD
  141. #define CB_INIT_RD_NUM_3119 128 // init # of RD, for setup VT3119
  142. #define CB_INIT_TD_NUM_3119 64 // init # of TD, for setup VT3119
  143. #define CB_INIT_RD_NUM 128 // init # of RD, for setup default
  144. #define CB_INIT_TD_NUM 64 // init # of TD, for setup default
  145. // for 3119
  146. #define CB_TD_RING_NUM 4 // # of TD rings.
  147. #define CB_MAX_SEG_PER_PKT 7 // max data seg per packet (Tx)
  148. /*
  149. * If collisions excess 15 times , tx will abort, and
  150. * if tx fifo underflow, tx will fail
  151. * we should try to resend it
  152. */
  153. #define CB_MAX_TX_ABORT_RETRY 3
  154. /*
  155. * Receive descriptor
  156. */
  157. struct rdesc0 {
  158. u16 RSR; /* Receive status */
  159. u16 len:14; /* Received packet length */
  160. u16 reserved:1;
  161. u16 owner:1; /* Who owns this buffer ? */
  162. };
  163. struct rdesc1 {
  164. u16 PQTAG;
  165. u8 CSM;
  166. u8 IPKT;
  167. };
  168. struct rx_desc {
  169. struct rdesc0 rdesc0;
  170. struct rdesc1 rdesc1;
  171. u32 pa_low; /* Low 32 bit PCI address */
  172. u16 pa_high; /* Next 16 bit PCI address (48 total) */
  173. u16 len:15; /* Frame size */
  174. u16 inten:1; /* Enable interrupt */
  175. } __attribute__ ((__packed__));
  176. /*
  177. * Transmit descriptor
  178. */
  179. struct tdesc0 {
  180. u16 TSR; /* Transmit status register */
  181. u16 pktsize:14; /* Size of frame */
  182. u16 reserved:1;
  183. u16 owner:1; /* Who owns the buffer */
  184. };
  185. struct pqinf { /* Priority queue info */
  186. u16 VID:12;
  187. u16 CFI:1;
  188. u16 priority:3;
  189. } __attribute__ ((__packed__));
  190. struct tdesc1 {
  191. struct pqinf pqinf;
  192. u8 TCR;
  193. u8 TCPLS:2;
  194. u8 reserved:2;
  195. u8 CMDZ:4;
  196. } __attribute__ ((__packed__));
  197. struct td_buf {
  198. u32 pa_low;
  199. u16 pa_high;
  200. u16 bufsize:14;
  201. u16 reserved:1;
  202. u16 queue:1;
  203. } __attribute__ ((__packed__));
  204. struct tx_desc {
  205. struct tdesc0 tdesc0;
  206. struct tdesc1 tdesc1;
  207. struct td_buf td_buf[7];
  208. };
  209. struct velocity_rd_info {
  210. struct sk_buff *skb;
  211. dma_addr_t skb_dma;
  212. };
  213. /**
  214. * alloc_rd_info - allocate an rd info block
  215. *
  216. * Alocate and initialize a receive info structure used for keeping
  217. * track of kernel side information related to each receive
  218. * descriptor we are using
  219. */
  220. static inline struct velocity_rd_info *alloc_rd_info(void)
  221. {
  222. struct velocity_rd_info *ptr;
  223. if ((ptr = kmalloc(sizeof(struct velocity_rd_info), GFP_ATOMIC)) == NULL)
  224. return NULL;
  225. else {
  226. memset(ptr, 0, sizeof(struct velocity_rd_info));
  227. return ptr;
  228. }
  229. }
  230. /*
  231. * Used to track transmit side buffers.
  232. */
  233. struct velocity_td_info {
  234. struct sk_buff *skb;
  235. u8 *buf;
  236. int nskb_dma;
  237. dma_addr_t skb_dma[7];
  238. dma_addr_t buf_dma;
  239. };
  240. enum velocity_owner {
  241. OWNED_BY_HOST = 0,
  242. OWNED_BY_NIC = 1
  243. };
  244. /*
  245. * MAC registers and macros.
  246. */
  247. #define MCAM_SIZE 64
  248. #define VCAM_SIZE 64
  249. #define TX_QUEUE_NO 4
  250. #define MAX_HW_MIB_COUNTER 32
  251. #define VELOCITY_MIN_MTU (1514-14)
  252. #define VELOCITY_MAX_MTU (9000)
  253. /*
  254. * Registers in the MAC
  255. */
  256. #define MAC_REG_PAR 0x00 // physical address
  257. #define MAC_REG_RCR 0x06
  258. #define MAC_REG_TCR 0x07
  259. #define MAC_REG_CR0_SET 0x08
  260. #define MAC_REG_CR1_SET 0x09
  261. #define MAC_REG_CR2_SET 0x0A
  262. #define MAC_REG_CR3_SET 0x0B
  263. #define MAC_REG_CR0_CLR 0x0C
  264. #define MAC_REG_CR1_CLR 0x0D
  265. #define MAC_REG_CR2_CLR 0x0E
  266. #define MAC_REG_CR3_CLR 0x0F
  267. #define MAC_REG_MAR 0x10
  268. #define MAC_REG_CAM 0x10
  269. #define MAC_REG_DEC_BASE_HI 0x18
  270. #define MAC_REG_DBF_BASE_HI 0x1C
  271. #define MAC_REG_ISR_CTL 0x20
  272. #define MAC_REG_ISR_HOTMR 0x20
  273. #define MAC_REG_ISR_TSUPTHR 0x20
  274. #define MAC_REG_ISR_RSUPTHR 0x20
  275. #define MAC_REG_ISR_CTL1 0x21
  276. #define MAC_REG_TXE_SR 0x22
  277. #define MAC_REG_RXE_SR 0x23
  278. #define MAC_REG_ISR 0x24
  279. #define MAC_REG_ISR0 0x24
  280. #define MAC_REG_ISR1 0x25
  281. #define MAC_REG_ISR2 0x26
  282. #define MAC_REG_ISR3 0x27
  283. #define MAC_REG_IMR 0x28
  284. #define MAC_REG_IMR0 0x28
  285. #define MAC_REG_IMR1 0x29
  286. #define MAC_REG_IMR2 0x2A
  287. #define MAC_REG_IMR3 0x2B
  288. #define MAC_REG_TDCSR_SET 0x30
  289. #define MAC_REG_RDCSR_SET 0x32
  290. #define MAC_REG_TDCSR_CLR 0x34
  291. #define MAC_REG_RDCSR_CLR 0x36
  292. #define MAC_REG_RDBASE_LO 0x38
  293. #define MAC_REG_RDINDX 0x3C
  294. #define MAC_REG_TDBASE_LO 0x40
  295. #define MAC_REG_RDCSIZE 0x50
  296. #define MAC_REG_TDCSIZE 0x52
  297. #define MAC_REG_TDINDX 0x54
  298. #define MAC_REG_TDIDX0 0x54
  299. #define MAC_REG_TDIDX1 0x56
  300. #define MAC_REG_TDIDX2 0x58
  301. #define MAC_REG_TDIDX3 0x5A
  302. #define MAC_REG_PAUSE_TIMER 0x5C
  303. #define MAC_REG_RBRDU 0x5E
  304. #define MAC_REG_FIFO_TEST0 0x60
  305. #define MAC_REG_FIFO_TEST1 0x64
  306. #define MAC_REG_CAMADDR 0x68
  307. #define MAC_REG_CAMCR 0x69
  308. #define MAC_REG_GFTEST 0x6A
  309. #define MAC_REG_FTSTCMD 0x6B
  310. #define MAC_REG_MIICFG 0x6C
  311. #define MAC_REG_MIISR 0x6D
  312. #define MAC_REG_PHYSR0 0x6E
  313. #define MAC_REG_PHYSR1 0x6F
  314. #define MAC_REG_MIICR 0x70
  315. #define MAC_REG_MIIADR 0x71
  316. #define MAC_REG_MIIDATA 0x72
  317. #define MAC_REG_SOFT_TIMER0 0x74
  318. #define MAC_REG_SOFT_TIMER1 0x76
  319. #define MAC_REG_CFGA 0x78
  320. #define MAC_REG_CFGB 0x79
  321. #define MAC_REG_CFGC 0x7A
  322. #define MAC_REG_CFGD 0x7B
  323. #define MAC_REG_DCFG0 0x7C
  324. #define MAC_REG_DCFG1 0x7D
  325. #define MAC_REG_MCFG0 0x7E
  326. #define MAC_REG_MCFG1 0x7F
  327. #define MAC_REG_TBIST 0x80
  328. #define MAC_REG_RBIST 0x81
  329. #define MAC_REG_PMCC 0x82
  330. #define MAC_REG_STICKHW 0x83
  331. #define MAC_REG_MIBCR 0x84
  332. #define MAC_REG_EERSV 0x85
  333. #define MAC_REG_REVID 0x86
  334. #define MAC_REG_MIBREAD 0x88
  335. #define MAC_REG_BPMA 0x8C
  336. #define MAC_REG_EEWR_DATA 0x8C
  337. #define MAC_REG_BPMD_WR 0x8F
  338. #define MAC_REG_BPCMD 0x90
  339. #define MAC_REG_BPMD_RD 0x91
  340. #define MAC_REG_EECHKSUM 0x92
  341. #define MAC_REG_EECSR 0x93
  342. #define MAC_REG_EERD_DATA 0x94
  343. #define MAC_REG_EADDR 0x96
  344. #define MAC_REG_EMBCMD 0x97
  345. #define MAC_REG_JMPSR0 0x98
  346. #define MAC_REG_JMPSR1 0x99
  347. #define MAC_REG_JMPSR2 0x9A
  348. #define MAC_REG_JMPSR3 0x9B
  349. #define MAC_REG_CHIPGSR 0x9C
  350. #define MAC_REG_TESTCFG 0x9D
  351. #define MAC_REG_DEBUG 0x9E
  352. #define MAC_REG_CHIPGCR 0x9F
  353. #define MAC_REG_WOLCR0_SET 0xA0
  354. #define MAC_REG_WOLCR1_SET 0xA1
  355. #define MAC_REG_PWCFG_SET 0xA2
  356. #define MAC_REG_WOLCFG_SET 0xA3
  357. #define MAC_REG_WOLCR0_CLR 0xA4
  358. #define MAC_REG_WOLCR1_CLR 0xA5
  359. #define MAC_REG_PWCFG_CLR 0xA6
  360. #define MAC_REG_WOLCFG_CLR 0xA7
  361. #define MAC_REG_WOLSR0_SET 0xA8
  362. #define MAC_REG_WOLSR1_SET 0xA9
  363. #define MAC_REG_WOLSR0_CLR 0xAC
  364. #define MAC_REG_WOLSR1_CLR 0xAD
  365. #define MAC_REG_PATRN_CRC0 0xB0
  366. #define MAC_REG_PATRN_CRC1 0xB2
  367. #define MAC_REG_PATRN_CRC2 0xB4
  368. #define MAC_REG_PATRN_CRC3 0xB6
  369. #define MAC_REG_PATRN_CRC4 0xB8
  370. #define MAC_REG_PATRN_CRC5 0xBA
  371. #define MAC_REG_PATRN_CRC6 0xBC
  372. #define MAC_REG_PATRN_CRC7 0xBE
  373. #define MAC_REG_BYTEMSK0_0 0xC0
  374. #define MAC_REG_BYTEMSK0_1 0xC4
  375. #define MAC_REG_BYTEMSK0_2 0xC8
  376. #define MAC_REG_BYTEMSK0_3 0xCC
  377. #define MAC_REG_BYTEMSK1_0 0xD0
  378. #define MAC_REG_BYTEMSK1_1 0xD4
  379. #define MAC_REG_BYTEMSK1_2 0xD8
  380. #define MAC_REG_BYTEMSK1_3 0xDC
  381. #define MAC_REG_BYTEMSK2_0 0xE0
  382. #define MAC_REG_BYTEMSK2_1 0xE4
  383. #define MAC_REG_BYTEMSK2_2 0xE8
  384. #define MAC_REG_BYTEMSK2_3 0xEC
  385. #define MAC_REG_BYTEMSK3_0 0xF0
  386. #define MAC_REG_BYTEMSK3_1 0xF4
  387. #define MAC_REG_BYTEMSK3_2 0xF8
  388. #define MAC_REG_BYTEMSK3_3 0xFC
  389. /*
  390. * Bits in the RCR register
  391. */
  392. #define RCR_AS 0x80
  393. #define RCR_AP 0x40
  394. #define RCR_AL 0x20
  395. #define RCR_PROM 0x10
  396. #define RCR_AB 0x08
  397. #define RCR_AM 0x04
  398. #define RCR_AR 0x02
  399. #define RCR_SEP 0x01
  400. /*
  401. * Bits in the TCR register
  402. */
  403. #define TCR_TB2BDIS 0x80
  404. #define TCR_COLTMC1 0x08
  405. #define TCR_COLTMC0 0x04
  406. #define TCR_LB1 0x02 /* loopback[1] */
  407. #define TCR_LB0 0x01 /* loopback[0] */
  408. /*
  409. * Bits in the CR0 register
  410. */
  411. #define CR0_TXON 0x00000008UL
  412. #define CR0_RXON 0x00000004UL
  413. #define CR0_STOP 0x00000002UL /* stop MAC, default = 1 */
  414. #define CR0_STRT 0x00000001UL /* start MAC */
  415. #define CR0_SFRST 0x00008000UL /* software reset */
  416. #define CR0_TM1EN 0x00004000UL
  417. #define CR0_TM0EN 0x00002000UL
  418. #define CR0_DPOLL 0x00000800UL /* disable rx/tx auto polling */
  419. #define CR0_DISAU 0x00000100UL
  420. #define CR0_XONEN 0x00800000UL
  421. #define CR0_FDXTFCEN 0x00400000UL /* full-duplex TX flow control enable */
  422. #define CR0_FDXRFCEN 0x00200000UL /* full-duplex RX flow control enable */
  423. #define CR0_HDXFCEN 0x00100000UL /* half-duplex flow control enable */
  424. #define CR0_XHITH1 0x00080000UL /* TX XON high threshold 1 */
  425. #define CR0_XHITH0 0x00040000UL /* TX XON high threshold 0 */
  426. #define CR0_XLTH1 0x00020000UL /* TX pause frame low threshold 1 */
  427. #define CR0_XLTH0 0x00010000UL /* TX pause frame low threshold 0 */
  428. #define CR0_GSPRST 0x80000000UL
  429. #define CR0_FORSRST 0x40000000UL
  430. #define CR0_FPHYRST 0x20000000UL
  431. #define CR0_DIAG 0x10000000UL
  432. #define CR0_INTPCTL 0x04000000UL
  433. #define CR0_GINTMSK1 0x02000000UL
  434. #define CR0_GINTMSK0 0x01000000UL
  435. /*
  436. * Bits in the CR1 register
  437. */
  438. #define CR1_SFRST 0x80 /* software reset */
  439. #define CR1_TM1EN 0x40
  440. #define CR1_TM0EN 0x20
  441. #define CR1_DPOLL 0x08 /* disable rx/tx auto polling */
  442. #define CR1_DISAU 0x01
  443. /*
  444. * Bits in the CR2 register
  445. */
  446. #define CR2_XONEN 0x80
  447. #define CR2_FDXTFCEN 0x40 /* full-duplex TX flow control enable */
  448. #define CR2_FDXRFCEN 0x20 /* full-duplex RX flow control enable */
  449. #define CR2_HDXFCEN 0x10 /* half-duplex flow control enable */
  450. #define CR2_XHITH1 0x08 /* TX XON high threshold 1 */
  451. #define CR2_XHITH0 0x04 /* TX XON high threshold 0 */
  452. #define CR2_XLTH1 0x02 /* TX pause frame low threshold 1 */
  453. #define CR2_XLTH0 0x01 /* TX pause frame low threshold 0 */
  454. /*
  455. * Bits in the CR3 register
  456. */
  457. #define CR3_GSPRST 0x80
  458. #define CR3_FORSRST 0x40
  459. #define CR3_FPHYRST 0x20
  460. #define CR3_DIAG 0x10
  461. #define CR3_INTPCTL 0x04
  462. #define CR3_GINTMSK1 0x02
  463. #define CR3_GINTMSK0 0x01
  464. #define ISRCTL_UDPINT 0x8000
  465. #define ISRCTL_TSUPDIS 0x4000
  466. #define ISRCTL_RSUPDIS 0x2000
  467. #define ISRCTL_PMSK1 0x1000
  468. #define ISRCTL_PMSK0 0x0800
  469. #define ISRCTL_INTPD 0x0400
  470. #define ISRCTL_HCRLD 0x0200
  471. #define ISRCTL_SCRLD 0x0100
  472. /*
  473. * Bits in the ISR_CTL1 register
  474. */
  475. #define ISRCTL1_UDPINT 0x80
  476. #define ISRCTL1_TSUPDIS 0x40
  477. #define ISRCTL1_RSUPDIS 0x20
  478. #define ISRCTL1_PMSK1 0x10
  479. #define ISRCTL1_PMSK0 0x08
  480. #define ISRCTL1_INTPD 0x04
  481. #define ISRCTL1_HCRLD 0x02
  482. #define ISRCTL1_SCRLD 0x01
  483. /*
  484. * Bits in the TXE_SR register
  485. */
  486. #define TXESR_TFDBS 0x08
  487. #define TXESR_TDWBS 0x04
  488. #define TXESR_TDRBS 0x02
  489. #define TXESR_TDSTR 0x01
  490. /*
  491. * Bits in the RXE_SR register
  492. */
  493. #define RXESR_RFDBS 0x08
  494. #define RXESR_RDWBS 0x04
  495. #define RXESR_RDRBS 0x02
  496. #define RXESR_RDSTR 0x01
  497. /*
  498. * Bits in the ISR register
  499. */
  500. #define ISR_ISR3 0x80000000UL
  501. #define ISR_ISR2 0x40000000UL
  502. #define ISR_ISR1 0x20000000UL
  503. #define ISR_ISR0 0x10000000UL
  504. #define ISR_TXSTLI 0x02000000UL
  505. #define ISR_RXSTLI 0x01000000UL
  506. #define ISR_HFLD 0x00800000UL
  507. #define ISR_UDPI 0x00400000UL
  508. #define ISR_MIBFI 0x00200000UL
  509. #define ISR_SHDNI 0x00100000UL
  510. #define ISR_PHYI 0x00080000UL
  511. #define ISR_PWEI 0x00040000UL
  512. #define ISR_TMR1I 0x00020000UL
  513. #define ISR_TMR0I 0x00010000UL
  514. #define ISR_SRCI 0x00008000UL
  515. #define ISR_LSTPEI 0x00004000UL
  516. #define ISR_LSTEI 0x00002000UL
  517. #define ISR_OVFI 0x00001000UL
  518. #define ISR_FLONI 0x00000800UL
  519. #define ISR_RACEI 0x00000400UL
  520. #define ISR_TXWB1I 0x00000200UL
  521. #define ISR_TXWB0I 0x00000100UL
  522. #define ISR_PTX3I 0x00000080UL
  523. #define ISR_PTX2I 0x00000040UL
  524. #define ISR_PTX1I 0x00000020UL
  525. #define ISR_PTX0I 0x00000010UL
  526. #define ISR_PTXI 0x00000008UL
  527. #define ISR_PRXI 0x00000004UL
  528. #define ISR_PPTXI 0x00000002UL
  529. #define ISR_PPRXI 0x00000001UL
  530. /*
  531. * Bits in the IMR register
  532. */
  533. #define IMR_TXSTLM 0x02000000UL
  534. #define IMR_UDPIM 0x00400000UL
  535. #define IMR_MIBFIM 0x00200000UL
  536. #define IMR_SHDNIM 0x00100000UL
  537. #define IMR_PHYIM 0x00080000UL
  538. #define IMR_PWEIM 0x00040000UL
  539. #define IMR_TMR1IM 0x00020000UL
  540. #define IMR_TMR0IM 0x00010000UL
  541. #define IMR_SRCIM 0x00008000UL
  542. #define IMR_LSTPEIM 0x00004000UL
  543. #define IMR_LSTEIM 0x00002000UL
  544. #define IMR_OVFIM 0x00001000UL
  545. #define IMR_FLONIM 0x00000800UL
  546. #define IMR_RACEIM 0x00000400UL
  547. #define IMR_TXWB1IM 0x00000200UL
  548. #define IMR_TXWB0IM 0x00000100UL
  549. #define IMR_PTX3IM 0x00000080UL
  550. #define IMR_PTX2IM 0x00000040UL
  551. #define IMR_PTX1IM 0x00000020UL
  552. #define IMR_PTX0IM 0x00000010UL
  553. #define IMR_PTXIM 0x00000008UL
  554. #define IMR_PRXIM 0x00000004UL
  555. #define IMR_PPTXIM 0x00000002UL
  556. #define IMR_PPRXIM 0x00000001UL
  557. /* 0x0013FB0FUL = initial value of IMR */
  558. #define INT_MASK_DEF (IMR_PPTXIM|IMR_PPRXIM|IMR_PTXIM|IMR_PRXIM|\
  559. IMR_PWEIM|IMR_TXWB0IM|IMR_TXWB1IM|IMR_FLONIM|\
  560. IMR_OVFIM|IMR_LSTEIM|IMR_LSTPEIM|IMR_SRCIM|IMR_MIBFIM|\
  561. IMR_SHDNIM|IMR_TMR1IM|IMR_TMR0IM|IMR_TXSTLM)
  562. /*
  563. * Bits in the TDCSR0/1, RDCSR0 register
  564. */
  565. #define TRDCSR_DEAD 0x0008
  566. #define TRDCSR_WAK 0x0004
  567. #define TRDCSR_ACT 0x0002
  568. #define TRDCSR_RUN 0x0001
  569. /*
  570. * Bits in the CAMADDR register
  571. */
  572. #define CAMADDR_CAMEN 0x80
  573. #define CAMADDR_VCAMSL 0x40
  574. /*
  575. * Bits in the CAMCR register
  576. */
  577. #define CAMCR_PS1 0x80
  578. #define CAMCR_PS0 0x40
  579. #define CAMCR_AITRPKT 0x20
  580. #define CAMCR_AITR16 0x10
  581. #define CAMCR_CAMRD 0x08
  582. #define CAMCR_CAMWR 0x04
  583. #define CAMCR_PS_CAM_MASK 0x40
  584. #define CAMCR_PS_CAM_DATA 0x80
  585. #define CAMCR_PS_MAR 0x00
  586. /*
  587. * Bits in the MIICFG register
  588. */
  589. #define MIICFG_MPO1 0x80
  590. #define MIICFG_MPO0 0x40
  591. #define MIICFG_MFDC 0x20
  592. /*
  593. * Bits in the MIISR register
  594. */
  595. #define MIISR_MIDLE 0x80
  596. /*
  597. * Bits in the PHYSR0 register
  598. */
  599. #define PHYSR0_PHYRST 0x80
  600. #define PHYSR0_LINKGD 0x40
  601. #define PHYSR0_FDPX 0x10
  602. #define PHYSR0_SPDG 0x08
  603. #define PHYSR0_SPD10 0x04
  604. #define PHYSR0_RXFLC 0x02
  605. #define PHYSR0_TXFLC 0x01
  606. /*
  607. * Bits in the PHYSR1 register
  608. */
  609. #define PHYSR1_PHYTBI 0x01
  610. /*
  611. * Bits in the MIICR register
  612. */
  613. #define MIICR_MAUTO 0x80
  614. #define MIICR_RCMD 0x40
  615. #define MIICR_WCMD 0x20
  616. #define MIICR_MDPM 0x10
  617. #define MIICR_MOUT 0x08
  618. #define MIICR_MDO 0x04
  619. #define MIICR_MDI 0x02
  620. #define MIICR_MDC 0x01
  621. /*
  622. * Bits in the MIIADR register
  623. */
  624. #define MIIADR_SWMPL 0x80
  625. /*
  626. * Bits in the CFGA register
  627. */
  628. #define CFGA_PMHCTG 0x08
  629. #define CFGA_GPIO1PD 0x04
  630. #define CFGA_ABSHDN 0x02
  631. #define CFGA_PACPI 0x01
  632. /*
  633. * Bits in the CFGB register
  634. */
  635. #define CFGB_GTCKOPT 0x80
  636. #define CFGB_MIIOPT 0x40
  637. #define CFGB_CRSEOPT 0x20
  638. #define CFGB_OFSET 0x10
  639. #define CFGB_CRANDOM 0x08
  640. #define CFGB_CAP 0x04
  641. #define CFGB_MBA 0x02
  642. #define CFGB_BAKOPT 0x01
  643. /*
  644. * Bits in the CFGC register
  645. */
  646. #define CFGC_EELOAD 0x80
  647. #define CFGC_BROPT 0x40
  648. #define CFGC_DLYEN 0x20
  649. #define CFGC_DTSEL 0x10
  650. #define CFGC_BTSEL 0x08
  651. #define CFGC_BPS2 0x04 /* bootrom select[2] */
  652. #define CFGC_BPS1 0x02 /* bootrom select[1] */
  653. #define CFGC_BPS0 0x01 /* bootrom select[0] */
  654. /*
  655. * Bits in the CFGD register
  656. */
  657. #define CFGD_IODIS 0x80
  658. #define CFGD_MSLVDACEN 0x40
  659. #define CFGD_CFGDACEN 0x20
  660. #define CFGD_PCI64EN 0x10
  661. #define CFGD_HTMRL4 0x08
  662. /*
  663. * Bits in the DCFG1 register
  664. */
  665. #define DCFG_XMWI 0x8000
  666. #define DCFG_XMRM 0x4000
  667. #define DCFG_XMRL 0x2000
  668. #define DCFG_PERDIS 0x1000
  669. #define DCFG_MRWAIT 0x0400
  670. #define DCFG_MWWAIT 0x0200
  671. #define DCFG_LATMEN 0x0100
  672. /*
  673. * Bits in the MCFG0 register
  674. */
  675. #define MCFG_RXARB 0x0080
  676. #define MCFG_RFT1 0x0020
  677. #define MCFG_RFT0 0x0010
  678. #define MCFG_LOWTHOPT 0x0008
  679. #define MCFG_PQEN 0x0004
  680. #define MCFG_RTGOPT 0x0002
  681. #define MCFG_VIDFR 0x0001
  682. /*
  683. * Bits in the MCFG1 register
  684. */
  685. #define MCFG_TXARB 0x8000
  686. #define MCFG_TXQBK1 0x0800
  687. #define MCFG_TXQBK0 0x0400
  688. #define MCFG_TXQNOBK 0x0200
  689. #define MCFG_SNAPOPT 0x0100
  690. /*
  691. * Bits in the PMCC register
  692. */
  693. #define PMCC_DSI 0x80
  694. #define PMCC_D2_DIS 0x40
  695. #define PMCC_D1_DIS 0x20
  696. #define PMCC_D3C_EN 0x10
  697. #define PMCC_D3H_EN 0x08
  698. #define PMCC_D2_EN 0x04
  699. #define PMCC_D1_EN 0x02
  700. #define PMCC_D0_EN 0x01
  701. /*
  702. * Bits in STICKHW
  703. */
  704. #define STICKHW_SWPTAG 0x10
  705. #define STICKHW_WOLSR 0x08
  706. #define STICKHW_WOLEN 0x04
  707. #define STICKHW_DS1 0x02 /* R/W by software/cfg cycle */
  708. #define STICKHW_DS0 0x01 /* suspend well DS write port */
  709. /*
  710. * Bits in the MIBCR register
  711. */
  712. #define MIBCR_MIBISTOK 0x80
  713. #define MIBCR_MIBISTGO 0x40
  714. #define MIBCR_MIBINC 0x20
  715. #define MIBCR_MIBHI 0x10
  716. #define MIBCR_MIBFRZ 0x08
  717. #define MIBCR_MIBFLSH 0x04
  718. #define MIBCR_MPTRINI 0x02
  719. #define MIBCR_MIBCLR 0x01
  720. /*
  721. * Bits in the EERSV register
  722. */
  723. #define EERSV_BOOT_RPL ((u8) 0x01) /* Boot method selection for VT6110 */
  724. #define EERSV_BOOT_MASK ((u8) 0x06)
  725. #define EERSV_BOOT_INT19 ((u8) 0x00)
  726. #define EERSV_BOOT_INT18 ((u8) 0x02)
  727. #define EERSV_BOOT_LOCAL ((u8) 0x04)
  728. #define EERSV_BOOT_BEV ((u8) 0x06)
  729. /*
  730. * Bits in BPCMD
  731. */
  732. #define BPCMD_BPDNE 0x80
  733. #define BPCMD_EBPWR 0x02
  734. #define BPCMD_EBPRD 0x01
  735. /*
  736. * Bits in the EECSR register
  737. */
  738. #define EECSR_EMBP 0x40 /* eeprom embeded programming */
  739. #define EECSR_RELOAD 0x20 /* eeprom content reload */
  740. #define EECSR_DPM 0x10 /* eeprom direct programming */
  741. #define EECSR_ECS 0x08 /* eeprom CS pin */
  742. #define EECSR_ECK 0x04 /* eeprom CK pin */
  743. #define EECSR_EDI 0x02 /* eeprom DI pin */
  744. #define EECSR_EDO 0x01 /* eeprom DO pin */
  745. /*
  746. * Bits in the EMBCMD register
  747. */
  748. #define EMBCMD_EDONE 0x80
  749. #define EMBCMD_EWDIS 0x08
  750. #define EMBCMD_EWEN 0x04
  751. #define EMBCMD_EWR 0x02
  752. #define EMBCMD_ERD 0x01
  753. /*
  754. * Bits in TESTCFG register
  755. */
  756. #define TESTCFG_HBDIS 0x80
  757. /*
  758. * Bits in CHIPGCR register
  759. */
  760. #define CHIPGCR_FCGMII 0x80
  761. #define CHIPGCR_FCFDX 0x40
  762. #define CHIPGCR_FCRESV 0x20
  763. #define CHIPGCR_FCMODE 0x10
  764. #define CHIPGCR_LPSOPT 0x08
  765. #define CHIPGCR_TM1US 0x04
  766. #define CHIPGCR_TM0US 0x02
  767. #define CHIPGCR_PHYINTEN 0x01
  768. /*
  769. * Bits in WOLCR0
  770. */
  771. #define WOLCR_MSWOLEN7 0x0080 /* enable pattern match filtering */
  772. #define WOLCR_MSWOLEN6 0x0040
  773. #define WOLCR_MSWOLEN5 0x0020
  774. #define WOLCR_MSWOLEN4 0x0010
  775. #define WOLCR_MSWOLEN3 0x0008
  776. #define WOLCR_MSWOLEN2 0x0004
  777. #define WOLCR_MSWOLEN1 0x0002
  778. #define WOLCR_MSWOLEN0 0x0001
  779. #define WOLCR_ARP_EN 0x0001
  780. /*
  781. * Bits in WOLCR1
  782. */
  783. #define WOLCR_LINKOFF_EN 0x0800 /* link off detected enable */
  784. #define WOLCR_LINKON_EN 0x0400 /* link on detected enable */
  785. #define WOLCR_MAGIC_EN 0x0200 /* magic packet filter enable */
  786. #define WOLCR_UNICAST_EN 0x0100 /* unicast filter enable */
  787. /*
  788. * Bits in PWCFG
  789. */
  790. #define PWCFG_PHYPWOPT 0x80 /* internal MII I/F timing */
  791. #define PWCFG_PCISTICK 0x40 /* PCI sticky R/W enable */
  792. #define PWCFG_WOLTYPE 0x20 /* pulse(1) or button (0) */
  793. #define PWCFG_LEGCY_WOL 0x10
  794. #define PWCFG_PMCSR_PME_SR 0x08
  795. #define PWCFG_PMCSR_PME_EN 0x04 /* control by PCISTICK */
  796. #define PWCFG_LEGACY_WOLSR 0x02 /* Legacy WOL_SR shadow */
  797. #define PWCFG_LEGACY_WOLEN 0x01 /* Legacy WOL_EN shadow */
  798. /*
  799. * Bits in WOLCFG
  800. */
  801. #define WOLCFG_PMEOVR 0x80 /* for legacy use, force PMEEN always */
  802. #define WOLCFG_SAM 0x20 /* accept multicast case reset, default=0 */
  803. #define WOLCFG_SAB 0x10 /* accept broadcast case reset, default=0 */
  804. #define WOLCFG_SMIIACC 0x08 /* ?? */
  805. #define WOLCFG_SGENWH 0x02
  806. #define WOLCFG_PHYINTEN 0x01 /* 0:PHYINT trigger enable, 1:use internal MII
  807. to report status change */
  808. /*
  809. * Bits in WOLSR1
  810. */
  811. #define WOLSR_LINKOFF_INT 0x0800
  812. #define WOLSR_LINKON_INT 0x0400
  813. #define WOLSR_MAGIC_INT 0x0200
  814. #define WOLSR_UNICAST_INT 0x0100
  815. /*
  816. * Ethernet address filter type
  817. */
  818. #define PKT_TYPE_NONE 0x0000 /* Turn off receiver */
  819. #define PKT_TYPE_DIRECTED 0x0001 /* obselete, directed address is always accepted */
  820. #define PKT_TYPE_MULTICAST 0x0002
  821. #define PKT_TYPE_ALL_MULTICAST 0x0004
  822. #define PKT_TYPE_BROADCAST 0x0008
  823. #define PKT_TYPE_PROMISCUOUS 0x0020
  824. #define PKT_TYPE_LONG 0x2000 /* NOTE.... the definition of LONG is >2048 bytes in our chip */
  825. #define PKT_TYPE_RUNT 0x4000
  826. #define PKT_TYPE_ERROR 0x8000 /* Accept error packets, e.g. CRC error */
  827. /*
  828. * Loopback mode
  829. */
  830. #define MAC_LB_NONE 0x00
  831. #define MAC_LB_INTERNAL 0x01
  832. #define MAC_LB_EXTERNAL 0x02
  833. /*
  834. * Enabled mask value of irq
  835. */
  836. #if defined(_SIM)
  837. #define IMR_MASK_VALUE 0x0033FF0FUL /* initial value of IMR
  838. set IMR0 to 0x0F according to spec */
  839. #else
  840. #define IMR_MASK_VALUE 0x0013FB0FUL /* initial value of IMR
  841. ignore MIBFI,RACEI to
  842. reduce intr. frequency
  843. NOTE.... do not enable NoBuf int mask at driver driver
  844. when (1) NoBuf -> RxThreshold = SF
  845. (2) OK -> RxThreshold = original value
  846. */
  847. #endif
  848. /*
  849. * Revision id
  850. */
  851. #define REV_ID_VT3119_A0 0x00
  852. #define REV_ID_VT3119_A1 0x01
  853. #define REV_ID_VT3216_A0 0x10
  854. /*
  855. * Max time out delay time
  856. */
  857. #define W_MAX_TIMEOUT 0x0FFFU
  858. /*
  859. * MAC registers as a structure. Cannot be directly accessed this
  860. * way but generates offsets for readl/writel() calls
  861. */
  862. struct mac_regs {
  863. volatile u8 PAR[6]; /* 0x00 */
  864. volatile u8 RCR;
  865. volatile u8 TCR;
  866. volatile u32 CR0Set; /* 0x08 */
  867. volatile u32 CR0Clr; /* 0x0C */
  868. volatile u8 MARCAM[8]; /* 0x10 */
  869. volatile u32 DecBaseHi; /* 0x18 */
  870. volatile u16 DbfBaseHi; /* 0x1C */
  871. volatile u16 reserved_1E;
  872. volatile u16 ISRCTL; /* 0x20 */
  873. volatile u8 TXESR;
  874. volatile u8 RXESR;
  875. volatile u32 ISR; /* 0x24 */
  876. volatile u32 IMR;
  877. volatile u32 TDStatusPort; /* 0x2C */
  878. volatile u16 TDCSRSet; /* 0x30 */
  879. volatile u8 RDCSRSet;
  880. volatile u8 reserved_33;
  881. volatile u16 TDCSRClr;
  882. volatile u8 RDCSRClr;
  883. volatile u8 reserved_37;
  884. volatile u32 RDBaseLo; /* 0x38 */
  885. volatile u16 RDIdx; /* 0x3C */
  886. volatile u16 reserved_3E;
  887. volatile u32 TDBaseLo[4]; /* 0x40 */
  888. volatile u16 RDCSize; /* 0x50 */
  889. volatile u16 TDCSize; /* 0x52 */
  890. volatile u16 TDIdx[4]; /* 0x54 */
  891. volatile u16 tx_pause_timer; /* 0x5C */
  892. volatile u16 RBRDU; /* 0x5E */
  893. volatile u32 FIFOTest0; /* 0x60 */
  894. volatile u32 FIFOTest1; /* 0x64 */
  895. volatile u8 CAMADDR; /* 0x68 */
  896. volatile u8 CAMCR; /* 0x69 */
  897. volatile u8 GFTEST; /* 0x6A */
  898. volatile u8 FTSTCMD; /* 0x6B */
  899. volatile u8 MIICFG; /* 0x6C */
  900. volatile u8 MIISR;
  901. volatile u8 PHYSR0;
  902. volatile u8 PHYSR1;
  903. volatile u8 MIICR;
  904. volatile u8 MIIADR;
  905. volatile u16 MIIDATA;
  906. volatile u16 SoftTimer0; /* 0x74 */
  907. volatile u16 SoftTimer1;
  908. volatile u8 CFGA; /* 0x78 */
  909. volatile u8 CFGB;
  910. volatile u8 CFGC;
  911. volatile u8 CFGD;
  912. volatile u16 DCFG; /* 0x7C */
  913. volatile u16 MCFG;
  914. volatile u8 TBIST; /* 0x80 */
  915. volatile u8 RBIST;
  916. volatile u8 PMCPORT;
  917. volatile u8 STICKHW;
  918. volatile u8 MIBCR; /* 0x84 */
  919. volatile u8 reserved_85;
  920. volatile u8 rev_id;
  921. volatile u8 PORSTS;
  922. volatile u32 MIBData; /* 0x88 */
  923. volatile u16 EEWrData;
  924. volatile u8 reserved_8E;
  925. volatile u8 BPMDWr;
  926. volatile u8 BPCMD;
  927. volatile u8 BPMDRd;
  928. volatile u8 EECHKSUM; /* 0x92 */
  929. volatile u8 EECSR;
  930. volatile u16 EERdData; /* 0x94 */
  931. volatile u8 EADDR;
  932. volatile u8 EMBCMD;
  933. volatile u8 JMPSR0; /* 0x98 */
  934. volatile u8 JMPSR1;
  935. volatile u8 JMPSR2;
  936. volatile u8 JMPSR3;
  937. volatile u8 CHIPGSR; /* 0x9C */
  938. volatile u8 TESTCFG;
  939. volatile u8 DEBUG;
  940. volatile u8 CHIPGCR;
  941. volatile u16 WOLCRSet; /* 0xA0 */
  942. volatile u8 PWCFGSet;
  943. volatile u8 WOLCFGSet;
  944. volatile u16 WOLCRClr; /* 0xA4 */
  945. volatile u8 PWCFGCLR;
  946. volatile u8 WOLCFGClr;
  947. volatile u16 WOLSRSet; /* 0xA8 */
  948. volatile u16 reserved_AA;
  949. volatile u16 WOLSRClr; /* 0xAC */
  950. volatile u16 reserved_AE;
  951. volatile u16 PatternCRC[8]; /* 0xB0 */
  952. volatile u32 ByteMask[4][4]; /* 0xC0 */
  953. } __attribute__ ((__packed__));
  954. enum hw_mib {
  955. HW_MIB_ifRxAllPkts = 0,
  956. HW_MIB_ifRxOkPkts,
  957. HW_MIB_ifTxOkPkts,
  958. HW_MIB_ifRxErrorPkts,
  959. HW_MIB_ifRxRuntOkPkt,
  960. HW_MIB_ifRxRuntErrPkt,
  961. HW_MIB_ifRx64Pkts,
  962. HW_MIB_ifTx64Pkts,
  963. HW_MIB_ifRx65To127Pkts,
  964. HW_MIB_ifTx65To127Pkts,
  965. HW_MIB_ifRx128To255Pkts,
  966. HW_MIB_ifTx128To255Pkts,
  967. HW_MIB_ifRx256To511Pkts,
  968. HW_MIB_ifTx256To511Pkts,
  969. HW_MIB_ifRx512To1023Pkts,
  970. HW_MIB_ifTx512To1023Pkts,
  971. HW_MIB_ifRx1024To1518Pkts,
  972. HW_MIB_ifTx1024To1518Pkts,
  973. HW_MIB_ifTxEtherCollisions,
  974. HW_MIB_ifRxPktCRCE,
  975. HW_MIB_ifRxJumboPkts,
  976. HW_MIB_ifTxJumboPkts,
  977. HW_MIB_ifRxMacControlFrames,
  978. HW_MIB_ifTxMacControlFrames,
  979. HW_MIB_ifRxPktFAE,
  980. HW_MIB_ifRxLongOkPkt,
  981. HW_MIB_ifRxLongPktErrPkt,
  982. HW_MIB_ifTXSQEErrors,
  983. HW_MIB_ifRxNobuf,
  984. HW_MIB_ifRxSymbolErrors,
  985. HW_MIB_ifInRangeLengthErrors,
  986. HW_MIB_ifLateCollisions,
  987. HW_MIB_SIZE
  988. };
  989. enum chip_type {
  990. CHIP_TYPE_VT6110 = 1,
  991. };
  992. struct velocity_info_tbl {
  993. enum chip_type chip_id;
  994. char *name;
  995. int io_size;
  996. int txqueue;
  997. u32 flags;
  998. };
  999. #define mac_hw_mibs_init(regs) {\
  1000. BYTE_REG_BITS_ON(MIBCR_MIBFRZ,&((regs)->MIBCR));\
  1001. BYTE_REG_BITS_ON(MIBCR_MIBCLR,&((regs)->MIBCR));\
  1002. do {}\
  1003. while (BYTE_REG_BITS_IS_ON(MIBCR_MIBCLR,&((regs)->MIBCR)));\
  1004. BYTE_REG_BITS_OFF(MIBCR_MIBFRZ,&((regs)->MIBCR));\
  1005. }
  1006. #define mac_read_isr(regs) readl(&((regs)->ISR))
  1007. #define mac_write_isr(regs, x) writel((x),&((regs)->ISR))
  1008. #define mac_clear_isr(regs) writel(0xffffffffL,&((regs)->ISR))
  1009. #define mac_write_int_mask(mask, regs) writel((mask),&((regs)->IMR));
  1010. #define mac_disable_int(regs) writel(CR0_GINTMSK1,&((regs)->CR0Clr))
  1011. #define mac_enable_int(regs) writel(CR0_GINTMSK1,&((regs)->CR0Set))
  1012. #define mac_hw_mibs_read(regs, MIBs) {\
  1013. int i;\
  1014. BYTE_REG_BITS_ON(MIBCR_MPTRINI,&((regs)->MIBCR));\
  1015. for (i=0;i<HW_MIB_SIZE;i++) {\
  1016. (MIBs)[i]=readl(&((regs)->MIBData));\
  1017. }\
  1018. }
  1019. #define mac_set_dma_length(regs, n) {\
  1020. BYTE_REG_BITS_SET((n),0x07,&((regs)->DCFG));\
  1021. }
  1022. #define mac_set_rx_thresh(regs, n) {\
  1023. BYTE_REG_BITS_SET((n),(MCFG_RFT0|MCFG_RFT1),&((regs)->MCFG));\
  1024. }
  1025. #define mac_rx_queue_run(regs) {\
  1026. writeb(TRDCSR_RUN, &((regs)->RDCSRSet));\
  1027. }
  1028. #define mac_rx_queue_wake(regs) {\
  1029. writeb(TRDCSR_WAK, &((regs)->RDCSRSet));\
  1030. }
  1031. #define mac_tx_queue_run(regs, n) {\
  1032. writew(TRDCSR_RUN<<((n)*4),&((regs)->TDCSRSet));\
  1033. }
  1034. #define mac_tx_queue_wake(regs, n) {\
  1035. writew(TRDCSR_WAK<<(n*4),&((regs)->TDCSRSet));\
  1036. }
  1037. #define mac_eeprom_reload(regs) {\
  1038. int i=0;\
  1039. BYTE_REG_BITS_ON(EECSR_RELOAD,&((regs)->EECSR));\
  1040. do {\
  1041. udelay(10);\
  1042. if (i++>0x1000) {\
  1043. break;\
  1044. }\
  1045. }while (BYTE_REG_BITS_IS_ON(EECSR_RELOAD,&((regs)->EECSR)));\
  1046. }
  1047. enum velocity_cam_type {
  1048. VELOCITY_VLAN_ID_CAM = 0,
  1049. VELOCITY_MULTICAST_CAM
  1050. };
  1051. /**
  1052. * mac_get_cam_mask - Read a CAM mask
  1053. * @regs: register block for this velocity
  1054. * @mask: buffer to store mask
  1055. * @cam_type: CAM to fetch
  1056. *
  1057. * Fetch the mask bits of the selected CAM and store them into the
  1058. * provided mask buffer.
  1059. */
  1060. static inline void mac_get_cam_mask(struct mac_regs __iomem * regs, u8 * mask, enum velocity_cam_type cam_type)
  1061. {
  1062. int i;
  1063. /* Select CAM mask */
  1064. BYTE_REG_BITS_SET(CAMCR_PS_CAM_MASK, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1065. if (cam_type == VELOCITY_VLAN_ID_CAM)
  1066. writeb(CAMADDR_VCAMSL, &regs->CAMADDR);
  1067. else
  1068. writeb(0, &regs->CAMADDR);
  1069. /* read mask */
  1070. for (i = 0; i < 8; i++)
  1071. *mask++ = readb(&(regs->MARCAM[i]));
  1072. /* disable CAMEN */
  1073. writeb(0, &regs->CAMADDR);
  1074. /* Select mar */
  1075. BYTE_REG_BITS_SET(CAMCR_PS_MAR, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1076. }
  1077. /**
  1078. * mac_set_cam_mask - Set a CAM mask
  1079. * @regs: register block for this velocity
  1080. * @mask: CAM mask to load
  1081. * @cam_type: CAM to store
  1082. *
  1083. * Store a new mask into a CAM
  1084. */
  1085. static inline void mac_set_cam_mask(struct mac_regs __iomem * regs, u8 * mask, enum velocity_cam_type cam_type)
  1086. {
  1087. int i;
  1088. /* Select CAM mask */
  1089. BYTE_REG_BITS_SET(CAMCR_PS_CAM_MASK, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1090. if (cam_type == VELOCITY_VLAN_ID_CAM)
  1091. writeb(CAMADDR_CAMEN | CAMADDR_VCAMSL, &regs->CAMADDR);
  1092. else
  1093. writeb(CAMADDR_CAMEN, &regs->CAMADDR);
  1094. for (i = 0; i < 8; i++) {
  1095. writeb(*mask++, &(regs->MARCAM[i]));
  1096. }
  1097. /* disable CAMEN */
  1098. writeb(0, &regs->CAMADDR);
  1099. /* Select mar */
  1100. BYTE_REG_BITS_SET(CAMCR_PS_MAR, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1101. }
  1102. /**
  1103. * mac_set_cam - set CAM data
  1104. * @regs: register block of this velocity
  1105. * @idx: Cam index
  1106. * @addr: 2 or 6 bytes of CAM data
  1107. * @cam_type: CAM to load
  1108. *
  1109. * Load an address or vlan tag into a CAM
  1110. */
  1111. static inline void mac_set_cam(struct mac_regs __iomem * regs, int idx, u8 *addr, enum velocity_cam_type cam_type)
  1112. {
  1113. int i;
  1114. /* Select CAM mask */
  1115. BYTE_REG_BITS_SET(CAMCR_PS_CAM_DATA, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1116. idx &= (64 - 1);
  1117. if (cam_type == VELOCITY_VLAN_ID_CAM)
  1118. writeb(CAMADDR_CAMEN | CAMADDR_VCAMSL | idx, &regs->CAMADDR);
  1119. else
  1120. writeb(CAMADDR_CAMEN | idx, &regs->CAMADDR);
  1121. if (cam_type == VELOCITY_VLAN_ID_CAM)
  1122. writew(*((u16 *) addr), &regs->MARCAM[0]);
  1123. else {
  1124. for (i = 0; i < 6; i++) {
  1125. writeb(*addr++, &(regs->MARCAM[i]));
  1126. }
  1127. }
  1128. BYTE_REG_BITS_ON(CAMCR_CAMWR, &regs->CAMCR);
  1129. udelay(10);
  1130. writeb(0, &regs->CAMADDR);
  1131. /* Select mar */
  1132. BYTE_REG_BITS_SET(CAMCR_PS_MAR, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1133. }
  1134. /**
  1135. * mac_get_cam - fetch CAM data
  1136. * @regs: register block of this velocity
  1137. * @idx: Cam index
  1138. * @addr: buffer to hold up to 6 bytes of CAM data
  1139. * @cam_type: CAM to load
  1140. *
  1141. * Load an address or vlan tag from a CAM into the buffer provided by
  1142. * the caller. VLAN tags are 2 bytes the address cam entries are 6.
  1143. */
  1144. static inline void mac_get_cam(struct mac_regs __iomem * regs, int idx, u8 *addr, enum velocity_cam_type cam_type)
  1145. {
  1146. int i;
  1147. /* Select CAM mask */
  1148. BYTE_REG_BITS_SET(CAMCR_PS_CAM_DATA, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1149. idx &= (64 - 1);
  1150. if (cam_type == VELOCITY_VLAN_ID_CAM)
  1151. writeb(CAMADDR_CAMEN | CAMADDR_VCAMSL | idx, &regs->CAMADDR);
  1152. else
  1153. writeb(CAMADDR_CAMEN | idx, &regs->CAMADDR);
  1154. BYTE_REG_BITS_ON(CAMCR_CAMRD, &regs->CAMCR);
  1155. udelay(10);
  1156. if (cam_type == VELOCITY_VLAN_ID_CAM)
  1157. *((u16 *) addr) = readw(&(regs->MARCAM[0]));
  1158. else
  1159. for (i = 0; i < 6; i++, addr++)
  1160. *((u8 *) addr) = readb(&(regs->MARCAM[i]));
  1161. writeb(0, &regs->CAMADDR);
  1162. /* Select mar */
  1163. BYTE_REG_BITS_SET(CAMCR_PS_MAR, CAMCR_PS1 | CAMCR_PS0, &regs->CAMCR);
  1164. }
  1165. /**
  1166. * mac_wol_reset - reset WOL after exiting low power
  1167. * @regs: register block of this velocity
  1168. *
  1169. * Called after we drop out of wake on lan mode in order to
  1170. * reset the Wake on lan features. This function doesn't restore
  1171. * the rest of the logic from the result of sleep/wakeup
  1172. */
  1173. static inline void mac_wol_reset(struct mac_regs __iomem * regs)
  1174. {
  1175. /* Turn off SWPTAG right after leaving power mode */
  1176. BYTE_REG_BITS_OFF(STICKHW_SWPTAG, &regs->STICKHW);
  1177. /* clear sticky bits */
  1178. BYTE_REG_BITS_OFF((STICKHW_DS1 | STICKHW_DS0), &regs->STICKHW);
  1179. BYTE_REG_BITS_OFF(CHIPGCR_FCGMII, &regs->CHIPGCR);
  1180. BYTE_REG_BITS_OFF(CHIPGCR_FCMODE, &regs->CHIPGCR);
  1181. /* disable force PME-enable */
  1182. writeb(WOLCFG_PMEOVR, &regs->WOLCFGClr);
  1183. /* disable power-event config bit */
  1184. writew(0xFFFF, &regs->WOLCRClr);
  1185. /* clear power status */
  1186. writew(0xFFFF, &regs->WOLSRClr);
  1187. }
  1188. /*
  1189. * Header for WOL definitions. Used to compute hashes
  1190. */
  1191. typedef u8 MCAM_ADDR[ETH_ALEN];
  1192. struct arp_packet {
  1193. u8 dest_mac[ETH_ALEN];
  1194. u8 src_mac[ETH_ALEN];
  1195. u16 type;
  1196. u16 ar_hrd;
  1197. u16 ar_pro;
  1198. u8 ar_hln;
  1199. u8 ar_pln;
  1200. u16 ar_op;
  1201. u8 ar_sha[ETH_ALEN];
  1202. u8 ar_sip[4];
  1203. u8 ar_tha[ETH_ALEN];
  1204. u8 ar_tip[4];
  1205. } __attribute__ ((__packed__));
  1206. struct _magic_packet {
  1207. u8 dest_mac[6];
  1208. u8 src_mac[6];
  1209. u16 type;
  1210. u8 MAC[16][6];
  1211. u8 password[6];
  1212. } __attribute__ ((__packed__));
  1213. /*
  1214. * Store for chip context when saving and restoring status. Not
  1215. * all fields are saved/restored currently.
  1216. */
  1217. struct velocity_context {
  1218. u8 mac_reg[256];
  1219. MCAM_ADDR cam_addr[MCAM_SIZE];
  1220. u16 vcam[VCAM_SIZE];
  1221. u32 cammask[2];
  1222. u32 patcrc[2];
  1223. u32 pattern[8];
  1224. };
  1225. /*
  1226. * MII registers.
  1227. */
  1228. /*
  1229. * Registers in the MII (offset unit is WORD)
  1230. */
  1231. #define MII_REG_BMCR 0x00 // physical address
  1232. #define MII_REG_BMSR 0x01 //
  1233. #define MII_REG_PHYID1 0x02 // OUI
  1234. #define MII_REG_PHYID2 0x03 // OUI + Module ID + REV ID
  1235. #define MII_REG_ANAR 0x04 //
  1236. #define MII_REG_ANLPAR 0x05 //
  1237. #define MII_REG_G1000CR 0x09 //
  1238. #define MII_REG_G1000SR 0x0A //
  1239. #define MII_REG_MODCFG 0x10 //
  1240. #define MII_REG_TCSR 0x16 //
  1241. #define MII_REG_PLED 0x1B //
  1242. // NS, MYSON only
  1243. #define MII_REG_PCR 0x17 //
  1244. // ESI only
  1245. #define MII_REG_PCSR 0x17 //
  1246. #define MII_REG_AUXCR 0x1C //
  1247. // Marvell 88E1000/88E1000S
  1248. #define MII_REG_PSCR 0x10 // PHY specific control register
  1249. //
  1250. // Bits in the BMCR register
  1251. //
  1252. #define BMCR_RESET 0x8000 //
  1253. #define BMCR_LBK 0x4000 //
  1254. #define BMCR_SPEED100 0x2000 //
  1255. #define BMCR_AUTO 0x1000 //
  1256. #define BMCR_PD 0x0800 //
  1257. #define BMCR_ISO 0x0400 //
  1258. #define BMCR_REAUTO 0x0200 //
  1259. #define BMCR_FDX 0x0100 //
  1260. #define BMCR_SPEED1G 0x0040 //
  1261. //
  1262. // Bits in the BMSR register
  1263. //
  1264. #define BMSR_AUTOCM 0x0020 //
  1265. #define BMSR_LNK 0x0004 //
  1266. //
  1267. // Bits in the ANAR register
  1268. //
  1269. #define ANAR_ASMDIR 0x0800 // Asymmetric PAUSE support
  1270. #define ANAR_PAUSE 0x0400 // Symmetric PAUSE Support
  1271. #define ANAR_T4 0x0200 //
  1272. #define ANAR_TXFD 0x0100 //
  1273. #define ANAR_TX 0x0080 //
  1274. #define ANAR_10FD 0x0040 //
  1275. #define ANAR_10 0x0020 //
  1276. //
  1277. // Bits in the ANLPAR register
  1278. //
  1279. #define ANLPAR_ASMDIR 0x0800 // Asymmetric PAUSE support
  1280. #define ANLPAR_PAUSE 0x0400 // Symmetric PAUSE Support
  1281. #define ANLPAR_T4 0x0200 //
  1282. #define ANLPAR_TXFD 0x0100 //
  1283. #define ANLPAR_TX 0x0080 //
  1284. #define ANLPAR_10FD 0x0040 //
  1285. #define ANLPAR_10 0x0020 //
  1286. //
  1287. // Bits in the G1000CR register
  1288. //
  1289. #define G1000CR_1000FD 0x0200 // PHY is 1000-T Full-duplex capable
  1290. #define G1000CR_1000 0x0100 // PHY is 1000-T Half-duplex capable
  1291. //
  1292. // Bits in the G1000SR register
  1293. //
  1294. #define G1000SR_1000FD 0x0800 // LP PHY is 1000-T Full-duplex capable
  1295. #define G1000SR_1000 0x0400 // LP PHY is 1000-T Half-duplex capable
  1296. #define TCSR_ECHODIS 0x2000 //
  1297. #define AUXCR_MDPPS 0x0004 //
  1298. // Bits in the PLED register
  1299. #define PLED_LALBE 0x0004 //
  1300. // Marvell 88E1000/88E1000S Bits in the PHY specific control register (10h)
  1301. #define PSCR_ACRSTX 0x0800 // Assert CRS on Transmit
  1302. #define PHYID_CICADA_CS8201 0x000FC410UL
  1303. #define PHYID_VT3216_32BIT 0x000FC610UL
  1304. #define PHYID_VT3216_64BIT 0x000FC600UL
  1305. #define PHYID_MARVELL_1000 0x01410C50UL
  1306. #define PHYID_MARVELL_1000S 0x01410C40UL
  1307. #define PHYID_REV_ID_MASK 0x0000000FUL
  1308. #define PHYID_GET_PHY_REV_ID(i) ((i) & PHYID_REV_ID_MASK)
  1309. #define PHYID_GET_PHY_ID(i) ((i) & ~PHYID_REV_ID_MASK)
  1310. #define MII_REG_BITS_ON(x,i,p) do {\
  1311. u16 w;\
  1312. velocity_mii_read((p),(i),&(w));\
  1313. (w)|=(x);\
  1314. velocity_mii_write((p),(i),(w));\
  1315. } while (0)
  1316. #define MII_REG_BITS_OFF(x,i,p) do {\
  1317. u16 w;\
  1318. velocity_mii_read((p),(i),&(w));\
  1319. (w)&=(~(x));\
  1320. velocity_mii_write((p),(i),(w));\
  1321. } while (0)
  1322. #define MII_REG_BITS_IS_ON(x,i,p) ({\
  1323. u16 w;\
  1324. velocity_mii_read((p),(i),&(w));\
  1325. ((int) ((w) & (x)));})
  1326. #define MII_GET_PHY_ID(p) ({\
  1327. u32 id;\
  1328. velocity_mii_read((p),MII_REG_PHYID2,(u16 *) &id);\
  1329. velocity_mii_read((p),MII_REG_PHYID1,((u16 *) &id)+1);\
  1330. (id);})
  1331. /*
  1332. * Inline debug routine
  1333. */
  1334. enum velocity_msg_level {
  1335. MSG_LEVEL_ERR = 0, //Errors that will cause abnormal operation.
  1336. MSG_LEVEL_NOTICE = 1, //Some errors need users to be notified.
  1337. MSG_LEVEL_INFO = 2, //Normal message.
  1338. MSG_LEVEL_VERBOSE = 3, //Will report all trival errors.
  1339. MSG_LEVEL_DEBUG = 4 //Only for debug purpose.
  1340. };
  1341. #ifdef VELOCITY_DEBUG
  1342. #define ASSERT(x) { \
  1343. if (!(x)) { \
  1344. printk(KERN_ERR "assertion %s failed: file %s line %d\n", #x,\
  1345. __FUNCTION__, __LINE__);\
  1346. BUG(); \
  1347. }\
  1348. }
  1349. #define VELOCITY_DBG(p,args...) printk(p, ##args)
  1350. #else
  1351. #define ASSERT(x)
  1352. #define VELOCITY_DBG(x)
  1353. #endif
  1354. #define VELOCITY_PRT(l, p, args...) do {if (l<=msglevel) printk( p ,##args);} while (0)
  1355. #define VELOCITY_PRT_CAMMASK(p,t) {\
  1356. int i;\
  1357. if ((t)==VELOCITY_MULTICAST_CAM) {\
  1358. for (i=0;i<(MCAM_SIZE/8);i++)\
  1359. printk("%02X",(p)->mCAMmask[i]);\
  1360. }\
  1361. else {\
  1362. for (i=0;i<(VCAM_SIZE/8);i++)\
  1363. printk("%02X",(p)->vCAMmask[i]);\
  1364. }\
  1365. printk("\n");\
  1366. }
  1367. #define VELOCITY_WOL_MAGIC 0x00000000UL
  1368. #define VELOCITY_WOL_PHY 0x00000001UL
  1369. #define VELOCITY_WOL_ARP 0x00000002UL
  1370. #define VELOCITY_WOL_UCAST 0x00000004UL
  1371. #define VELOCITY_WOL_BCAST 0x00000010UL
  1372. #define VELOCITY_WOL_MCAST 0x00000020UL
  1373. #define VELOCITY_WOL_MAGIC_SEC 0x00000040UL
  1374. /*
  1375. * Flags for options
  1376. */
  1377. #define VELOCITY_FLAGS_TAGGING 0x00000001UL
  1378. #define VELOCITY_FLAGS_TX_CSUM 0x00000002UL
  1379. #define VELOCITY_FLAGS_RX_CSUM 0x00000004UL
  1380. #define VELOCITY_FLAGS_IP_ALIGN 0x00000008UL
  1381. #define VELOCITY_FLAGS_VAL_PKT_LEN 0x00000010UL
  1382. #define VELOCITY_FLAGS_FLOW_CTRL 0x01000000UL
  1383. /*
  1384. * Flags for driver status
  1385. */
  1386. #define VELOCITY_FLAGS_OPENED 0x00010000UL
  1387. #define VELOCITY_FLAGS_VMNS_CONNECTED 0x00020000UL
  1388. #define VELOCITY_FLAGS_VMNS_COMMITTED 0x00040000UL
  1389. #define VELOCITY_FLAGS_WOL_ENABLED 0x00080000UL
  1390. /*
  1391. * Flags for MII status
  1392. */
  1393. #define VELOCITY_LINK_FAIL 0x00000001UL
  1394. #define VELOCITY_SPEED_10 0x00000002UL
  1395. #define VELOCITY_SPEED_100 0x00000004UL
  1396. #define VELOCITY_SPEED_1000 0x00000008UL
  1397. #define VELOCITY_DUPLEX_FULL 0x00000010UL
  1398. #define VELOCITY_AUTONEG_ENABLE 0x00000020UL
  1399. #define VELOCITY_FORCED_BY_EEPROM 0x00000040UL
  1400. /*
  1401. * For velocity_set_media_duplex
  1402. */
  1403. #define VELOCITY_LINK_CHANGE 0x00000001UL
  1404. enum speed_opt {
  1405. SPD_DPX_AUTO = 0,
  1406. SPD_DPX_100_HALF = 1,
  1407. SPD_DPX_100_FULL = 2,
  1408. SPD_DPX_10_HALF = 3,
  1409. SPD_DPX_10_FULL = 4
  1410. };
  1411. enum velocity_init_type {
  1412. VELOCITY_INIT_COLD = 0,
  1413. VELOCITY_INIT_RESET,
  1414. VELOCITY_INIT_WOL
  1415. };
  1416. enum velocity_flow_cntl_type {
  1417. FLOW_CNTL_DEFAULT = 1,
  1418. FLOW_CNTL_TX,
  1419. FLOW_CNTL_RX,
  1420. FLOW_CNTL_TX_RX,
  1421. FLOW_CNTL_DISABLE,
  1422. };
  1423. struct velocity_opt {
  1424. int numrx; /* Number of RX descriptors */
  1425. int numtx; /* Number of TX descriptors */
  1426. enum speed_opt spd_dpx; /* Media link mode */
  1427. int vid; /* vlan id */
  1428. int DMA_length; /* DMA length */
  1429. int rx_thresh; /* RX_THRESH */
  1430. int flow_cntl;
  1431. int wol_opts; /* Wake on lan options */
  1432. int td_int_count;
  1433. int int_works;
  1434. int rx_bandwidth_hi;
  1435. int rx_bandwidth_lo;
  1436. int rx_bandwidth_en;
  1437. u32 flags;
  1438. };
  1439. struct velocity_info {
  1440. struct list_head list;
  1441. struct pci_dev *pdev;
  1442. struct net_device *dev;
  1443. struct net_device_stats stats;
  1444. dma_addr_t rd_pool_dma;
  1445. dma_addr_t td_pool_dma[TX_QUEUE_NO];
  1446. dma_addr_t tx_bufs_dma;
  1447. u8 *tx_bufs;
  1448. u8 ip_addr[4];
  1449. enum chip_type chip_id;
  1450. struct mac_regs __iomem * mac_regs;
  1451. unsigned long memaddr;
  1452. unsigned long ioaddr;
  1453. u32 io_size;
  1454. u8 rev_id;
  1455. #define AVAIL_TD(p,q) ((p)->options.numtx-((p)->td_used[(q)]))
  1456. int num_txq;
  1457. volatile int td_used[TX_QUEUE_NO];
  1458. int td_curr[TX_QUEUE_NO];
  1459. int td_tail[TX_QUEUE_NO];
  1460. struct tx_desc *td_rings[TX_QUEUE_NO];
  1461. struct velocity_td_info *td_infos[TX_QUEUE_NO];
  1462. int rd_curr;
  1463. int rd_dirty;
  1464. u32 rd_filled;
  1465. struct rx_desc *rd_ring;
  1466. struct velocity_rd_info *rd_info; /* It's an array */
  1467. #define GET_RD_BY_IDX(vptr, idx) (vptr->rd_ring[idx])
  1468. u32 mib_counter[MAX_HW_MIB_COUNTER];
  1469. struct velocity_opt options;
  1470. u32 int_mask;
  1471. u32 flags;
  1472. int rx_buf_sz;
  1473. u32 mii_status;
  1474. u32 phy_id;
  1475. int multicast_limit;
  1476. u8 vCAMmask[(VCAM_SIZE / 8)];
  1477. u8 mCAMmask[(MCAM_SIZE / 8)];
  1478. spinlock_t lock;
  1479. int wol_opts;
  1480. u8 wol_passwd[6];
  1481. struct velocity_context context;
  1482. u32 ticks;
  1483. u32 rx_bytes;
  1484. };
  1485. /**
  1486. * velocity_get_ip - find an IP address for the device
  1487. * @vptr: Velocity to query
  1488. *
  1489. * Dig out an IP address for this interface so that we can
  1490. * configure wakeup with WOL for ARP. If there are multiple IP
  1491. * addresses on this chain then we use the first - multi-IP WOL is not
  1492. * supported.
  1493. *
  1494. * CHECK ME: locking
  1495. */
  1496. static inline int velocity_get_ip(struct velocity_info *vptr)
  1497. {
  1498. struct in_device *in_dev = (struct in_device *) vptr->dev->ip_ptr;
  1499. struct in_ifaddr *ifa;
  1500. if (in_dev != NULL) {
  1501. ifa = (struct in_ifaddr *) in_dev->ifa_list;
  1502. if (ifa != NULL) {
  1503. memcpy(vptr->ip_addr, &ifa->ifa_address, 4);
  1504. return 0;
  1505. }
  1506. }
  1507. return -ENOENT;
  1508. }
  1509. /**
  1510. * velocity_update_hw_mibs - fetch MIB counters from chip
  1511. * @vptr: velocity to update
  1512. *
  1513. * The velocity hardware keeps certain counters in the hardware
  1514. * side. We need to read these when the user asks for statistics
  1515. * or when they overflow (causing an interrupt). The read of the
  1516. * statistic clears it, so we keep running master counters in user
  1517. * space.
  1518. */
  1519. static inline void velocity_update_hw_mibs(struct velocity_info *vptr)
  1520. {
  1521. u32 tmp;
  1522. int i;
  1523. BYTE_REG_BITS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR));
  1524. while (BYTE_REG_BITS_IS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR)));
  1525. BYTE_REG_BITS_ON(MIBCR_MPTRINI, &(vptr->mac_regs->MIBCR));
  1526. for (i = 0; i < HW_MIB_SIZE; i++) {
  1527. tmp = readl(&(vptr->mac_regs->MIBData)) & 0x00FFFFFFUL;
  1528. vptr->mib_counter[i] += tmp;
  1529. }
  1530. }
  1531. /**
  1532. * init_flow_control_register - set up flow control
  1533. * @vptr: velocity to configure
  1534. *
  1535. * Configure the flow control registers for this velocity device.
  1536. */
  1537. static inline void init_flow_control_register(struct velocity_info *vptr)
  1538. {
  1539. struct mac_regs __iomem * regs = vptr->mac_regs;
  1540. /* Set {XHITH1, XHITH0, XLTH1, XLTH0} in FlowCR1 to {1, 0, 1, 1}
  1541. depend on RD=64, and Turn on XNOEN in FlowCR1 */
  1542. writel((CR0_XONEN | CR0_XHITH1 | CR0_XLTH1 | CR0_XLTH0), &regs->CR0Set);
  1543. writel((CR0_FDXTFCEN | CR0_FDXRFCEN | CR0_HDXFCEN | CR0_XHITH0), &regs->CR0Clr);
  1544. /* Set TxPauseTimer to 0xFFFF */
  1545. writew(0xFFFF, &regs->tx_pause_timer);
  1546. /* Initialize RBRDU to Rx buffer count. */
  1547. writew(vptr->options.numrx, &regs->RBRDU);
  1548. }
  1549. #endif