spider_net.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * Network device driver for Cell Processor-Based Blade
  3. *
  4. * (C) Copyright IBM Corp. 2005
  5. *
  6. * Authors : Utz Bacher <utz.bacher@de.ibm.com>
  7. * Jens Osterkamp <Jens.Osterkamp@de.ibm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #ifndef _SPIDER_NET_H
  24. #define _SPIDER_NET_H
  25. #include "sungem_phy.h"
  26. extern int spider_net_stop(struct net_device *netdev);
  27. extern int spider_net_open(struct net_device *netdev);
  28. extern struct ethtool_ops spider_net_ethtool_ops;
  29. extern char spider_net_driver_name[];
  30. #define SPIDER_NET_MAX_FRAME 2312
  31. #define SPIDER_NET_MAX_MTU 2294
  32. #define SPIDER_NET_MIN_MTU 64
  33. #define SPIDER_NET_RXBUF_ALIGN 128
  34. #define SPIDER_NET_RX_DESCRIPTORS_DEFAULT 256
  35. #define SPIDER_NET_RX_DESCRIPTORS_MIN 16
  36. #define SPIDER_NET_RX_DESCRIPTORS_MAX 512
  37. #define SPIDER_NET_TX_DESCRIPTORS_DEFAULT 256
  38. #define SPIDER_NET_TX_DESCRIPTORS_MIN 16
  39. #define SPIDER_NET_TX_DESCRIPTORS_MAX 512
  40. #define SPIDER_NET_TX_TIMER 20
  41. #define SPIDER_NET_RX_CSUM_DEFAULT 1
  42. #define SPIDER_NET_WATCHDOG_TIMEOUT 50*HZ
  43. #define SPIDER_NET_NAPI_WEIGHT 64
  44. #define SPIDER_NET_FIRMWARE_SEQS 6
  45. #define SPIDER_NET_FIRMWARE_SEQWORDS 1024
  46. #define SPIDER_NET_FIRMWARE_LEN (SPIDER_NET_FIRMWARE_SEQS * \
  47. SPIDER_NET_FIRMWARE_SEQWORDS * \
  48. sizeof(u32))
  49. #define SPIDER_NET_FIRMWARE_NAME "spider_fw.bin"
  50. /** spider_net SMMIO registers */
  51. #define SPIDER_NET_GHIINT0STS 0x00000000
  52. #define SPIDER_NET_GHIINT1STS 0x00000004
  53. #define SPIDER_NET_GHIINT2STS 0x00000008
  54. #define SPIDER_NET_GHIINT0MSK 0x00000010
  55. #define SPIDER_NET_GHIINT1MSK 0x00000014
  56. #define SPIDER_NET_GHIINT2MSK 0x00000018
  57. #define SPIDER_NET_GRESUMINTNUM 0x00000020
  58. #define SPIDER_NET_GREINTNUM 0x00000024
  59. #define SPIDER_NET_GFFRMNUM 0x00000028
  60. #define SPIDER_NET_GFAFRMNUM 0x0000002c
  61. #define SPIDER_NET_GFBFRMNUM 0x00000030
  62. #define SPIDER_NET_GFCFRMNUM 0x00000034
  63. #define SPIDER_NET_GFDFRMNUM 0x00000038
  64. /* clear them (don't use it) */
  65. #define SPIDER_NET_GFREECNNUM 0x0000003c
  66. #define SPIDER_NET_GONETIMENUM 0x00000040
  67. #define SPIDER_NET_GTOUTFRMNUM 0x00000044
  68. #define SPIDER_NET_GTXMDSET 0x00000050
  69. #define SPIDER_NET_GPCCTRL 0x00000054
  70. #define SPIDER_NET_GRXMDSET 0x00000058
  71. #define SPIDER_NET_GIPSECINIT 0x0000005c
  72. #define SPIDER_NET_GFTRESTRT 0x00000060
  73. #define SPIDER_NET_GRXDMAEN 0x00000064
  74. #define SPIDER_NET_GMRWOLCTRL 0x00000068
  75. #define SPIDER_NET_GPCWOPCMD 0x0000006c
  76. #define SPIDER_NET_GPCROPCMD 0x00000070
  77. #define SPIDER_NET_GTTFRMCNT 0x00000078
  78. #define SPIDER_NET_GTESTMD 0x0000007c
  79. #define SPIDER_NET_GSINIT 0x00000080
  80. #define SPIDER_NET_GSnPRGADR 0x00000084
  81. #define SPIDER_NET_GSnPRGDAT 0x00000088
  82. #define SPIDER_NET_GMACOPEMD 0x00000100
  83. #define SPIDER_NET_GMACLENLMT 0x00000108
  84. #define SPIDER_NET_GMACINTEN 0x00000118
  85. #define SPIDER_NET_GMACPHYCTRL 0x00000120
  86. #define SPIDER_NET_GMACAPAUSE 0x00000154
  87. #define SPIDER_NET_GMACTXPAUSE 0x00000164
  88. #define SPIDER_NET_GMACMODE 0x000001b0
  89. #define SPIDER_NET_GMACBSTLMT 0x000001b4
  90. #define SPIDER_NET_GMACUNIMACU 0x000001c0
  91. #define SPIDER_NET_GMACUNIMACL 0x000001c8
  92. #define SPIDER_NET_GMRMHFILnR 0x00000400
  93. #define SPIDER_NET_MULTICAST_HASHES 256
  94. #define SPIDER_NET_GMRUAFILnR 0x00000500
  95. #define SPIDER_NET_GMRUA0FIL15R 0x00000578
  96. /* RX DMA controller registers, all 0x00000a.. are for DMA controller A,
  97. * 0x00000b.. for DMA controller B, etc. */
  98. #define SPIDER_NET_GDADCHA 0x00000a00
  99. #define SPIDER_NET_GDADMACCNTR 0x00000a04
  100. #define SPIDER_NET_GDACTDPA 0x00000a08
  101. #define SPIDER_NET_GDACTDCNT 0x00000a0c
  102. #define SPIDER_NET_GDACDBADDR 0x00000a20
  103. #define SPIDER_NET_GDACDBSIZE 0x00000a24
  104. #define SPIDER_NET_GDACNEXTDA 0x00000a28
  105. #define SPIDER_NET_GDACCOMST 0x00000a2c
  106. #define SPIDER_NET_GDAWBCOMST 0x00000a30
  107. #define SPIDER_NET_GDAWBRSIZE 0x00000a34
  108. #define SPIDER_NET_GDAWBVSIZE 0x00000a38
  109. #define SPIDER_NET_GDAWBTRST 0x00000a3c
  110. #define SPIDER_NET_GDAWBTRERR 0x00000a40
  111. /* TX DMA controller registers */
  112. #define SPIDER_NET_GDTDCHA 0x00000e00
  113. #define SPIDER_NET_GDTDMACCNTR 0x00000e04
  114. #define SPIDER_NET_GDTCDPA 0x00000e08
  115. #define SPIDER_NET_GDTDMASEL 0x00000e14
  116. #define SPIDER_NET_ECMODE 0x00000f00
  117. /* clock and reset control register */
  118. #define SPIDER_NET_CKRCTRL 0x00000ff0
  119. /** SCONFIG registers */
  120. #define SPIDER_NET_SCONFIG_IOACTE 0x00002810
  121. /** interrupt mask registers */
  122. #define SPIDER_NET_INT0_MASK_VALUE 0x3f7fe2c7
  123. #define SPIDER_NET_INT1_MASK_VALUE 0xffff7ff7
  124. /* no MAC aborts -> auto retransmission */
  125. #define SPIDER_NET_INT2_MASK_VALUE 0xffef7ff1
  126. /* we rely on flagged descriptor interrupts */
  127. #define SPIDER_NET_FRAMENUM_VALUE 0x00000000
  128. /* set this first, then the FRAMENUM_VALUE */
  129. #define SPIDER_NET_GFXFRAMES_VALUE 0x00000000
  130. #define SPIDER_NET_STOP_SEQ_VALUE 0x00000000
  131. #define SPIDER_NET_RUN_SEQ_VALUE 0x0000007e
  132. #define SPIDER_NET_PHY_CTRL_VALUE 0x00040040
  133. /* #define SPIDER_NET_PHY_CTRL_VALUE 0x01070080*/
  134. #define SPIDER_NET_RXMODE_VALUE 0x00000011
  135. /* auto retransmission in case of MAC aborts */
  136. #define SPIDER_NET_TXMODE_VALUE 0x00010000
  137. #define SPIDER_NET_RESTART_VALUE 0x00000000
  138. #define SPIDER_NET_WOL_VALUE 0x00001111
  139. #if 0
  140. #define SPIDER_NET_WOL_VALUE 0x00000000
  141. #endif
  142. #define SPIDER_NET_IPSECINIT_VALUE 0x6f716f71
  143. /* pause frames: automatic, no upper retransmission count */
  144. /* outside loopback mode: ETOMOD signal dont matter, not connected */
  145. #define SPIDER_NET_OPMODE_VALUE 0x00000063
  146. /*#define SPIDER_NET_OPMODE_VALUE 0x001b0062*/
  147. #define SPIDER_NET_LENLMT_VALUE 0x00000908
  148. #define SPIDER_NET_MACAPAUSE_VALUE 0x00000800 /* about 1 ms */
  149. #define SPIDER_NET_TXPAUSE_VALUE 0x00000000
  150. #define SPIDER_NET_MACMODE_VALUE 0x00000001
  151. #define SPIDER_NET_BURSTLMT_VALUE 0x00000200 /* about 16 us */
  152. /* 1(0) enable r/tx dma
  153. * 0000000 fixed to 0
  154. *
  155. * 000000 fixed to 0
  156. * 0(1) en/disable descr writeback on force end
  157. * 0(1) force end
  158. *
  159. * 000000 fixed to 0
  160. * 00 burst alignment: 128 bytes
  161. *
  162. * 00000 fixed to 0
  163. * 0 descr writeback size 32 bytes
  164. * 0(1) descr chain end interrupt enable
  165. * 0(1) descr status writeback enable */
  166. /* to set RX_DMA_EN */
  167. #define SPIDER_NET_DMA_RX_VALUE 0x80000000
  168. #define SPIDER_NET_DMA_RX_FEND_VALUE 0x00030003
  169. /* to set TX_DMA_EN */
  170. #define SPIDER_NET_DMA_TX_VALUE 0x80000000
  171. #define SPIDER_NET_DMA_TX_FEND_VALUE 0x00030003
  172. /* SPIDER_NET_UA_DESCR_VALUE is OR'ed with the unicast address */
  173. #define SPIDER_NET_UA_DESCR_VALUE 0x00080000
  174. #define SPIDER_NET_PROMISC_VALUE 0x00080000
  175. #define SPIDER_NET_NONPROMISC_VALUE 0x00000000
  176. #define SPIDER_NET_DMASEL_VALUE 0x00000001
  177. #define SPIDER_NET_ECMODE_VALUE 0x00000000
  178. #define SPIDER_NET_CKRCTRL_RUN_VALUE 0x1fff010f
  179. #define SPIDER_NET_CKRCTRL_STOP_VALUE 0x0000010f
  180. #define SPIDER_NET_SBIMSTATE_VALUE 0x00000000
  181. #define SPIDER_NET_SBTMSTATE_VALUE 0x00000000
  182. /* SPIDER_NET_GHIINT0STS bits, in reverse order so that they can be used
  183. * with 1 << SPIDER_NET_... */
  184. enum spider_net_int0_status {
  185. SPIDER_NET_GPHYINT = 0,
  186. SPIDER_NET_GMAC2INT,
  187. SPIDER_NET_GMAC1INT,
  188. SPIDER_NET_GIPSINT,
  189. SPIDER_NET_GFIFOINT,
  190. SPIDER_NET_GDMACINT,
  191. SPIDER_NET_GSYSINT,
  192. SPIDER_NET_GPWOPCMPINT,
  193. SPIDER_NET_GPROPCMPINT,
  194. SPIDER_NET_GPWFFINT,
  195. SPIDER_NET_GRMDADRINT,
  196. SPIDER_NET_GRMARPINT,
  197. SPIDER_NET_GRMMPINT,
  198. SPIDER_NET_GDTDEN0INT,
  199. SPIDER_NET_GDDDEN0INT,
  200. SPIDER_NET_GDCDEN0INT,
  201. SPIDER_NET_GDBDEN0INT,
  202. SPIDER_NET_GDADEN0INT,
  203. SPIDER_NET_GDTFDCINT,
  204. SPIDER_NET_GDDFDCINT,
  205. SPIDER_NET_GDCFDCINT,
  206. SPIDER_NET_GDBFDCINT,
  207. SPIDER_NET_GDAFDCINT,
  208. SPIDER_NET_GTTEDINT,
  209. SPIDER_NET_GDTDCEINT,
  210. SPIDER_NET_GRFDNMINT,
  211. SPIDER_NET_GRFCNMINT,
  212. SPIDER_NET_GRFBNMINT,
  213. SPIDER_NET_GRFANMINT,
  214. SPIDER_NET_GRFNMINT,
  215. SPIDER_NET_G1TMCNTINT,
  216. SPIDER_NET_GFREECNTINT
  217. };
  218. /* GHIINT1STS bits */
  219. enum spider_net_int1_status {
  220. SPIDER_NET_GTMFLLINT = 0,
  221. SPIDER_NET_GRMFLLINT,
  222. SPIDER_NET_GTMSHTINT,
  223. SPIDER_NET_GDTINVDINT,
  224. SPIDER_NET_GRFDFLLINT,
  225. SPIDER_NET_GDDDCEINT,
  226. SPIDER_NET_GDDINVDINT,
  227. SPIDER_NET_GRFCFLLINT,
  228. SPIDER_NET_GDCDCEINT,
  229. SPIDER_NET_GDCINVDINT,
  230. SPIDER_NET_GRFBFLLINT,
  231. SPIDER_NET_GDBDCEINT,
  232. SPIDER_NET_GDBINVDINT,
  233. SPIDER_NET_GRFAFLLINT,
  234. SPIDER_NET_GDADCEINT,
  235. SPIDER_NET_GDAINVDINT,
  236. SPIDER_NET_GDTRSERINT,
  237. SPIDER_NET_GDDRSERINT,
  238. SPIDER_NET_GDCRSERINT,
  239. SPIDER_NET_GDBRSERINT,
  240. SPIDER_NET_GDARSERINT,
  241. SPIDER_NET_GDSERINT,
  242. SPIDER_NET_GDTPTERINT,
  243. SPIDER_NET_GDDPTERINT,
  244. SPIDER_NET_GDCPTERINT,
  245. SPIDER_NET_GDBPTERINT,
  246. SPIDER_NET_GDAPTERINT
  247. };
  248. /* GHIINT2STS bits */
  249. enum spider_net_int2_status {
  250. SPIDER_NET_GPROPERINT = 0,
  251. SPIDER_NET_GMCTCRSNGINT,
  252. SPIDER_NET_GMCTLCOLINT,
  253. SPIDER_NET_GMCTTMOTINT,
  254. SPIDER_NET_GMCRCAERINT,
  255. SPIDER_NET_GMCRCALERINT,
  256. SPIDER_NET_GMCRALNERINT,
  257. SPIDER_NET_GMCROVRINT,
  258. SPIDER_NET_GMCRRNTINT,
  259. SPIDER_NET_GMCRRXERINT,
  260. SPIDER_NET_GTITCSERINT,
  261. SPIDER_NET_GTIFMTERINT,
  262. SPIDER_NET_GTIPKTRVKINT,
  263. SPIDER_NET_GTISPINGINT,
  264. SPIDER_NET_GTISADNGINT,
  265. SPIDER_NET_GTISPDNGINT,
  266. SPIDER_NET_GRIFMTERINT,
  267. SPIDER_NET_GRIPKTRVKINT,
  268. SPIDER_NET_GRISPINGINT,
  269. SPIDER_NET_GRISADNGINT,
  270. SPIDER_NET_GRISPDNGINT
  271. };
  272. #define SPIDER_NET_TXINT ( (1 << SPIDER_NET_GTTEDINT) | \
  273. (1 << SPIDER_NET_GDTDCEINT) | \
  274. (1 << SPIDER_NET_GDTFDCINT) )
  275. /* we rely on flagged descriptor interrupts*/
  276. #define SPIDER_NET_RXINT ( (1 << SPIDER_NET_GDAFDCINT) | \
  277. (1 << SPIDER_NET_GRMFLLINT) )
  278. #define SPIDER_NET_ERRINT ( 0xffffffff & \
  279. (~SPIDER_NET_TXINT) & \
  280. (~SPIDER_NET_RXINT) )
  281. #define SPIDER_NET_GPREXEC 0x80000000
  282. #define SPIDER_NET_GPRDAT_MASK 0x0000ffff
  283. /* descriptor bits
  284. *
  285. * 1010 descriptor ready
  286. * 0 descr in middle of chain
  287. * 000 fixed to 0
  288. *
  289. * 0 no interrupt on completion
  290. * 000 fixed to 0
  291. * 1 no ipsec processing
  292. * 1 last descriptor for this frame
  293. * 00 no checksum
  294. * 10 tcp checksum
  295. * 11 udp checksum
  296. *
  297. * 00 fixed to 0
  298. * 0 fixed to 0
  299. * 0 no interrupt on response errors
  300. * 0 no interrupt on invalid descr
  301. * 0 no interrupt on dma process termination
  302. * 0 no interrupt on descr chain end
  303. * 0 no interrupt on descr complete
  304. *
  305. * 000 fixed to 0
  306. * 0 response error interrupt status
  307. * 0 invalid descr status
  308. * 0 dma termination status
  309. * 0 descr chain end status
  310. * 0 descr complete status */
  311. #define SPIDER_NET_DMAC_CMDSTAT_NOCS 0xa00c0000
  312. #define SPIDER_NET_DMAC_CMDSTAT_TCPCS 0xa00e0000
  313. #define SPIDER_NET_DMAC_CMDSTAT_UDPCS 0xa00f0000
  314. #define SPIDER_NET_DESCR_IND_PROC_SHIFT 28
  315. #define SPIDER_NET_DESCR_IND_PROC_MASKO 0x0fffffff
  316. /* descr ready, descr is in middle of chain, get interrupt on completion */
  317. #define SPIDER_NET_DMAC_RX_CARDOWNED 0xa0800000
  318. enum spider_net_descr_status {
  319. SPIDER_NET_DESCR_COMPLETE = 0x00, /* used in rx and tx */
  320. SPIDER_NET_DESCR_RESPONSE_ERROR = 0x01, /* used in rx and tx */
  321. SPIDER_NET_DESCR_PROTECTION_ERROR = 0x02, /* used in rx and tx */
  322. SPIDER_NET_DESCR_FRAME_END = 0x04, /* used in rx */
  323. SPIDER_NET_DESCR_FORCE_END = 0x05, /* used in rx and tx */
  324. SPIDER_NET_DESCR_CARDOWNED = 0x0a, /* used in rx and tx */
  325. SPIDER_NET_DESCR_NOT_IN_USE /* any other value */
  326. };
  327. struct spider_net_descr {
  328. /* as defined by the hardware */
  329. u32 buf_addr;
  330. u32 buf_size;
  331. u32 next_descr_addr;
  332. u32 dmac_cmd_status;
  333. u32 result_size;
  334. u32 valid_size; /* all zeroes for tx */
  335. u32 data_status;
  336. u32 data_error; /* all zeroes for tx */
  337. /* used in the driver */
  338. struct sk_buff *skb;
  339. u32 bus_addr;
  340. struct spider_net_descr *next;
  341. struct spider_net_descr *prev;
  342. } __attribute__((aligned(32)));
  343. struct spider_net_descr_chain {
  344. /* we walk from tail to head */
  345. struct spider_net_descr *head;
  346. struct spider_net_descr *tail;
  347. };
  348. /* descriptor data_status bits */
  349. #define SPIDER_NET_RX_IPCHK 29
  350. #define SPIDER_NET_RX_TCPCHK 28
  351. #define SPIDER_NET_VLAN_PACKET 21
  352. #define SPIDER_NET_DATA_STATUS_CKSUM_MASK ( (1 << SPIDER_NET_RX_IPCHK) | \
  353. (1 << SPIDER_NET_RX_TCPCHK) )
  354. /* descriptor data_error bits */
  355. #define SPIDER_NET_RX_IPCHKERR 27
  356. #define SPIDER_NET_RX_RXTCPCHKERR 28
  357. #define SPIDER_NET_DATA_ERR_CKSUM_MASK (1 << SPIDER_NET_RX_IPCHKERR)
  358. /* the cases we don't pass the packet to the stack.
  359. * 701b8000 would be correct, but every packets gets that flag */
  360. #define SPIDER_NET_DESTROY_RX_FLAGS 0x700b8000
  361. #define SPIDER_NET_DESCR_SIZE 32
  362. /* this will be bigger some time */
  363. struct spider_net_options {
  364. int rx_csum; /* for rx: if 0 ip_summed=NONE,
  365. if 1 and hw has verified, ip_summed=UNNECESSARY */
  366. };
  367. #define SPIDER_NET_DEFAULT_MSG ( NETIF_MSG_DRV | \
  368. NETIF_MSG_PROBE | \
  369. NETIF_MSG_LINK | \
  370. NETIF_MSG_TIMER | \
  371. NETIF_MSG_IFDOWN | \
  372. NETIF_MSG_IFUP | \
  373. NETIF_MSG_RX_ERR | \
  374. NETIF_MSG_TX_ERR | \
  375. NETIF_MSG_TX_QUEUED | \
  376. NETIF_MSG_INTR | \
  377. NETIF_MSG_TX_DONE | \
  378. NETIF_MSG_RX_STATUS | \
  379. NETIF_MSG_PKTDATA | \
  380. NETIF_MSG_HW | \
  381. NETIF_MSG_WOL )
  382. struct spider_net_card {
  383. struct net_device *netdev;
  384. struct pci_dev *pdev;
  385. struct mii_phy phy;
  386. void __iomem *regs;
  387. struct spider_net_descr_chain tx_chain;
  388. struct spider_net_descr_chain rx_chain;
  389. atomic_t rx_chain_refill;
  390. atomic_t tx_chain_release;
  391. struct net_device_stats netdev_stats;
  392. struct spider_net_options options;
  393. spinlock_t intmask_lock;
  394. struct tasklet_struct rxram_full_tl;
  395. struct timer_list tx_timer;
  396. struct work_struct tx_timeout_task;
  397. atomic_t tx_timeout_task_counter;
  398. wait_queue_head_t waitq;
  399. /* for ethtool */
  400. int msg_enable;
  401. struct spider_net_descr descr[0];
  402. };
  403. #define pr_err(fmt,arg...) \
  404. printk(KERN_ERR fmt ,##arg)
  405. #endif