smc91x.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  52. /* We can only do 16-bit reads and writes in the static memory space. */
  53. #define SMC_CAN_USE_8BIT 0
  54. #define SMC_CAN_USE_16BIT 1
  55. #define SMC_CAN_USE_32BIT 0
  56. #define SMC_NOWAIT 1
  57. #define SMC_IO_SHIFT 0
  58. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  59. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  60. #define SMC_insw(a, r, p, l) \
  61. do { \
  62. unsigned long __port = (a) + (r); \
  63. u16 *__p = (u16 *)(p); \
  64. int __l = (l); \
  65. insw(__port, __p, __l); \
  66. while (__l > 0) { \
  67. *__p = swab16(*__p); \
  68. __p++; \
  69. __l--; \
  70. } \
  71. } while (0)
  72. #define SMC_outsw(a, r, p, l) \
  73. do { \
  74. unsigned long __port = (a) + (r); \
  75. u16 *__p = (u16 *)(p); \
  76. int __l = (l); \
  77. while (__l > 0) { \
  78. /* Believe it or not, the swab isn't needed. */ \
  79. outw( /* swab16 */ (*__p++), __port); \
  80. __l--; \
  81. } \
  82. } while (0)
  83. #define SMC_IRQ_FLAGS (0)
  84. #elif defined(CONFIG_SA1100_PLEB)
  85. /* We can only do 16-bit reads and writes in the static memory space. */
  86. #define SMC_CAN_USE_8BIT 1
  87. #define SMC_CAN_USE_16BIT 1
  88. #define SMC_CAN_USE_32BIT 0
  89. #define SMC_IO_SHIFT 0
  90. #define SMC_NOWAIT 1
  91. #define SMC_inb(a, r) readb((a) + (r))
  92. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  93. #define SMC_inw(a, r) readw((a) + (r))
  94. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  95. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  96. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  97. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  98. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  99. #define SMC_IRQ_FLAGS (0)
  100. #elif defined(CONFIG_SA1100_ASSABET)
  101. #include <asm/arch/neponset.h>
  102. /* We can only do 8-bit reads and writes in the static memory space. */
  103. #define SMC_CAN_USE_8BIT 1
  104. #define SMC_CAN_USE_16BIT 0
  105. #define SMC_CAN_USE_32BIT 0
  106. #define SMC_NOWAIT 1
  107. /* The first two address lines aren't connected... */
  108. #define SMC_IO_SHIFT 2
  109. #define SMC_inb(a, r) readb((a) + (r))
  110. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  111. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  112. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  113. #elif defined(CONFIG_ARCH_INNOKOM) || \
  114. defined(CONFIG_MACH_MAINSTONE) || \
  115. defined(CONFIG_ARCH_PXA_IDP) || \
  116. defined(CONFIG_ARCH_RAMSES)
  117. #define SMC_CAN_USE_8BIT 1
  118. #define SMC_CAN_USE_16BIT 1
  119. #define SMC_CAN_USE_32BIT 1
  120. #define SMC_IO_SHIFT 0
  121. #define SMC_NOWAIT 1
  122. #define SMC_USE_PXA_DMA 1
  123. #define SMC_inb(a, r) readb((a) + (r))
  124. #define SMC_inw(a, r) readw((a) + (r))
  125. #define SMC_inl(a, r) readl((a) + (r))
  126. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  127. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  128. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  129. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  130. /* We actually can't write halfwords properly if not word aligned */
  131. static inline void
  132. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  133. {
  134. if (reg & 2) {
  135. unsigned int v = val << 16;
  136. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  137. writel(v, ioaddr + (reg & ~2));
  138. } else {
  139. writew(val, ioaddr + reg);
  140. }
  141. }
  142. #elif defined(CONFIG_ARCH_OMAP)
  143. /* We can only do 16-bit reads and writes in the static memory space. */
  144. #define SMC_CAN_USE_8BIT 0
  145. #define SMC_CAN_USE_16BIT 1
  146. #define SMC_CAN_USE_32BIT 0
  147. #define SMC_IO_SHIFT 0
  148. #define SMC_NOWAIT 1
  149. #define SMC_inb(a, r) readb((a) + (r))
  150. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  151. #define SMC_inw(a, r) readw((a) + (r))
  152. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  153. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  154. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  155. #define SMC_inl(a, r) readl((a) + (r))
  156. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  157. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  158. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  159. #include <asm/mach-types.h>
  160. #include <asm/arch/cpu.h>
  161. #define SMC_IRQ_FLAGS (( \
  162. machine_is_omap_h2() \
  163. || machine_is_omap_h3() \
  164. || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
  165. ) ? SA_TRIGGER_FALLING : SA_TRIGGER_RISING)
  166. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  167. #define SMC_CAN_USE_8BIT 0
  168. #define SMC_CAN_USE_16BIT 1
  169. #define SMC_CAN_USE_32BIT 0
  170. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  171. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  172. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  173. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  174. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  175. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  176. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  177. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  178. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  179. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  180. #define SMC_IRQ_FLAGS (0)
  181. #elif defined(CONFIG_ISA)
  182. #define SMC_CAN_USE_8BIT 1
  183. #define SMC_CAN_USE_16BIT 1
  184. #define SMC_CAN_USE_32BIT 0
  185. #define SMC_inb(a, r) inb((a) + (r))
  186. #define SMC_inw(a, r) inw((a) + (r))
  187. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  188. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  189. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  190. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  191. #elif defined(CONFIG_M32R)
  192. #define SMC_CAN_USE_8BIT 0
  193. #define SMC_CAN_USE_16BIT 1
  194. #define SMC_CAN_USE_32BIT 0
  195. #define SMC_inb(a, r) inb((u32)a) + (r))
  196. #define SMC_inw(a, r) inw(((u32)a) + (r))
  197. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  198. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  199. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  200. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  201. #define SMC_IRQ_FLAGS (0)
  202. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  203. #define RPC_LSB_DEFAULT RPC_LED_100_10
  204. #elif defined(CONFIG_MACH_LPD7A400) || defined(CONFIG_MACH_LPD7A404)
  205. /* The LPD7A40X_IOBARRIER is necessary to overcome a mismatch between
  206. * the way that the CPU handles chip selects and the way that the SMC
  207. * chip expects the chip select to operate. Refer to
  208. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  209. * IOBARRIER is a byte as a least-common denominator of possible
  210. * regions to use as the barrier. It would be wasteful to read 32
  211. * bits from a byte oriented region.
  212. *
  213. * There is no explicit protection against interrupts intervening
  214. * between the writew and the IOBARRIER. In SMC ISR there is a
  215. * preamble that performs an IOBARRIER in the extremely unlikely event
  216. * that the driver interrupts itself between a writew to the chip an
  217. * the IOBARRIER that follows *and* the cache is large enough that the
  218. * first off-chip access while handing the interrupt is to the SMC
  219. * chip. Other devices in the same address space as the SMC chip must
  220. * be aware of the potential for trouble and perform a similar
  221. * IOBARRIER on entry to their ISR.
  222. */
  223. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  224. #define SMC_CAN_USE_8BIT 0
  225. #define SMC_CAN_USE_16BIT 1
  226. #define SMC_CAN_USE_32BIT 0
  227. #define SMC_NOWAIT 0
  228. #define LPD7A40X_IOBARRIER readb (IOBARRIER_VIRT)
  229. #define SMC_inw(a,r) readw ((void*) ((a) + (r)))
  230. #define SMC_insw(a,r,p,l) readsw ((void*) ((a) + (r)), p, l)
  231. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7A40X_IOBARRIER; })
  232. #define SMC_outsw LPD7A40X_SMC_outsw
  233. static inline void LPD7A40X_SMC_outsw(unsigned long a, int r,
  234. unsigned char* p, int l)
  235. {
  236. unsigned short* ps = (unsigned short*) p;
  237. while (l-- > 0) {
  238. writew (*ps++, a + r);
  239. LPD7A40X_IOBARRIER;
  240. }
  241. }
  242. #define SMC_INTERRUPT_PREAMBLE LPD7A40X_IOBARRIER
  243. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  244. #define RPC_LSB_DEFAULT RPC_LED_100_10
  245. #elif defined(CONFIG_SOC_AU1X00)
  246. #include <au1xxx.h>
  247. /* We can only do 16-bit reads and writes in the static memory space. */
  248. #define SMC_CAN_USE_8BIT 0
  249. #define SMC_CAN_USE_16BIT 1
  250. #define SMC_CAN_USE_32BIT 0
  251. #define SMC_IO_SHIFT 0
  252. #define SMC_NOWAIT 1
  253. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  254. #define SMC_insw(a, r, p, l) \
  255. do { \
  256. unsigned long _a = (unsigned long)((a) + (r)); \
  257. int _l = (l); \
  258. u16 *_p = (u16 *)(p); \
  259. while (_l-- > 0) \
  260. *_p++ = au_readw(_a); \
  261. } while(0)
  262. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  263. #define SMC_outsw(a, r, p, l) \
  264. do { \
  265. unsigned long _a = (unsigned long)((a) + (r)); \
  266. int _l = (l); \
  267. const u16 *_p = (const u16 *)(p); \
  268. while (_l-- > 0) \
  269. au_writew(*_p++ , _a); \
  270. } while(0)
  271. #define SMC_IRQ_FLAGS (0)
  272. #else
  273. #define SMC_CAN_USE_8BIT 1
  274. #define SMC_CAN_USE_16BIT 1
  275. #define SMC_CAN_USE_32BIT 1
  276. #define SMC_NOWAIT 1
  277. #define SMC_inb(a, r) readb((a) + (r))
  278. #define SMC_inw(a, r) readw((a) + (r))
  279. #define SMC_inl(a, r) readl((a) + (r))
  280. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  281. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  282. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  283. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  284. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  285. #define RPC_LSA_DEFAULT RPC_LED_100_10
  286. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  287. #endif
  288. #ifdef SMC_USE_PXA_DMA
  289. /*
  290. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  291. * always happening in irq context so no need to worry about races. TX is
  292. * different and probably not worth it for that reason, and not as critical
  293. * as RX which can overrun memory and lose packets.
  294. */
  295. #include <linux/dma-mapping.h>
  296. #include <asm/dma.h>
  297. #include <asm/arch/pxa-regs.h>
  298. #ifdef SMC_insl
  299. #undef SMC_insl
  300. #define SMC_insl(a, r, p, l) \
  301. smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
  302. static inline void
  303. smc_pxa_dma_insl(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  304. u_char *buf, int len)
  305. {
  306. dma_addr_t dmabuf;
  307. /* fallback if no DMA available */
  308. if (dma == (unsigned char)-1) {
  309. readsl(ioaddr + reg, buf, len);
  310. return;
  311. }
  312. /* 64 bit alignment is required for memory to memory DMA */
  313. if ((long)buf & 4) {
  314. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  315. buf += 4;
  316. len--;
  317. }
  318. len *= 4;
  319. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  320. DCSR(dma) = DCSR_NODESC;
  321. DTADR(dma) = dmabuf;
  322. DSADR(dma) = physaddr + reg;
  323. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  324. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  325. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  326. while (!(DCSR(dma) & DCSR_STOPSTATE))
  327. cpu_relax();
  328. DCSR(dma) = 0;
  329. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  330. }
  331. #endif
  332. #ifdef SMC_insw
  333. #undef SMC_insw
  334. #define SMC_insw(a, r, p, l) \
  335. smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
  336. static inline void
  337. smc_pxa_dma_insw(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
  338. u_char *buf, int len)
  339. {
  340. dma_addr_t dmabuf;
  341. /* fallback if no DMA available */
  342. if (dma == (unsigned char)-1) {
  343. readsw(ioaddr + reg, buf, len);
  344. return;
  345. }
  346. /* 64 bit alignment is required for memory to memory DMA */
  347. while ((long)buf & 6) {
  348. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  349. buf += 2;
  350. len--;
  351. }
  352. len *= 2;
  353. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  354. DCSR(dma) = DCSR_NODESC;
  355. DTADR(dma) = dmabuf;
  356. DSADR(dma) = physaddr + reg;
  357. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  358. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  359. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  360. while (!(DCSR(dma) & DCSR_STOPSTATE))
  361. cpu_relax();
  362. DCSR(dma) = 0;
  363. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  364. }
  365. #endif
  366. static void
  367. smc_pxa_dma_irq(int dma, void *dummy, struct pt_regs *regs)
  368. {
  369. DCSR(dma) = 0;
  370. }
  371. #endif /* SMC_USE_PXA_DMA */
  372. /*
  373. * Everything a particular hardware setup needs should have been defined
  374. * at this point. Add stubs for the undefined cases, mainly to avoid
  375. * compilation warnings since they'll be optimized away, or to prevent buggy
  376. * use of them.
  377. */
  378. #if ! SMC_CAN_USE_32BIT
  379. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  380. #define SMC_outl(x, ioaddr, reg) BUG()
  381. #define SMC_insl(a, r, p, l) BUG()
  382. #define SMC_outsl(a, r, p, l) BUG()
  383. #endif
  384. #if !defined(SMC_insl) || !defined(SMC_outsl)
  385. #define SMC_insl(a, r, p, l) BUG()
  386. #define SMC_outsl(a, r, p, l) BUG()
  387. #endif
  388. #if ! SMC_CAN_USE_16BIT
  389. /*
  390. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  391. * can't do it directly. Most registers are 16-bit so those are mandatory.
  392. */
  393. #define SMC_outw(x, ioaddr, reg) \
  394. do { \
  395. unsigned int __val16 = (x); \
  396. SMC_outb( __val16, ioaddr, reg ); \
  397. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  398. } while (0)
  399. #define SMC_inw(ioaddr, reg) \
  400. ({ \
  401. unsigned int __val16; \
  402. __val16 = SMC_inb( ioaddr, reg ); \
  403. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  404. __val16; \
  405. })
  406. #define SMC_insw(a, r, p, l) BUG()
  407. #define SMC_outsw(a, r, p, l) BUG()
  408. #endif
  409. #if !defined(SMC_insw) || !defined(SMC_outsw)
  410. #define SMC_insw(a, r, p, l) BUG()
  411. #define SMC_outsw(a, r, p, l) BUG()
  412. #endif
  413. #if ! SMC_CAN_USE_8BIT
  414. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  415. #define SMC_outb(x, ioaddr, reg) BUG()
  416. #define SMC_insb(a, r, p, l) BUG()
  417. #define SMC_outsb(a, r, p, l) BUG()
  418. #endif
  419. #if !defined(SMC_insb) || !defined(SMC_outsb)
  420. #define SMC_insb(a, r, p, l) BUG()
  421. #define SMC_outsb(a, r, p, l) BUG()
  422. #endif
  423. #ifndef SMC_CAN_USE_DATACS
  424. #define SMC_CAN_USE_DATACS 0
  425. #endif
  426. #ifndef SMC_IO_SHIFT
  427. #define SMC_IO_SHIFT 0
  428. #endif
  429. #ifndef SMC_IRQ_FLAGS
  430. #define SMC_IRQ_FLAGS SA_TRIGGER_RISING
  431. #endif
  432. #ifndef SMC_INTERRUPT_PREAMBLE
  433. #define SMC_INTERRUPT_PREAMBLE
  434. #endif
  435. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  436. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  437. #define SMC_DATA_EXTENT (4)
  438. /*
  439. . Bank Select Register:
  440. .
  441. . yyyy yyyy 0000 00xx
  442. . xx = bank number
  443. . yyyy yyyy = 0x33, for identification purposes.
  444. */
  445. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  446. // Transmit Control Register
  447. /* BANK 0 */
  448. #define TCR_REG SMC_REG(0x0000, 0)
  449. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  450. #define TCR_LOOP 0x0002 // Controls output pin LBK
  451. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  452. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  453. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  454. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  455. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  456. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  457. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  458. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  459. #define TCR_CLEAR 0 /* do NOTHING */
  460. /* the default settings for the TCR register : */
  461. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  462. // EPH Status Register
  463. /* BANK 0 */
  464. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  465. #define ES_TX_SUC 0x0001 // Last TX was successful
  466. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  467. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  468. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  469. #define ES_16COL 0x0010 // 16 Collisions Reached
  470. #define ES_SQET 0x0020 // Signal Quality Error Test
  471. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  472. #define ES_TXDEFR 0x0080 // Transmit Deferred
  473. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  474. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  475. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  476. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  477. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  478. #define ES_TXUNRN 0x8000 // Tx Underrun
  479. // Receive Control Register
  480. /* BANK 0 */
  481. #define RCR_REG SMC_REG(0x0004, 0)
  482. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  483. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  484. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  485. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  486. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  487. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  488. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  489. #define RCR_SOFTRST 0x8000 // resets the chip
  490. /* the normal settings for the RCR register : */
  491. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  492. #define RCR_CLEAR 0x0 // set it to a base state
  493. // Counter Register
  494. /* BANK 0 */
  495. #define COUNTER_REG SMC_REG(0x0006, 0)
  496. // Memory Information Register
  497. /* BANK 0 */
  498. #define MIR_REG SMC_REG(0x0008, 0)
  499. // Receive/Phy Control Register
  500. /* BANK 0 */
  501. #define RPC_REG SMC_REG(0x000A, 0)
  502. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  503. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  504. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  505. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  506. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  507. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  508. #define RPC_LED_RES (0x01) // LED = Reserved
  509. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  510. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  511. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  512. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  513. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  514. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  515. #ifndef RPC_LSA_DEFAULT
  516. #define RPC_LSA_DEFAULT RPC_LED_100
  517. #endif
  518. #ifndef RPC_LSB_DEFAULT
  519. #define RPC_LSB_DEFAULT RPC_LED_FD
  520. #endif
  521. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  522. /* Bank 0 0x0C is reserved */
  523. // Bank Select Register
  524. /* All Banks */
  525. #define BSR_REG 0x000E
  526. // Configuration Reg
  527. /* BANK 1 */
  528. #define CONFIG_REG SMC_REG(0x0000, 1)
  529. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  530. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  531. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  532. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  533. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  534. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  535. // Base Address Register
  536. /* BANK 1 */
  537. #define BASE_REG SMC_REG(0x0002, 1)
  538. // Individual Address Registers
  539. /* BANK 1 */
  540. #define ADDR0_REG SMC_REG(0x0004, 1)
  541. #define ADDR1_REG SMC_REG(0x0006, 1)
  542. #define ADDR2_REG SMC_REG(0x0008, 1)
  543. // General Purpose Register
  544. /* BANK 1 */
  545. #define GP_REG SMC_REG(0x000A, 1)
  546. // Control Register
  547. /* BANK 1 */
  548. #define CTL_REG SMC_REG(0x000C, 1)
  549. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  550. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  551. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  552. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  553. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  554. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  555. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  556. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  557. // MMU Command Register
  558. /* BANK 2 */
  559. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  560. #define MC_BUSY 1 // When 1 the last release has not completed
  561. #define MC_NOP (0<<5) // No Op
  562. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  563. #define MC_RESET (2<<5) // Reset MMU to initial state
  564. #define MC_REMOVE (3<<5) // Remove the current rx packet
  565. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  566. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  567. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  568. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  569. // Packet Number Register
  570. /* BANK 2 */
  571. #define PN_REG SMC_REG(0x0002, 2)
  572. // Allocation Result Register
  573. /* BANK 2 */
  574. #define AR_REG SMC_REG(0x0003, 2)
  575. #define AR_FAILED 0x80 // Alocation Failed
  576. // TX FIFO Ports Register
  577. /* BANK 2 */
  578. #define TXFIFO_REG SMC_REG(0x0004, 2)
  579. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  580. // RX FIFO Ports Register
  581. /* BANK 2 */
  582. #define RXFIFO_REG SMC_REG(0x0005, 2)
  583. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  584. #define FIFO_REG SMC_REG(0x0004, 2)
  585. // Pointer Register
  586. /* BANK 2 */
  587. #define PTR_REG SMC_REG(0x0006, 2)
  588. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  589. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  590. #define PTR_READ 0x2000 // When 1 the operation is a read
  591. // Data Register
  592. /* BANK 2 */
  593. #define DATA_REG SMC_REG(0x0008, 2)
  594. // Interrupt Status/Acknowledge Register
  595. /* BANK 2 */
  596. #define INT_REG SMC_REG(0x000C, 2)
  597. // Interrupt Mask Register
  598. /* BANK 2 */
  599. #define IM_REG SMC_REG(0x000D, 2)
  600. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  601. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  602. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  603. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  604. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  605. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  606. #define IM_TX_INT 0x02 // Transmit Interrupt
  607. #define IM_RCV_INT 0x01 // Receive Interrupt
  608. // Multicast Table Registers
  609. /* BANK 3 */
  610. #define MCAST_REG1 SMC_REG(0x0000, 3)
  611. #define MCAST_REG2 SMC_REG(0x0002, 3)
  612. #define MCAST_REG3 SMC_REG(0x0004, 3)
  613. #define MCAST_REG4 SMC_REG(0x0006, 3)
  614. // Management Interface Register (MII)
  615. /* BANK 3 */
  616. #define MII_REG SMC_REG(0x0008, 3)
  617. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  618. #define MII_MDOE 0x0008 // MII Output Enable
  619. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  620. #define MII_MDI 0x0002 // MII Input, pin MDI
  621. #define MII_MDO 0x0001 // MII Output, pin MDO
  622. // Revision Register
  623. /* BANK 3 */
  624. /* ( hi: chip id low: rev # ) */
  625. #define REV_REG SMC_REG(0x000A, 3)
  626. // Early RCV Register
  627. /* BANK 3 */
  628. /* this is NOT on SMC9192 */
  629. #define ERCV_REG SMC_REG(0x000C, 3)
  630. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  631. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  632. // External Register
  633. /* BANK 7 */
  634. #define EXT_REG SMC_REG(0x0000, 7)
  635. #define CHIP_9192 3
  636. #define CHIP_9194 4
  637. #define CHIP_9195 5
  638. #define CHIP_9196 6
  639. #define CHIP_91100 7
  640. #define CHIP_91100FD 8
  641. #define CHIP_91111FD 9
  642. static const char * chip_ids[ 16 ] = {
  643. NULL, NULL, NULL,
  644. /* 3 */ "SMC91C90/91C92",
  645. /* 4 */ "SMC91C94",
  646. /* 5 */ "SMC91C95",
  647. /* 6 */ "SMC91C96",
  648. /* 7 */ "SMC91C100",
  649. /* 8 */ "SMC91C100FD",
  650. /* 9 */ "SMC91C11xFD",
  651. NULL, NULL, NULL,
  652. NULL, NULL, NULL};
  653. /*
  654. . Receive status bits
  655. */
  656. #define RS_ALGNERR 0x8000
  657. #define RS_BRODCAST 0x4000
  658. #define RS_BADCRC 0x2000
  659. #define RS_ODDFRAME 0x1000
  660. #define RS_TOOLONG 0x0800
  661. #define RS_TOOSHORT 0x0400
  662. #define RS_MULTICAST 0x0001
  663. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  664. /*
  665. * PHY IDs
  666. * LAN83C183 == LAN91C111 Internal PHY
  667. */
  668. #define PHY_LAN83C183 0x0016f840
  669. #define PHY_LAN83C180 0x02821c50
  670. /*
  671. * PHY Register Addresses (LAN91C111 Internal PHY)
  672. *
  673. * Generic PHY registers can be found in <linux/mii.h>
  674. *
  675. * These phy registers are specific to our on-board phy.
  676. */
  677. // PHY Configuration Register 1
  678. #define PHY_CFG1_REG 0x10
  679. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  680. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  681. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  682. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  683. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  684. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  685. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  686. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  687. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  688. #define PHY_CFG1_TLVL_MASK 0x003C
  689. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  690. // PHY Configuration Register 2
  691. #define PHY_CFG2_REG 0x11
  692. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  693. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  694. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  695. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  696. // PHY Status Output (and Interrupt status) Register
  697. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  698. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  699. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  700. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  701. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  702. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  703. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  704. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  705. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  706. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  707. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  708. // PHY Interrupt/Status Mask Register
  709. #define PHY_MASK_REG 0x13 // Interrupt Mask
  710. // Uses the same bit definitions as PHY_INT_REG
  711. /*
  712. * SMC91C96 ethernet config and status registers.
  713. * These are in the "attribute" space.
  714. */
  715. #define ECOR 0x8000
  716. #define ECOR_RESET 0x80
  717. #define ECOR_LEVEL_IRQ 0x40
  718. #define ECOR_WR_ATTRIB 0x04
  719. #define ECOR_ENABLE 0x01
  720. #define ECSR 0x8002
  721. #define ECSR_IOIS8 0x20
  722. #define ECSR_PWRDWN 0x04
  723. #define ECSR_INT 0x02
  724. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  725. /*
  726. * Macros to abstract register access according to the data bus
  727. * capabilities. Please use those and not the in/out primitives.
  728. * Note: the following macros do *not* select the bank -- this must
  729. * be done separately as needed in the main code. The SMC_REG() macro
  730. * only uses the bank argument for debugging purposes (when enabled).
  731. *
  732. * Note: despite inline functions being safer, everything leading to this
  733. * should preferably be macros to let BUG() display the line number in
  734. * the core source code since we're interested in the top call site
  735. * not in any inline function location.
  736. */
  737. #if SMC_DEBUG > 0
  738. #define SMC_REG(reg, bank) \
  739. ({ \
  740. int __b = SMC_CURRENT_BANK(); \
  741. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  742. printk( "%s: bank reg screwed (0x%04x)\n", \
  743. CARDNAME, __b ); \
  744. BUG(); \
  745. } \
  746. reg<<SMC_IO_SHIFT; \
  747. })
  748. #else
  749. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  750. #endif
  751. /*
  752. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  753. * aligned to a 32 bit boundary. I tell you that does exist!
  754. * Fortunately the affected register accesses can be easily worked around
  755. * since we can write zeroes to the preceeding 16 bits without adverse
  756. * effects and use a 32-bit access.
  757. *
  758. * Enforce it on any 32-bit capable setup for now.
  759. */
  760. #define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
  761. #define SMC_GET_PN() \
  762. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
  763. : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
  764. #define SMC_SET_PN(x) \
  765. do { \
  766. if (SMC_MUST_ALIGN_WRITE) \
  767. SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
  768. else if (SMC_CAN_USE_8BIT) \
  769. SMC_outb(x, ioaddr, PN_REG); \
  770. else \
  771. SMC_outw(x, ioaddr, PN_REG); \
  772. } while (0)
  773. #define SMC_GET_AR() \
  774. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
  775. : (SMC_inw(ioaddr, PN_REG) >> 8) )
  776. #define SMC_GET_TXFIFO() \
  777. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
  778. : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
  779. #define SMC_GET_RXFIFO() \
  780. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
  781. : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
  782. #define SMC_GET_INT() \
  783. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
  784. : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
  785. #define SMC_ACK_INT(x) \
  786. do { \
  787. if (SMC_CAN_USE_8BIT) \
  788. SMC_outb(x, ioaddr, INT_REG); \
  789. else { \
  790. unsigned long __flags; \
  791. int __mask; \
  792. local_irq_save(__flags); \
  793. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  794. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  795. local_irq_restore(__flags); \
  796. } \
  797. } while (0)
  798. #define SMC_GET_INT_MASK() \
  799. ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
  800. : (SMC_inw( ioaddr, INT_REG ) >> 8) )
  801. #define SMC_SET_INT_MASK(x) \
  802. do { \
  803. if (SMC_CAN_USE_8BIT) \
  804. SMC_outb(x, ioaddr, IM_REG); \
  805. else \
  806. SMC_outw((x) << 8, ioaddr, INT_REG); \
  807. } while (0)
  808. #define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
  809. #define SMC_SELECT_BANK(x) \
  810. do { \
  811. if (SMC_MUST_ALIGN_WRITE) \
  812. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  813. else \
  814. SMC_outw(x, ioaddr, BANK_SELECT); \
  815. } while (0)
  816. #define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
  817. #define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
  818. #define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
  819. #define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
  820. #define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
  821. #define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
  822. #define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
  823. #define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
  824. #define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
  825. #define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
  826. #define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
  827. #define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
  828. #define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
  829. #define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
  830. #define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
  831. #define SMC_SET_PTR(x) \
  832. do { \
  833. if (SMC_MUST_ALIGN_WRITE) \
  834. SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
  835. else \
  836. SMC_outw(x, ioaddr, PTR_REG); \
  837. } while (0)
  838. #define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
  839. #define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
  840. #define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
  841. #define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
  842. #define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
  843. #define SMC_SET_RPC(x) \
  844. do { \
  845. if (SMC_MUST_ALIGN_WRITE) \
  846. SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
  847. else \
  848. SMC_outw(x, ioaddr, RPC_REG); \
  849. } while (0)
  850. #define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
  851. #define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
  852. #ifndef SMC_GET_MAC_ADDR
  853. #define SMC_GET_MAC_ADDR(addr) \
  854. do { \
  855. unsigned int __v; \
  856. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  857. addr[0] = __v; addr[1] = __v >> 8; \
  858. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  859. addr[2] = __v; addr[3] = __v >> 8; \
  860. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  861. addr[4] = __v; addr[5] = __v >> 8; \
  862. } while (0)
  863. #endif
  864. #define SMC_SET_MAC_ADDR(addr) \
  865. do { \
  866. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  867. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  868. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  869. } while (0)
  870. #define SMC_SET_MCAST(x) \
  871. do { \
  872. const unsigned char *mt = (x); \
  873. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  874. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  875. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  876. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  877. } while (0)
  878. #define SMC_PUT_PKT_HDR(status, length) \
  879. do { \
  880. if (SMC_CAN_USE_32BIT) \
  881. SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
  882. else { \
  883. SMC_outw(status, ioaddr, DATA_REG); \
  884. SMC_outw(length, ioaddr, DATA_REG); \
  885. } \
  886. } while (0)
  887. #define SMC_GET_PKT_HDR(status, length) \
  888. do { \
  889. if (SMC_CAN_USE_32BIT) { \
  890. unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
  891. (status) = __val & 0xffff; \
  892. (length) = __val >> 16; \
  893. } else { \
  894. (status) = SMC_inw(ioaddr, DATA_REG); \
  895. (length) = SMC_inw(ioaddr, DATA_REG); \
  896. } \
  897. } while (0)
  898. #define SMC_PUSH_DATA(p, l) \
  899. do { \
  900. if (SMC_CAN_USE_32BIT) { \
  901. void *__ptr = (p); \
  902. int __len = (l); \
  903. void *__ioaddr = ioaddr; \
  904. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  905. __len -= 2; \
  906. SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
  907. __ptr += 2; \
  908. } \
  909. if (SMC_CAN_USE_DATACS && lp->datacs) \
  910. __ioaddr = lp->datacs; \
  911. SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  912. if (__len & 2) { \
  913. __ptr += (__len & ~3); \
  914. SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
  915. } \
  916. } else if (SMC_CAN_USE_16BIT) \
  917. SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
  918. else if (SMC_CAN_USE_8BIT) \
  919. SMC_outsb(ioaddr, DATA_REG, p, l); \
  920. } while (0)
  921. #define SMC_PULL_DATA(p, l) \
  922. do { \
  923. if (SMC_CAN_USE_32BIT) { \
  924. void *__ptr = (p); \
  925. int __len = (l); \
  926. void *__ioaddr = ioaddr; \
  927. if ((unsigned long)__ptr & 2) { \
  928. /* \
  929. * We want 32bit alignment here. \
  930. * Since some buses perform a full \
  931. * 32bit fetch even for 16bit data \
  932. * we can't use SMC_inw() here. \
  933. * Back both source (on-chip) and \
  934. * destination pointers of 2 bytes. \
  935. * This is possible since the call to \
  936. * SMC_GET_PKT_HDR() already advanced \
  937. * the source pointer of 4 bytes, and \
  938. * the skb_reserve(skb, 2) advanced \
  939. * the destination pointer of 2 bytes. \
  940. */ \
  941. __ptr -= 2; \
  942. __len += 2; \
  943. SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  944. } \
  945. if (SMC_CAN_USE_DATACS && lp->datacs) \
  946. __ioaddr = lp->datacs; \
  947. __len += 2; \
  948. SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
  949. } else if (SMC_CAN_USE_16BIT) \
  950. SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
  951. else if (SMC_CAN_USE_8BIT) \
  952. SMC_insb(ioaddr, DATA_REG, p, l); \
  953. } while (0)
  954. #endif /* _SMC91X_H_ */