skxmac2.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160
  1. /******************************************************************************
  2. *
  3. * Name: skxmac2.c
  4. * Project: Gigabit Ethernet Adapters, Common Modules
  5. * Version: $Revision: 1.102 $
  6. * Date: $Date: 2003/10/02 16:53:58 $
  7. * Purpose: Contains functions to initialize the MACs and PHYs
  8. *
  9. ******************************************************************************/
  10. /******************************************************************************
  11. *
  12. * (C)Copyright 1998-2002 SysKonnect.
  13. * (C)Copyright 2002-2003 Marvell.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * The information in this file is provided "AS IS" without warranty.
  21. *
  22. ******************************************************************************/
  23. #include "h/skdrv1st.h"
  24. #include "h/skdrv2nd.h"
  25. /* typedefs *******************************************************************/
  26. /* BCOM PHY magic pattern list */
  27. typedef struct s_PhyHack {
  28. int PhyReg; /* Phy register */
  29. SK_U16 PhyVal; /* Value to write */
  30. } BCOM_HACK;
  31. /* local variables ************************************************************/
  32. #if (defined(DEBUG) || ((!defined(LINT)) && (!defined(SK_SLIM))))
  33. static const char SysKonnectFileId[] =
  34. "@(#) $Id: skxmac2.c,v 1.102 2003/10/02 16:53:58 rschmidt Exp $ (C) Marvell.";
  35. #endif
  36. #ifdef GENESIS
  37. static BCOM_HACK BcomRegA1Hack[] = {
  38. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 }, { 0x17, 0x0013 },
  39. { 0x15, 0x0404 }, { 0x17, 0x8006 }, { 0x15, 0x0132 }, { 0x17, 0x8006 },
  40. { 0x15, 0x0232 }, { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  41. { 0, 0 }
  42. };
  43. static BCOM_HACK BcomRegC0Hack[] = {
  44. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 }, { 0x17, 0x0013 },
  45. { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  46. { 0, 0 }
  47. };
  48. #endif
  49. /* function prototypes ********************************************************/
  50. #ifdef GENESIS
  51. static void SkXmInitPhyXmac(SK_AC*, SK_IOC, int, SK_BOOL);
  52. static void SkXmInitPhyBcom(SK_AC*, SK_IOC, int, SK_BOOL);
  53. static int SkXmAutoNegDoneXmac(SK_AC*, SK_IOC, int);
  54. static int SkXmAutoNegDoneBcom(SK_AC*, SK_IOC, int);
  55. #endif /* GENESIS */
  56. #ifdef YUKON
  57. static void SkGmInitPhyMarv(SK_AC*, SK_IOC, int, SK_BOOL);
  58. static int SkGmAutoNegDoneMarv(SK_AC*, SK_IOC, int);
  59. #endif /* YUKON */
  60. #ifdef OTHER_PHY
  61. static void SkXmInitPhyLone(SK_AC*, SK_IOC, int, SK_BOOL);
  62. static void SkXmInitPhyNat (SK_AC*, SK_IOC, int, SK_BOOL);
  63. static int SkXmAutoNegDoneLone(SK_AC*, SK_IOC, int);
  64. static int SkXmAutoNegDoneNat (SK_AC*, SK_IOC, int);
  65. #endif /* OTHER_PHY */
  66. #ifdef GENESIS
  67. /******************************************************************************
  68. *
  69. * SkXmPhyRead() - Read from XMAC PHY register
  70. *
  71. * Description: reads a 16-bit word from XMAC PHY or ext. PHY
  72. *
  73. * Returns:
  74. * nothing
  75. */
  76. void SkXmPhyRead(
  77. SK_AC *pAC, /* Adapter Context */
  78. SK_IOC IoC, /* I/O Context */
  79. int Port, /* Port Index (MAC_1 + n) */
  80. int PhyReg, /* Register Address (Offset) */
  81. SK_U16 SK_FAR *pVal) /* Pointer to Value */
  82. {
  83. SK_U16 Mmu;
  84. SK_GEPORT *pPrt;
  85. pPrt = &pAC->GIni.GP[Port];
  86. /* write the PHY register's address */
  87. XM_OUT16(IoC, Port, XM_PHY_ADDR, PhyReg | pPrt->PhyAddr);
  88. /* get the PHY register's value */
  89. XM_IN16(IoC, Port, XM_PHY_DATA, pVal);
  90. if (pPrt->PhyType != SK_PHY_XMAC) {
  91. do {
  92. XM_IN16(IoC, Port, XM_MMU_CMD, &Mmu);
  93. /* wait until 'Ready' is set */
  94. } while ((Mmu & XM_MMU_PHY_RDY) == 0);
  95. /* get the PHY register's value */
  96. XM_IN16(IoC, Port, XM_PHY_DATA, pVal);
  97. }
  98. } /* SkXmPhyRead */
  99. /******************************************************************************
  100. *
  101. * SkXmPhyWrite() - Write to XMAC PHY register
  102. *
  103. * Description: writes a 16-bit word to XMAC PHY or ext. PHY
  104. *
  105. * Returns:
  106. * nothing
  107. */
  108. void SkXmPhyWrite(
  109. SK_AC *pAC, /* Adapter Context */
  110. SK_IOC IoC, /* I/O Context */
  111. int Port, /* Port Index (MAC_1 + n) */
  112. int PhyReg, /* Register Address (Offset) */
  113. SK_U16 Val) /* Value */
  114. {
  115. SK_U16 Mmu;
  116. SK_GEPORT *pPrt;
  117. pPrt = &pAC->GIni.GP[Port];
  118. if (pPrt->PhyType != SK_PHY_XMAC) {
  119. do {
  120. XM_IN16(IoC, Port, XM_MMU_CMD, &Mmu);
  121. /* wait until 'Busy' is cleared */
  122. } while ((Mmu & XM_MMU_PHY_BUSY) != 0);
  123. }
  124. /* write the PHY register's address */
  125. XM_OUT16(IoC, Port, XM_PHY_ADDR, PhyReg | pPrt->PhyAddr);
  126. /* write the PHY register's value */
  127. XM_OUT16(IoC, Port, XM_PHY_DATA, Val);
  128. if (pPrt->PhyType != SK_PHY_XMAC) {
  129. do {
  130. XM_IN16(IoC, Port, XM_MMU_CMD, &Mmu);
  131. /* wait until 'Busy' is cleared */
  132. } while ((Mmu & XM_MMU_PHY_BUSY) != 0);
  133. }
  134. } /* SkXmPhyWrite */
  135. #endif /* GENESIS */
  136. #ifdef YUKON
  137. /******************************************************************************
  138. *
  139. * SkGmPhyRead() - Read from GPHY register
  140. *
  141. * Description: reads a 16-bit word from GPHY through MDIO
  142. *
  143. * Returns:
  144. * nothing
  145. */
  146. void SkGmPhyRead(
  147. SK_AC *pAC, /* Adapter Context */
  148. SK_IOC IoC, /* I/O Context */
  149. int Port, /* Port Index (MAC_1 + n) */
  150. int PhyReg, /* Register Address (Offset) */
  151. SK_U16 SK_FAR *pVal) /* Pointer to Value */
  152. {
  153. SK_U16 Ctrl;
  154. SK_GEPORT *pPrt;
  155. #ifdef VCPU
  156. u_long SimCyle;
  157. u_long SimLowTime;
  158. VCPUgetTime(&SimCyle, &SimLowTime);
  159. VCPUprintf(0, "SkGmPhyRead(%u), SimCyle=%u, SimLowTime=%u\n",
  160. PhyReg, SimCyle, SimLowTime);
  161. #endif /* VCPU */
  162. pPrt = &pAC->GIni.GP[Port];
  163. /* set PHY-Register offset and 'Read' OpCode (= 1) */
  164. *pVal = (SK_U16)(GM_SMI_CT_PHY_AD(pPrt->PhyAddr) |
  165. GM_SMI_CT_REG_AD(PhyReg) | GM_SMI_CT_OP_RD);
  166. GM_OUT16(IoC, Port, GM_SMI_CTRL, *pVal);
  167. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  168. /* additional check for MDC/MDIO activity */
  169. if ((Ctrl & GM_SMI_CT_BUSY) == 0) {
  170. *pVal = 0;
  171. return;
  172. }
  173. *pVal |= GM_SMI_CT_BUSY;
  174. do {
  175. #ifdef VCPU
  176. VCPUwaitTime(1000);
  177. #endif /* VCPU */
  178. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  179. /* wait until 'ReadValid' is set */
  180. } while (Ctrl == *pVal);
  181. /* get the PHY register's value */
  182. GM_IN16(IoC, Port, GM_SMI_DATA, pVal);
  183. #ifdef VCPU
  184. VCPUgetTime(&SimCyle, &SimLowTime);
  185. VCPUprintf(0, "VCPUgetTime(), SimCyle=%u, SimLowTime=%u\n",
  186. SimCyle, SimLowTime);
  187. #endif /* VCPU */
  188. } /* SkGmPhyRead */
  189. /******************************************************************************
  190. *
  191. * SkGmPhyWrite() - Write to GPHY register
  192. *
  193. * Description: writes a 16-bit word to GPHY through MDIO
  194. *
  195. * Returns:
  196. * nothing
  197. */
  198. void SkGmPhyWrite(
  199. SK_AC *pAC, /* Adapter Context */
  200. SK_IOC IoC, /* I/O Context */
  201. int Port, /* Port Index (MAC_1 + n) */
  202. int PhyReg, /* Register Address (Offset) */
  203. SK_U16 Val) /* Value */
  204. {
  205. SK_U16 Ctrl;
  206. SK_GEPORT *pPrt;
  207. #ifdef VCPU
  208. SK_U32 DWord;
  209. u_long SimCyle;
  210. u_long SimLowTime;
  211. VCPUgetTime(&SimCyle, &SimLowTime);
  212. VCPUprintf(0, "SkGmPhyWrite(Reg=%u, Val=0x%04x), SimCyle=%u, SimLowTime=%u\n",
  213. PhyReg, Val, SimCyle, SimLowTime);
  214. #endif /* VCPU */
  215. pPrt = &pAC->GIni.GP[Port];
  216. /* write the PHY register's value */
  217. GM_OUT16(IoC, Port, GM_SMI_DATA, Val);
  218. /* set PHY-Register offset and 'Write' OpCode (= 0) */
  219. Val = GM_SMI_CT_PHY_AD(pPrt->PhyAddr) | GM_SMI_CT_REG_AD(PhyReg);
  220. GM_OUT16(IoC, Port, GM_SMI_CTRL, Val);
  221. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  222. /* additional check for MDC/MDIO activity */
  223. if ((Ctrl & GM_SMI_CT_BUSY) == 0) {
  224. return;
  225. }
  226. Val |= GM_SMI_CT_BUSY;
  227. do {
  228. #ifdef VCPU
  229. /* read Timer value */
  230. SK_IN32(IoC, B2_TI_VAL, &DWord);
  231. VCPUwaitTime(1000);
  232. #endif /* VCPU */
  233. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  234. /* wait until 'Busy' is cleared */
  235. } while (Ctrl == Val);
  236. #ifdef VCPU
  237. VCPUgetTime(&SimCyle, &SimLowTime);
  238. VCPUprintf(0, "VCPUgetTime(), SimCyle=%u, SimLowTime=%u\n",
  239. SimCyle, SimLowTime);
  240. #endif /* VCPU */
  241. } /* SkGmPhyWrite */
  242. #endif /* YUKON */
  243. #ifdef SK_DIAG
  244. /******************************************************************************
  245. *
  246. * SkGePhyRead() - Read from PHY register
  247. *
  248. * Description: calls a read PHY routine dep. on board type
  249. *
  250. * Returns:
  251. * nothing
  252. */
  253. void SkGePhyRead(
  254. SK_AC *pAC, /* Adapter Context */
  255. SK_IOC IoC, /* I/O Context */
  256. int Port, /* Port Index (MAC_1 + n) */
  257. int PhyReg, /* Register Address (Offset) */
  258. SK_U16 *pVal) /* Pointer to Value */
  259. {
  260. void (*r_func)(SK_AC *pAC, SK_IOC IoC, int Port, int Reg, SK_U16 *pVal);
  261. if (pAC->GIni.GIGenesis) {
  262. r_func = SkXmPhyRead;
  263. }
  264. else {
  265. r_func = SkGmPhyRead;
  266. }
  267. r_func(pAC, IoC, Port, PhyReg, pVal);
  268. } /* SkGePhyRead */
  269. /******************************************************************************
  270. *
  271. * SkGePhyWrite() - Write to PHY register
  272. *
  273. * Description: calls a write PHY routine dep. on board type
  274. *
  275. * Returns:
  276. * nothing
  277. */
  278. void SkGePhyWrite(
  279. SK_AC *pAC, /* Adapter Context */
  280. SK_IOC IoC, /* I/O Context */
  281. int Port, /* Port Index (MAC_1 + n) */
  282. int PhyReg, /* Register Address (Offset) */
  283. SK_U16 Val) /* Value */
  284. {
  285. void (*w_func)(SK_AC *pAC, SK_IOC IoC, int Port, int Reg, SK_U16 Val);
  286. if (pAC->GIni.GIGenesis) {
  287. w_func = SkXmPhyWrite;
  288. }
  289. else {
  290. w_func = SkGmPhyWrite;
  291. }
  292. w_func(pAC, IoC, Port, PhyReg, Val);
  293. } /* SkGePhyWrite */
  294. #endif /* SK_DIAG */
  295. /******************************************************************************
  296. *
  297. * SkMacPromiscMode() - Enable / Disable Promiscuous Mode
  298. *
  299. * Description:
  300. * enables / disables promiscuous mode by setting Mode Register (XMAC) or
  301. * Receive Control Register (GMAC) dep. on board type
  302. *
  303. * Returns:
  304. * nothing
  305. */
  306. void SkMacPromiscMode(
  307. SK_AC *pAC, /* adapter context */
  308. SK_IOC IoC, /* IO context */
  309. int Port, /* Port Index (MAC_1 + n) */
  310. SK_BOOL Enable) /* Enable / Disable */
  311. {
  312. #ifdef YUKON
  313. SK_U16 RcReg;
  314. #endif
  315. #ifdef GENESIS
  316. SK_U32 MdReg;
  317. #endif
  318. #ifdef GENESIS
  319. if (pAC->GIni.GIGenesis) {
  320. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  321. /* enable or disable promiscuous mode */
  322. if (Enable) {
  323. MdReg |= XM_MD_ENA_PROM;
  324. }
  325. else {
  326. MdReg &= ~XM_MD_ENA_PROM;
  327. }
  328. /* setup Mode Register */
  329. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  330. }
  331. #endif /* GENESIS */
  332. #ifdef YUKON
  333. if (pAC->GIni.GIYukon) {
  334. GM_IN16(IoC, Port, GM_RX_CTRL, &RcReg);
  335. /* enable or disable unicast and multicast filtering */
  336. if (Enable) {
  337. RcReg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  338. }
  339. else {
  340. RcReg |= (GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  341. }
  342. /* setup Receive Control Register */
  343. GM_OUT16(IoC, Port, GM_RX_CTRL, RcReg);
  344. }
  345. #endif /* YUKON */
  346. } /* SkMacPromiscMode*/
  347. /******************************************************************************
  348. *
  349. * SkMacHashing() - Enable / Disable Hashing
  350. *
  351. * Description:
  352. * enables / disables hashing by setting Mode Register (XMAC) or
  353. * Receive Control Register (GMAC) dep. on board type
  354. *
  355. * Returns:
  356. * nothing
  357. */
  358. void SkMacHashing(
  359. SK_AC *pAC, /* adapter context */
  360. SK_IOC IoC, /* IO context */
  361. int Port, /* Port Index (MAC_1 + n) */
  362. SK_BOOL Enable) /* Enable / Disable */
  363. {
  364. #ifdef YUKON
  365. SK_U16 RcReg;
  366. #endif
  367. #ifdef GENESIS
  368. SK_U32 MdReg;
  369. #endif
  370. #ifdef GENESIS
  371. if (pAC->GIni.GIGenesis) {
  372. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  373. /* enable or disable hashing */
  374. if (Enable) {
  375. MdReg |= XM_MD_ENA_HASH;
  376. }
  377. else {
  378. MdReg &= ~XM_MD_ENA_HASH;
  379. }
  380. /* setup Mode Register */
  381. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  382. }
  383. #endif /* GENESIS */
  384. #ifdef YUKON
  385. if (pAC->GIni.GIYukon) {
  386. GM_IN16(IoC, Port, GM_RX_CTRL, &RcReg);
  387. /* enable or disable multicast filtering */
  388. if (Enable) {
  389. RcReg |= GM_RXCR_MCF_ENA;
  390. }
  391. else {
  392. RcReg &= ~GM_RXCR_MCF_ENA;
  393. }
  394. /* setup Receive Control Register */
  395. GM_OUT16(IoC, Port, GM_RX_CTRL, RcReg);
  396. }
  397. #endif /* YUKON */
  398. } /* SkMacHashing*/
  399. #ifdef SK_DIAG
  400. /******************************************************************************
  401. *
  402. * SkXmSetRxCmd() - Modify the value of the XMAC's Rx Command Register
  403. *
  404. * Description:
  405. * The features
  406. * - FCS stripping, SK_STRIP_FCS_ON/OFF
  407. * - pad byte stripping, SK_STRIP_PAD_ON/OFF
  408. * - don't set XMR_FS_ERR in status SK_LENERR_OK_ON/OFF
  409. * for inrange length error frames
  410. * - don't set XMR_FS_ERR in status SK_BIG_PK_OK_ON/OFF
  411. * for frames > 1514 bytes
  412. * - enable Rx of own packets SK_SELF_RX_ON/OFF
  413. *
  414. * for incoming packets may be enabled/disabled by this function.
  415. * Additional modes may be added later.
  416. * Multiple modes can be enabled/disabled at the same time.
  417. * The new configuration is written to the Rx Command register immediately.
  418. *
  419. * Returns:
  420. * nothing
  421. */
  422. static void SkXmSetRxCmd(
  423. SK_AC *pAC, /* adapter context */
  424. SK_IOC IoC, /* IO context */
  425. int Port, /* Port Index (MAC_1 + n) */
  426. int Mode) /* Mode is SK_STRIP_FCS_ON/OFF, SK_STRIP_PAD_ON/OFF,
  427. SK_LENERR_OK_ON/OFF, or SK_BIG_PK_OK_ON/OFF */
  428. {
  429. SK_U16 OldRxCmd;
  430. SK_U16 RxCmd;
  431. XM_IN16(IoC, Port, XM_RX_CMD, &OldRxCmd);
  432. RxCmd = OldRxCmd;
  433. switch (Mode & (SK_STRIP_FCS_ON | SK_STRIP_FCS_OFF)) {
  434. case SK_STRIP_FCS_ON:
  435. RxCmd |= XM_RX_STRIP_FCS;
  436. break;
  437. case SK_STRIP_FCS_OFF:
  438. RxCmd &= ~XM_RX_STRIP_FCS;
  439. break;
  440. }
  441. switch (Mode & (SK_STRIP_PAD_ON | SK_STRIP_PAD_OFF)) {
  442. case SK_STRIP_PAD_ON:
  443. RxCmd |= XM_RX_STRIP_PAD;
  444. break;
  445. case SK_STRIP_PAD_OFF:
  446. RxCmd &= ~XM_RX_STRIP_PAD;
  447. break;
  448. }
  449. switch (Mode & (SK_LENERR_OK_ON | SK_LENERR_OK_OFF)) {
  450. case SK_LENERR_OK_ON:
  451. RxCmd |= XM_RX_LENERR_OK;
  452. break;
  453. case SK_LENERR_OK_OFF:
  454. RxCmd &= ~XM_RX_LENERR_OK;
  455. break;
  456. }
  457. switch (Mode & (SK_BIG_PK_OK_ON | SK_BIG_PK_OK_OFF)) {
  458. case SK_BIG_PK_OK_ON:
  459. RxCmd |= XM_RX_BIG_PK_OK;
  460. break;
  461. case SK_BIG_PK_OK_OFF:
  462. RxCmd &= ~XM_RX_BIG_PK_OK;
  463. break;
  464. }
  465. switch (Mode & (SK_SELF_RX_ON | SK_SELF_RX_OFF)) {
  466. case SK_SELF_RX_ON:
  467. RxCmd |= XM_RX_SELF_RX;
  468. break;
  469. case SK_SELF_RX_OFF:
  470. RxCmd &= ~XM_RX_SELF_RX;
  471. break;
  472. }
  473. /* Write the new mode to the Rx command register if required */
  474. if (OldRxCmd != RxCmd) {
  475. XM_OUT16(IoC, Port, XM_RX_CMD, RxCmd);
  476. }
  477. } /* SkXmSetRxCmd */
  478. /******************************************************************************
  479. *
  480. * SkGmSetRxCmd() - Modify the value of the GMAC's Rx Control Register
  481. *
  482. * Description:
  483. * The features
  484. * - FCS (CRC) stripping, SK_STRIP_FCS_ON/OFF
  485. * - don't set GMR_FS_LONG_ERR SK_BIG_PK_OK_ON/OFF
  486. * for frames > 1514 bytes
  487. * - enable Rx of own packets SK_SELF_RX_ON/OFF
  488. *
  489. * for incoming packets may be enabled/disabled by this function.
  490. * Additional modes may be added later.
  491. * Multiple modes can be enabled/disabled at the same time.
  492. * The new configuration is written to the Rx Command register immediately.
  493. *
  494. * Returns:
  495. * nothing
  496. */
  497. static void SkGmSetRxCmd(
  498. SK_AC *pAC, /* adapter context */
  499. SK_IOC IoC, /* IO context */
  500. int Port, /* Port Index (MAC_1 + n) */
  501. int Mode) /* Mode is SK_STRIP_FCS_ON/OFF, SK_STRIP_PAD_ON/OFF,
  502. SK_LENERR_OK_ON/OFF, or SK_BIG_PK_OK_ON/OFF */
  503. {
  504. SK_U16 OldRxCmd;
  505. SK_U16 RxCmd;
  506. if ((Mode & (SK_STRIP_FCS_ON | SK_STRIP_FCS_OFF)) != 0) {
  507. GM_IN16(IoC, Port, GM_RX_CTRL, &OldRxCmd);
  508. RxCmd = OldRxCmd;
  509. if ((Mode & SK_STRIP_FCS_ON) != 0) {
  510. RxCmd |= GM_RXCR_CRC_DIS;
  511. }
  512. else {
  513. RxCmd &= ~GM_RXCR_CRC_DIS;
  514. }
  515. /* Write the new mode to the Rx control register if required */
  516. if (OldRxCmd != RxCmd) {
  517. GM_OUT16(IoC, Port, GM_RX_CTRL, RxCmd);
  518. }
  519. }
  520. if ((Mode & (SK_BIG_PK_OK_ON | SK_BIG_PK_OK_OFF)) != 0) {
  521. GM_IN16(IoC, Port, GM_SERIAL_MODE, &OldRxCmd);
  522. RxCmd = OldRxCmd;
  523. if ((Mode & SK_BIG_PK_OK_ON) != 0) {
  524. RxCmd |= GM_SMOD_JUMBO_ENA;
  525. }
  526. else {
  527. RxCmd &= ~GM_SMOD_JUMBO_ENA;
  528. }
  529. /* Write the new mode to the Rx control register if required */
  530. if (OldRxCmd != RxCmd) {
  531. GM_OUT16(IoC, Port, GM_SERIAL_MODE, RxCmd);
  532. }
  533. }
  534. } /* SkGmSetRxCmd */
  535. /******************************************************************************
  536. *
  537. * SkMacSetRxCmd() - Modify the value of the MAC's Rx Control Register
  538. *
  539. * Description: modifies the MAC's Rx Control reg. dep. on board type
  540. *
  541. * Returns:
  542. * nothing
  543. */
  544. void SkMacSetRxCmd(
  545. SK_AC *pAC, /* adapter context */
  546. SK_IOC IoC, /* IO context */
  547. int Port, /* Port Index (MAC_1 + n) */
  548. int Mode) /* Rx Mode */
  549. {
  550. if (pAC->GIni.GIGenesis) {
  551. SkXmSetRxCmd(pAC, IoC, Port, Mode);
  552. }
  553. else {
  554. SkGmSetRxCmd(pAC, IoC, Port, Mode);
  555. }
  556. } /* SkMacSetRxCmd */
  557. /******************************************************************************
  558. *
  559. * SkMacCrcGener() - Enable / Disable CRC Generation
  560. *
  561. * Description: enables / disables CRC generation dep. on board type
  562. *
  563. * Returns:
  564. * nothing
  565. */
  566. void SkMacCrcGener(
  567. SK_AC *pAC, /* adapter context */
  568. SK_IOC IoC, /* IO context */
  569. int Port, /* Port Index (MAC_1 + n) */
  570. SK_BOOL Enable) /* Enable / Disable */
  571. {
  572. SK_U16 Word;
  573. if (pAC->GIni.GIGenesis) {
  574. XM_IN16(IoC, Port, XM_TX_CMD, &Word);
  575. if (Enable) {
  576. Word &= ~XM_TX_NO_CRC;
  577. }
  578. else {
  579. Word |= XM_TX_NO_CRC;
  580. }
  581. /* setup Tx Command Register */
  582. XM_OUT16(IoC, Port, XM_TX_CMD, Word);
  583. }
  584. else {
  585. GM_IN16(IoC, Port, GM_TX_CTRL, &Word);
  586. if (Enable) {
  587. Word &= ~GM_TXCR_CRC_DIS;
  588. }
  589. else {
  590. Word |= GM_TXCR_CRC_DIS;
  591. }
  592. /* setup Tx Control Register */
  593. GM_OUT16(IoC, Port, GM_TX_CTRL, Word);
  594. }
  595. } /* SkMacCrcGener*/
  596. #endif /* SK_DIAG */
  597. #ifdef GENESIS
  598. /******************************************************************************
  599. *
  600. * SkXmClrExactAddr() - Clear Exact Match Address Registers
  601. *
  602. * Description:
  603. * All Exact Match Address registers of the XMAC 'Port' will be
  604. * cleared starting with 'StartNum' up to (and including) the
  605. * Exact Match address number of 'StopNum'.
  606. *
  607. * Returns:
  608. * nothing
  609. */
  610. void SkXmClrExactAddr(
  611. SK_AC *pAC, /* adapter context */
  612. SK_IOC IoC, /* IO context */
  613. int Port, /* Port Index (MAC_1 + n) */
  614. int StartNum, /* Begin with this Address Register Index (0..15) */
  615. int StopNum) /* Stop after finished with this Register Idx (0..15) */
  616. {
  617. int i;
  618. SK_U16 ZeroAddr[3] = {0x0000, 0x0000, 0x0000};
  619. if ((unsigned)StartNum > 15 || (unsigned)StopNum > 15 ||
  620. StartNum > StopNum) {
  621. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E001, SKERR_HWI_E001MSG);
  622. return;
  623. }
  624. for (i = StartNum; i <= StopNum; i++) {
  625. XM_OUTADDR(IoC, Port, XM_EXM(i), &ZeroAddr[0]);
  626. }
  627. } /* SkXmClrExactAddr */
  628. #endif /* GENESIS */
  629. /******************************************************************************
  630. *
  631. * SkMacFlushTxFifo() - Flush the MAC's transmit FIFO
  632. *
  633. * Description:
  634. * Flush the transmit FIFO of the MAC specified by the index 'Port'
  635. *
  636. * Returns:
  637. * nothing
  638. */
  639. void SkMacFlushTxFifo(
  640. SK_AC *pAC, /* adapter context */
  641. SK_IOC IoC, /* IO context */
  642. int Port) /* Port Index (MAC_1 + n) */
  643. {
  644. #ifdef GENESIS
  645. SK_U32 MdReg;
  646. if (pAC->GIni.GIGenesis) {
  647. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  648. XM_OUT32(IoC, Port, XM_MODE, MdReg | XM_MD_FTF);
  649. }
  650. #endif /* GENESIS */
  651. #ifdef YUKON
  652. if (pAC->GIni.GIYukon) {
  653. /* no way to flush the FIFO we have to issue a reset */
  654. /* TBD */
  655. }
  656. #endif /* YUKON */
  657. } /* SkMacFlushTxFifo */
  658. /******************************************************************************
  659. *
  660. * SkMacFlushRxFifo() - Flush the MAC's receive FIFO
  661. *
  662. * Description:
  663. * Flush the receive FIFO of the MAC specified by the index 'Port'
  664. *
  665. * Returns:
  666. * nothing
  667. */
  668. static void SkMacFlushRxFifo(
  669. SK_AC *pAC, /* adapter context */
  670. SK_IOC IoC, /* IO context */
  671. int Port) /* Port Index (MAC_1 + n) */
  672. {
  673. #ifdef GENESIS
  674. SK_U32 MdReg;
  675. if (pAC->GIni.GIGenesis) {
  676. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  677. XM_OUT32(IoC, Port, XM_MODE, MdReg | XM_MD_FRF);
  678. }
  679. #endif /* GENESIS */
  680. #ifdef YUKON
  681. if (pAC->GIni.GIYukon) {
  682. /* no way to flush the FIFO we have to issue a reset */
  683. /* TBD */
  684. }
  685. #endif /* YUKON */
  686. } /* SkMacFlushRxFifo */
  687. #ifdef GENESIS
  688. /******************************************************************************
  689. *
  690. * SkXmSoftRst() - Do a XMAC software reset
  691. *
  692. * Description:
  693. * The PHY registers should not be destroyed during this
  694. * kind of software reset. Therefore the XMAC Software Reset
  695. * (XM_GP_RES_MAC bit in XM_GP_PORT) must not be used!
  696. *
  697. * The software reset is done by
  698. * - disabling the Rx and Tx state machine,
  699. * - resetting the statistics module,
  700. * - clear all other significant XMAC Mode,
  701. * Command, and Control Registers
  702. * - clearing the Hash Register and the
  703. * Exact Match Address registers, and
  704. * - flushing the XMAC's Rx and Tx FIFOs.
  705. *
  706. * Note:
  707. * Another requirement when stopping the XMAC is to
  708. * avoid sending corrupted frames on the network.
  709. * Disabling the Tx state machine will NOT interrupt
  710. * the currently transmitted frame. But we must take care
  711. * that the Tx FIFO is cleared AFTER the current frame
  712. * is complete sent to the network.
  713. *
  714. * It takes about 12ns to send a frame with 1538 bytes.
  715. * One PCI clock goes at least 15ns (66MHz). Therefore
  716. * after reading XM_GP_PORT back, we are sure that the
  717. * transmitter is disabled AND idle. And this means
  718. * we may flush the transmit FIFO now.
  719. *
  720. * Returns:
  721. * nothing
  722. */
  723. static void SkXmSoftRst(
  724. SK_AC *pAC, /* adapter context */
  725. SK_IOC IoC, /* IO context */
  726. int Port) /* Port Index (MAC_1 + n) */
  727. {
  728. SK_U16 ZeroAddr[4] = {0x0000, 0x0000, 0x0000, 0x0000};
  729. /* reset the statistics module */
  730. XM_OUT32(IoC, Port, XM_GP_PORT, XM_GP_RES_STAT);
  731. /* disable all XMAC IRQs */
  732. XM_OUT16(IoC, Port, XM_IMSK, 0xffff);
  733. XM_OUT32(IoC, Port, XM_MODE, 0); /* clear Mode Reg */
  734. XM_OUT16(IoC, Port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  735. XM_OUT16(IoC, Port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  736. /* disable all PHY IRQs */
  737. switch (pAC->GIni.GP[Port].PhyType) {
  738. case SK_PHY_BCOM:
  739. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_INT_MASK, 0xffff);
  740. break;
  741. #ifdef OTHER_PHY
  742. case SK_PHY_LONE:
  743. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_INT_ENAB, 0);
  744. break;
  745. case SK_PHY_NAT:
  746. /* todo: National
  747. SkXmPhyWrite(pAC, IoC, Port, PHY_NAT_INT_MASK, 0xffff); */
  748. break;
  749. #endif /* OTHER_PHY */
  750. }
  751. /* clear the Hash Register */
  752. XM_OUTHASH(IoC, Port, XM_HSM, &ZeroAddr);
  753. /* clear the Exact Match Address registers */
  754. SkXmClrExactAddr(pAC, IoC, Port, 0, 15);
  755. /* clear the Source Check Address registers */
  756. XM_OUTHASH(IoC, Port, XM_SRC_CHK, &ZeroAddr);
  757. } /* SkXmSoftRst */
  758. /******************************************************************************
  759. *
  760. * SkXmHardRst() - Do a XMAC hardware reset
  761. *
  762. * Description:
  763. * The XMAC of the specified 'Port' and all connected devices
  764. * (PHY and SERDES) will receive a reset signal on its *Reset pins.
  765. * External PHYs must be reset by clearing a bit in the GPIO register
  766. * (Timing requirements: Broadcom: 400ns, Level One: none, National: 80ns).
  767. *
  768. * ATTENTION:
  769. * It is absolutely necessary to reset the SW_RST Bit first
  770. * before calling this function.
  771. *
  772. * Returns:
  773. * nothing
  774. */
  775. static void SkXmHardRst(
  776. SK_AC *pAC, /* adapter context */
  777. SK_IOC IoC, /* IO context */
  778. int Port) /* Port Index (MAC_1 + n) */
  779. {
  780. SK_U32 Reg;
  781. int i;
  782. int TOut;
  783. SK_U16 Word;
  784. for (i = 0; i < 4; i++) {
  785. /* TX_MFF_CTRL1 has 32 bits, but only the lowest 16 bits are used */
  786. SK_OUT16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  787. TOut = 0;
  788. do {
  789. if (TOut++ > 10000) {
  790. /*
  791. * Adapter seems to be in RESET state.
  792. * Registers cannot be written.
  793. */
  794. return;
  795. }
  796. SK_OUT16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  797. SK_IN16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), &Word);
  798. } while ((Word & MFF_SET_MAC_RST) == 0);
  799. }
  800. /* For external PHYs there must be special handling */
  801. if (pAC->GIni.GP[Port].PhyType != SK_PHY_XMAC) {
  802. SK_IN32(IoC, B2_GP_IO, &Reg);
  803. if (Port == 0) {
  804. Reg |= GP_DIR_0; /* set to output */
  805. Reg &= ~GP_IO_0; /* set PHY reset (active low) */
  806. }
  807. else {
  808. Reg |= GP_DIR_2; /* set to output */
  809. Reg &= ~GP_IO_2; /* set PHY reset (active low) */
  810. }
  811. /* reset external PHY */
  812. SK_OUT32(IoC, B2_GP_IO, Reg);
  813. /* short delay */
  814. SK_IN32(IoC, B2_GP_IO, &Reg);
  815. }
  816. } /* SkXmHardRst */
  817. /******************************************************************************
  818. *
  819. * SkXmClearRst() - Release the PHY & XMAC reset
  820. *
  821. * Description:
  822. *
  823. * Returns:
  824. * nothing
  825. */
  826. static void SkXmClearRst(
  827. SK_AC *pAC, /* adapter context */
  828. SK_IOC IoC, /* IO context */
  829. int Port) /* Port Index (MAC_1 + n) */
  830. {
  831. SK_U32 DWord;
  832. /* clear HW reset */
  833. SK_OUT16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  834. if (pAC->GIni.GP[Port].PhyType != SK_PHY_XMAC) {
  835. SK_IN32(IoC, B2_GP_IO, &DWord);
  836. if (Port == 0) {
  837. DWord |= (GP_DIR_0 | GP_IO_0); /* set to output */
  838. }
  839. else {
  840. DWord |= (GP_DIR_2 | GP_IO_2); /* set to output */
  841. }
  842. /* Clear PHY reset */
  843. SK_OUT32(IoC, B2_GP_IO, DWord);
  844. /* Enable GMII interface */
  845. XM_OUT16(IoC, Port, XM_HW_CFG, XM_HW_GMII_MD);
  846. }
  847. } /* SkXmClearRst */
  848. #endif /* GENESIS */
  849. #ifdef YUKON
  850. /******************************************************************************
  851. *
  852. * SkGmSoftRst() - Do a GMAC software reset
  853. *
  854. * Description:
  855. * The GPHY registers should not be destroyed during this
  856. * kind of software reset.
  857. *
  858. * Returns:
  859. * nothing
  860. */
  861. static void SkGmSoftRst(
  862. SK_AC *pAC, /* adapter context */
  863. SK_IOC IoC, /* IO context */
  864. int Port) /* Port Index (MAC_1 + n) */
  865. {
  866. SK_U16 EmptyHash[4] = {0x0000, 0x0000, 0x0000, 0x0000};
  867. SK_U16 RxCtrl;
  868. /* reset the statistics module */
  869. /* disable all GMAC IRQs */
  870. SK_OUT8(IoC, GMAC_IRQ_MSK, 0);
  871. /* disable all PHY IRQs */
  872. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_INT_MASK, 0);
  873. /* clear the Hash Register */
  874. GM_OUTHASH(IoC, Port, GM_MC_ADDR_H1, EmptyHash);
  875. /* Enable Unicast and Multicast filtering */
  876. GM_IN16(IoC, Port, GM_RX_CTRL, &RxCtrl);
  877. GM_OUT16(IoC, Port, GM_RX_CTRL,
  878. (SK_U16)(RxCtrl | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA));
  879. } /* SkGmSoftRst */
  880. /******************************************************************************
  881. *
  882. * SkGmHardRst() - Do a GMAC hardware reset
  883. *
  884. * Description:
  885. *
  886. * Returns:
  887. * nothing
  888. */
  889. static void SkGmHardRst(
  890. SK_AC *pAC, /* adapter context */
  891. SK_IOC IoC, /* IO context */
  892. int Port) /* Port Index (MAC_1 + n) */
  893. {
  894. SK_U32 DWord;
  895. /* WA code for COMA mode */
  896. if (pAC->GIni.GIYukonLite &&
  897. pAC->GIni.GIChipRev >= CHIP_REV_YU_LITE_A3) {
  898. SK_IN32(IoC, B2_GP_IO, &DWord);
  899. DWord |= (GP_DIR_9 | GP_IO_9);
  900. /* set PHY reset */
  901. SK_OUT32(IoC, B2_GP_IO, DWord);
  902. }
  903. /* set GPHY Control reset */
  904. SK_OUT32(IoC, MR_ADDR(Port, GPHY_CTRL), GPC_RST_SET);
  905. /* set GMAC Control reset */
  906. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_RST_SET);
  907. } /* SkGmHardRst */
  908. /******************************************************************************
  909. *
  910. * SkGmClearRst() - Release the GPHY & GMAC reset
  911. *
  912. * Description:
  913. *
  914. * Returns:
  915. * nothing
  916. */
  917. static void SkGmClearRst(
  918. SK_AC *pAC, /* adapter context */
  919. SK_IOC IoC, /* IO context */
  920. int Port) /* Port Index (MAC_1 + n) */
  921. {
  922. SK_U32 DWord;
  923. #ifdef XXX
  924. /* clear GMAC Control reset */
  925. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_RST_CLR);
  926. /* set GMAC Control reset */
  927. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_RST_SET);
  928. #endif /* XXX */
  929. /* WA code for COMA mode */
  930. if (pAC->GIni.GIYukonLite &&
  931. pAC->GIni.GIChipRev >= CHIP_REV_YU_LITE_A3) {
  932. SK_IN32(IoC, B2_GP_IO, &DWord);
  933. DWord |= GP_DIR_9; /* set to output */
  934. DWord &= ~GP_IO_9; /* clear PHY reset (active high) */
  935. /* clear PHY reset */
  936. SK_OUT32(IoC, B2_GP_IO, DWord);
  937. }
  938. /* set HWCFG_MODE */
  939. DWord = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  940. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE |
  941. (pAC->GIni.GICopperType ? GPC_HWCFG_GMII_COP :
  942. GPC_HWCFG_GMII_FIB);
  943. /* set GPHY Control reset */
  944. SK_OUT32(IoC, MR_ADDR(Port, GPHY_CTRL), DWord | GPC_RST_SET);
  945. /* release GPHY Control reset */
  946. SK_OUT32(IoC, MR_ADDR(Port, GPHY_CTRL), DWord | GPC_RST_CLR);
  947. #ifdef VCPU
  948. VCpuWait(9000);
  949. #endif /* VCPU */
  950. /* clear GMAC Control reset */
  951. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  952. #ifdef VCPU
  953. VCpuWait(2000);
  954. SK_IN32(IoC, MR_ADDR(Port, GPHY_CTRL), &DWord);
  955. SK_IN32(IoC, B0_ISRC, &DWord);
  956. #endif /* VCPU */
  957. } /* SkGmClearRst */
  958. #endif /* YUKON */
  959. /******************************************************************************
  960. *
  961. * SkMacSoftRst() - Do a MAC software reset
  962. *
  963. * Description: calls a MAC software reset routine dep. on board type
  964. *
  965. * Returns:
  966. * nothing
  967. */
  968. void SkMacSoftRst(
  969. SK_AC *pAC, /* adapter context */
  970. SK_IOC IoC, /* IO context */
  971. int Port) /* Port Index (MAC_1 + n) */
  972. {
  973. SK_GEPORT *pPrt;
  974. pPrt = &pAC->GIni.GP[Port];
  975. /* disable receiver and transmitter */
  976. SkMacRxTxDisable(pAC, IoC, Port);
  977. #ifdef GENESIS
  978. if (pAC->GIni.GIGenesis) {
  979. SkXmSoftRst(pAC, IoC, Port);
  980. }
  981. #endif /* GENESIS */
  982. #ifdef YUKON
  983. if (pAC->GIni.GIYukon) {
  984. SkGmSoftRst(pAC, IoC, Port);
  985. }
  986. #endif /* YUKON */
  987. /* flush the MAC's Rx and Tx FIFOs */
  988. SkMacFlushTxFifo(pAC, IoC, Port);
  989. SkMacFlushRxFifo(pAC, IoC, Port);
  990. pPrt->PState = SK_PRT_STOP;
  991. } /* SkMacSoftRst */
  992. /******************************************************************************
  993. *
  994. * SkMacHardRst() - Do a MAC hardware reset
  995. *
  996. * Description: calls a MAC hardware reset routine dep. on board type
  997. *
  998. * Returns:
  999. * nothing
  1000. */
  1001. void SkMacHardRst(
  1002. SK_AC *pAC, /* adapter context */
  1003. SK_IOC IoC, /* IO context */
  1004. int Port) /* Port Index (MAC_1 + n) */
  1005. {
  1006. #ifdef GENESIS
  1007. if (pAC->GIni.GIGenesis) {
  1008. SkXmHardRst(pAC, IoC, Port);
  1009. }
  1010. #endif /* GENESIS */
  1011. #ifdef YUKON
  1012. if (pAC->GIni.GIYukon) {
  1013. SkGmHardRst(pAC, IoC, Port);
  1014. }
  1015. #endif /* YUKON */
  1016. pAC->GIni.GP[Port].PState = SK_PRT_RESET;
  1017. } /* SkMacHardRst */
  1018. #ifdef GENESIS
  1019. /******************************************************************************
  1020. *
  1021. * SkXmInitMac() - Initialize the XMAC II
  1022. *
  1023. * Description:
  1024. * Initialize the XMAC of the specified port.
  1025. * The XMAC must be reset or stopped before calling this function.
  1026. *
  1027. * Note:
  1028. * The XMAC's Rx and Tx state machine is still disabled when returning.
  1029. *
  1030. * Returns:
  1031. * nothing
  1032. */
  1033. void SkXmInitMac(
  1034. SK_AC *pAC, /* adapter context */
  1035. SK_IOC IoC, /* IO context */
  1036. int Port) /* Port Index (MAC_1 + n) */
  1037. {
  1038. SK_GEPORT *pPrt;
  1039. int i;
  1040. SK_U16 SWord;
  1041. pPrt = &pAC->GIni.GP[Port];
  1042. if (pPrt->PState == SK_PRT_STOP) {
  1043. /* Port State: SK_PRT_STOP */
  1044. /* Verify that the reset bit is cleared */
  1045. SK_IN16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), &SWord);
  1046. if ((SWord & MFF_SET_MAC_RST) != 0) {
  1047. /* PState does not match HW state */
  1048. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E006, SKERR_HWI_E006MSG);
  1049. /* Correct it */
  1050. pPrt->PState = SK_PRT_RESET;
  1051. }
  1052. }
  1053. if (pPrt->PState == SK_PRT_RESET) {
  1054. SkXmClearRst(pAC, IoC, Port);
  1055. if (pPrt->PhyType != SK_PHY_XMAC) {
  1056. /* read Id from external PHY (all have the same address) */
  1057. SkXmPhyRead(pAC, IoC, Port, PHY_XMAC_ID1, &pPrt->PhyId1);
  1058. /*
  1059. * Optimize MDIO transfer by suppressing preamble.
  1060. * Must be done AFTER first access to BCOM chip.
  1061. */
  1062. XM_IN16(IoC, Port, XM_MMU_CMD, &SWord);
  1063. XM_OUT16(IoC, Port, XM_MMU_CMD, SWord | XM_MMU_NO_PRE);
  1064. if (pPrt->PhyId1 == PHY_BCOM_ID1_C0) {
  1065. /*
  1066. * Workaround BCOM Errata for the C0 type.
  1067. * Write magic patterns to reserved registers.
  1068. */
  1069. i = 0;
  1070. while (BcomRegC0Hack[i].PhyReg != 0) {
  1071. SkXmPhyWrite(pAC, IoC, Port, BcomRegC0Hack[i].PhyReg,
  1072. BcomRegC0Hack[i].PhyVal);
  1073. i++;
  1074. }
  1075. }
  1076. else if (pPrt->PhyId1 == PHY_BCOM_ID1_A1) {
  1077. /*
  1078. * Workaround BCOM Errata for the A1 type.
  1079. * Write magic patterns to reserved registers.
  1080. */
  1081. i = 0;
  1082. while (BcomRegA1Hack[i].PhyReg != 0) {
  1083. SkXmPhyWrite(pAC, IoC, Port, BcomRegA1Hack[i].PhyReg,
  1084. BcomRegA1Hack[i].PhyVal);
  1085. i++;
  1086. }
  1087. }
  1088. /*
  1089. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1090. * Disable Power Management after reset.
  1091. */
  1092. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, &SWord);
  1093. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL,
  1094. (SK_U16)(SWord | PHY_B_AC_DIS_PM));
  1095. /* PHY LED initialization is done in SkGeXmitLED() */
  1096. }
  1097. /* Dummy read the Interrupt source register */
  1098. XM_IN16(IoC, Port, XM_ISRC, &SWord);
  1099. /*
  1100. * The auto-negotiation process starts immediately after
  1101. * clearing the reset. The auto-negotiation process should be
  1102. * started by the SIRQ, therefore stop it here immediately.
  1103. */
  1104. SkMacInitPhy(pAC, IoC, Port, SK_FALSE);
  1105. #ifdef TEST_ONLY
  1106. /* temp. code: enable signal detect */
  1107. /* WARNING: do not override GMII setting above */
  1108. XM_OUT16(IoC, Port, XM_HW_CFG, XM_HW_COM4SIG);
  1109. #endif
  1110. }
  1111. /*
  1112. * configure the XMACs Station Address
  1113. * B2_MAC_2 = xx xx xx xx xx x1 is programmed to XMAC A
  1114. * B2_MAC_3 = xx xx xx xx xx x2 is programmed to XMAC B
  1115. */
  1116. for (i = 0; i < 3; i++) {
  1117. /*
  1118. * The following 2 statements are together endianess
  1119. * independent. Remember this when changing.
  1120. */
  1121. SK_IN16(IoC, (B2_MAC_2 + Port * 8 + i * 2), &SWord);
  1122. XM_OUT16(IoC, Port, (XM_SA + i * 2), SWord);
  1123. }
  1124. /* Tx Inter Packet Gap (XM_TX_IPG): use default */
  1125. /* Tx High Water Mark (XM_TX_HI_WM): use default */
  1126. /* Tx Low Water Mark (XM_TX_LO_WM): use default */
  1127. /* Host Request Threshold (XM_HT_THR): use default */
  1128. /* Rx Request Threshold (XM_RX_THR): use default */
  1129. /* Rx Low Water Mark (XM_RX_LO_WM): use default */
  1130. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1131. XM_OUT16(IoC, Port, XM_RX_HI_WM, SK_XM_RX_HI_WM);
  1132. /* Configure Tx Request Threshold */
  1133. SWord = SK_XM_THR_SL; /* for single port */
  1134. if (pAC->GIni.GIMacsFound > 1) {
  1135. switch (pAC->GIni.GIPortUsage) {
  1136. case SK_RED_LINK:
  1137. SWord = SK_XM_THR_REDL; /* redundant link */
  1138. break;
  1139. case SK_MUL_LINK:
  1140. SWord = SK_XM_THR_MULL; /* load balancing */
  1141. break;
  1142. case SK_JUMBO_LINK:
  1143. SWord = SK_XM_THR_JUMBO; /* jumbo frames */
  1144. break;
  1145. default:
  1146. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E014, SKERR_HWI_E014MSG);
  1147. break;
  1148. }
  1149. }
  1150. XM_OUT16(IoC, Port, XM_TX_THR, SWord);
  1151. /* setup register defaults for the Tx Command Register */
  1152. XM_OUT16(IoC, Port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1153. /* setup register defaults for the Rx Command Register */
  1154. SWord = XM_RX_STRIP_FCS | XM_RX_LENERR_OK;
  1155. if (pAC->GIni.GIPortUsage == SK_JUMBO_LINK) {
  1156. SWord |= XM_RX_BIG_PK_OK;
  1157. }
  1158. if (pPrt->PLinkMode == SK_LMODE_HALF) {
  1159. /*
  1160. * If in manual half duplex mode the other side might be in
  1161. * full duplex mode, so ignore if a carrier extension is not seen
  1162. * on frames received
  1163. */
  1164. SWord |= XM_RX_DIS_CEXT;
  1165. }
  1166. XM_OUT16(IoC, Port, XM_RX_CMD, SWord);
  1167. /*
  1168. * setup register defaults for the Mode Register
  1169. * - Don't strip error frames to avoid Store & Forward
  1170. * on the Rx side.
  1171. * - Enable 'Check Station Address' bit
  1172. * - Enable 'Check Address Array' bit
  1173. */
  1174. XM_OUT32(IoC, Port, XM_MODE, XM_DEF_MODE);
  1175. /*
  1176. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1177. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1178. * and 'Octets Rx OK Hi Cnt Ov'.
  1179. */
  1180. XM_OUT32(IoC, Port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1181. /*
  1182. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1183. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1184. * and 'Octets Tx OK Hi Cnt Ov'.
  1185. */
  1186. XM_OUT32(IoC, Port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1187. /*
  1188. * Do NOT init XMAC interrupt mask here.
  1189. * All interrupts remain disable until link comes up!
  1190. */
  1191. /*
  1192. * Any additional configuration changes may be done now.
  1193. * The last action is to enable the Rx and Tx state machine.
  1194. * This should be done after the auto-negotiation process
  1195. * has been completed successfully.
  1196. */
  1197. } /* SkXmInitMac */
  1198. #endif /* GENESIS */
  1199. #ifdef YUKON
  1200. /******************************************************************************
  1201. *
  1202. * SkGmInitMac() - Initialize the GMAC
  1203. *
  1204. * Description:
  1205. * Initialize the GMAC of the specified port.
  1206. * The GMAC must be reset or stopped before calling this function.
  1207. *
  1208. * Note:
  1209. * The GMAC's Rx and Tx state machine is still disabled when returning.
  1210. *
  1211. * Returns:
  1212. * nothing
  1213. */
  1214. void SkGmInitMac(
  1215. SK_AC *pAC, /* adapter context */
  1216. SK_IOC IoC, /* IO context */
  1217. int Port) /* Port Index (MAC_1 + n) */
  1218. {
  1219. SK_GEPORT *pPrt;
  1220. int i;
  1221. SK_U16 SWord;
  1222. SK_U32 DWord;
  1223. pPrt = &pAC->GIni.GP[Port];
  1224. if (pPrt->PState == SK_PRT_STOP) {
  1225. /* Port State: SK_PRT_STOP */
  1226. /* Verify that the reset bit is cleared */
  1227. SK_IN32(IoC, MR_ADDR(Port, GMAC_CTRL), &DWord);
  1228. if ((DWord & GMC_RST_SET) != 0) {
  1229. /* PState does not match HW state */
  1230. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E006, SKERR_HWI_E006MSG);
  1231. /* Correct it */
  1232. pPrt->PState = SK_PRT_RESET;
  1233. }
  1234. }
  1235. if (pPrt->PState == SK_PRT_RESET) {
  1236. SkGmHardRst(pAC, IoC, Port);
  1237. SkGmClearRst(pAC, IoC, Port);
  1238. /* Auto-negotiation ? */
  1239. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1240. /* Auto-negotiation disabled */
  1241. /* get General Purpose Control */
  1242. GM_IN16(IoC, Port, GM_GP_CTRL, &SWord);
  1243. /* disable auto-update for speed, duplex and flow-control */
  1244. SWord |= GM_GPCR_AU_ALL_DIS;
  1245. /* setup General Purpose Control Register */
  1246. GM_OUT16(IoC, Port, GM_GP_CTRL, SWord);
  1247. SWord = GM_GPCR_AU_ALL_DIS;
  1248. }
  1249. else {
  1250. SWord = 0;
  1251. }
  1252. /* speed settings */
  1253. switch (pPrt->PLinkSpeed) {
  1254. case SK_LSPEED_AUTO:
  1255. case SK_LSPEED_1000MBPS:
  1256. SWord |= GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100;
  1257. break;
  1258. case SK_LSPEED_100MBPS:
  1259. SWord |= GM_GPCR_SPEED_100;
  1260. break;
  1261. case SK_LSPEED_10MBPS:
  1262. break;
  1263. }
  1264. /* duplex settings */
  1265. if (pPrt->PLinkMode != SK_LMODE_HALF) {
  1266. /* set full duplex */
  1267. SWord |= GM_GPCR_DUP_FULL;
  1268. }
  1269. /* flow-control settings */
  1270. switch (pPrt->PFlowCtrlMode) {
  1271. case SK_FLOW_MODE_NONE:
  1272. /* set Pause Off */
  1273. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_PAUSE_OFF);
  1274. /* disable Tx & Rx flow-control */
  1275. SWord |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1276. break;
  1277. case SK_FLOW_MODE_LOC_SEND:
  1278. /* disable Rx flow-control */
  1279. SWord |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1280. break;
  1281. case SK_FLOW_MODE_SYMMETRIC:
  1282. case SK_FLOW_MODE_SYM_OR_REM:
  1283. /* enable Tx & Rx flow-control */
  1284. break;
  1285. }
  1286. /* setup General Purpose Control Register */
  1287. GM_OUT16(IoC, Port, GM_GP_CTRL, SWord);
  1288. /* dummy read the Interrupt Source Register */
  1289. SK_IN16(IoC, GMAC_IRQ_SRC, &SWord);
  1290. #ifndef VCPU
  1291. /* read Id from PHY */
  1292. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_ID1, &pPrt->PhyId1);
  1293. SkGmInitPhyMarv(pAC, IoC, Port, SK_FALSE);
  1294. #endif /* VCPU */
  1295. }
  1296. (void)SkGmResetCounter(pAC, IoC, Port);
  1297. /* setup Transmit Control Register */
  1298. GM_OUT16(IoC, Port, GM_TX_CTRL, TX_COL_THR(pPrt->PMacColThres));
  1299. /* setup Receive Control Register */
  1300. GM_OUT16(IoC, Port, GM_RX_CTRL, GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA |
  1301. GM_RXCR_CRC_DIS);
  1302. /* setup Transmit Flow Control Register */
  1303. GM_OUT16(IoC, Port, GM_TX_FLOW_CTRL, 0xffff);
  1304. /* setup Transmit Parameter Register */
  1305. #ifdef VCPU
  1306. GM_IN16(IoC, Port, GM_TX_PARAM, &SWord);
  1307. #endif /* VCPU */
  1308. SWord = TX_JAM_LEN_VAL(pPrt->PMacJamLen) |
  1309. TX_JAM_IPG_VAL(pPrt->PMacJamIpgVal) |
  1310. TX_IPG_JAM_DATA(pPrt->PMacJamIpgData);
  1311. GM_OUT16(IoC, Port, GM_TX_PARAM, SWord);
  1312. /* configure the Serial Mode Register */
  1313. #ifdef VCPU
  1314. GM_IN16(IoC, Port, GM_SERIAL_MODE, &SWord);
  1315. #endif /* VCPU */
  1316. SWord = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(pPrt->PMacIpgData);
  1317. if (pPrt->PMacLimit4) {
  1318. /* reset of collision counter after 4 consecutive collisions */
  1319. SWord |= GM_SMOD_LIMIT_4;
  1320. }
  1321. if (pAC->GIni.GIPortUsage == SK_JUMBO_LINK) {
  1322. /* enable jumbo mode (Max. Frame Length = 9018) */
  1323. SWord |= GM_SMOD_JUMBO_ENA;
  1324. }
  1325. GM_OUT16(IoC, Port, GM_SERIAL_MODE, SWord);
  1326. /*
  1327. * configure the GMACs Station Addresses
  1328. * in PROM you can find our addresses at:
  1329. * B2_MAC_1 = xx xx xx xx xx x0 virtual address
  1330. * B2_MAC_2 = xx xx xx xx xx x1 is programmed to GMAC A
  1331. * B2_MAC_3 = xx xx xx xx xx x2 is reserved for DualPort
  1332. */
  1333. for (i = 0; i < 3; i++) {
  1334. /*
  1335. * The following 2 statements are together endianess
  1336. * independent. Remember this when changing.
  1337. */
  1338. /* physical address: will be used for pause frames */
  1339. SK_IN16(IoC, (B2_MAC_2 + Port * 8 + i * 2), &SWord);
  1340. #ifdef WA_DEV_16
  1341. /* WA for deviation #16 */
  1342. if (pAC->GIni.GIChipId == CHIP_ID_YUKON && pAC->GIni.GIChipRev == 0) {
  1343. /* swap the address bytes */
  1344. SWord = ((SWord & 0xff00) >> 8) | ((SWord & 0x00ff) << 8);
  1345. /* write to register in reversed order */
  1346. GM_OUT16(IoC, Port, (GM_SRC_ADDR_1L + (2 - i) * 4), SWord);
  1347. }
  1348. else {
  1349. GM_OUT16(IoC, Port, (GM_SRC_ADDR_1L + i * 4), SWord);
  1350. }
  1351. #else
  1352. GM_OUT16(IoC, Port, (GM_SRC_ADDR_1L + i * 4), SWord);
  1353. #endif /* WA_DEV_16 */
  1354. /* virtual address: will be used for data */
  1355. SK_IN16(IoC, (B2_MAC_1 + Port * 8 + i * 2), &SWord);
  1356. GM_OUT16(IoC, Port, (GM_SRC_ADDR_2L + i * 4), SWord);
  1357. /* reset Multicast filtering Hash registers 1-3 */
  1358. GM_OUT16(IoC, Port, GM_MC_ADDR_H1 + 4*i, 0);
  1359. }
  1360. /* reset Multicast filtering Hash register 4 */
  1361. GM_OUT16(IoC, Port, GM_MC_ADDR_H4, 0);
  1362. /* enable interrupt mask for counter overflows */
  1363. GM_OUT16(IoC, Port, GM_TX_IRQ_MSK, 0);
  1364. GM_OUT16(IoC, Port, GM_RX_IRQ_MSK, 0);
  1365. GM_OUT16(IoC, Port, GM_TR_IRQ_MSK, 0);
  1366. #if defined(SK_DIAG) || defined(DEBUG)
  1367. /* read General Purpose Status */
  1368. GM_IN16(IoC, Port, GM_GP_STAT, &SWord);
  1369. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1370. ("MAC Stat Reg.=0x%04X\n", SWord));
  1371. #endif /* SK_DIAG || DEBUG */
  1372. #ifdef SK_DIAG
  1373. c_print("MAC Stat Reg=0x%04X\n", SWord);
  1374. #endif /* SK_DIAG */
  1375. } /* SkGmInitMac */
  1376. #endif /* YUKON */
  1377. #ifdef GENESIS
  1378. /******************************************************************************
  1379. *
  1380. * SkXmInitDupMd() - Initialize the XMACs Duplex Mode
  1381. *
  1382. * Description:
  1383. * This function initializes the XMACs Duplex Mode.
  1384. * It should be called after successfully finishing
  1385. * the Auto-negotiation Process
  1386. *
  1387. * Returns:
  1388. * nothing
  1389. */
  1390. static void SkXmInitDupMd(
  1391. SK_AC *pAC, /* adapter context */
  1392. SK_IOC IoC, /* IO context */
  1393. int Port) /* Port Index (MAC_1 + n) */
  1394. {
  1395. switch (pAC->GIni.GP[Port].PLinkModeStatus) {
  1396. case SK_LMODE_STAT_AUTOHALF:
  1397. case SK_LMODE_STAT_HALF:
  1398. /* Configuration Actions for Half Duplex Mode */
  1399. /*
  1400. * XM_BURST = default value. We are probable not quick
  1401. * enough at the 'XMAC' bus to burst 8kB.
  1402. * The XMAC stops bursting if no transmit frames
  1403. * are available or the burst limit is exceeded.
  1404. */
  1405. /* XM_TX_RT_LIM = default value (15) */
  1406. /* XM_TX_STIME = default value (0xff = 4096 bit times) */
  1407. break;
  1408. case SK_LMODE_STAT_AUTOFULL:
  1409. case SK_LMODE_STAT_FULL:
  1410. /* Configuration Actions for Full Duplex Mode */
  1411. /*
  1412. * The duplex mode is configured by the PHY,
  1413. * therefore it seems to be that there is nothing
  1414. * to do here.
  1415. */
  1416. break;
  1417. case SK_LMODE_STAT_UNKNOWN:
  1418. default:
  1419. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E007, SKERR_HWI_E007MSG);
  1420. break;
  1421. }
  1422. } /* SkXmInitDupMd */
  1423. /******************************************************************************
  1424. *
  1425. * SkXmInitPauseMd() - initialize the Pause Mode to be used for this port
  1426. *
  1427. * Description:
  1428. * This function initializes the Pause Mode which should
  1429. * be used for this port.
  1430. * It should be called after successfully finishing
  1431. * the Auto-negotiation Process
  1432. *
  1433. * Returns:
  1434. * nothing
  1435. */
  1436. static void SkXmInitPauseMd(
  1437. SK_AC *pAC, /* adapter context */
  1438. SK_IOC IoC, /* IO context */
  1439. int Port) /* Port Index (MAC_1 + n) */
  1440. {
  1441. SK_GEPORT *pPrt;
  1442. SK_U32 DWord;
  1443. SK_U16 Word;
  1444. pPrt = &pAC->GIni.GP[Port];
  1445. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  1446. if (pPrt->PFlowCtrlStatus == SK_FLOW_STAT_NONE ||
  1447. pPrt->PFlowCtrlStatus == SK_FLOW_STAT_LOC_SEND) {
  1448. /* Disable Pause Frame Reception */
  1449. Word |= XM_MMU_IGN_PF;
  1450. }
  1451. else {
  1452. /*
  1453. * enabling pause frame reception is required for 1000BT
  1454. * because the XMAC is not reset if the link is going down
  1455. */
  1456. /* Enable Pause Frame Reception */
  1457. Word &= ~XM_MMU_IGN_PF;
  1458. }
  1459. XM_OUT16(IoC, Port, XM_MMU_CMD, Word);
  1460. XM_IN32(IoC, Port, XM_MODE, &DWord);
  1461. if (pPrt->PFlowCtrlStatus == SK_FLOW_STAT_SYMMETRIC ||
  1462. pPrt->PFlowCtrlStatus == SK_FLOW_STAT_LOC_SEND) {
  1463. /*
  1464. * Configure Pause Frame Generation
  1465. * Use internal and external Pause Frame Generation.
  1466. * Sending pause frames is edge triggered.
  1467. * Send a Pause frame with the maximum pause time if
  1468. * internal oder external FIFO full condition occurs.
  1469. * Send a zero pause time frame to re-start transmission.
  1470. */
  1471. /* XM_PAUSE_DA = '010000C28001' (default) */
  1472. /* XM_MAC_PTIME = 0xffff (maximum) */
  1473. /* remember this value is defined in big endian (!) */
  1474. XM_OUT16(IoC, Port, XM_MAC_PTIME, 0xffff);
  1475. /* Set Pause Mode in Mode Register */
  1476. DWord |= XM_PAUSE_MODE;
  1477. /* Set Pause Mode in MAC Rx FIFO */
  1478. SK_OUT16(IoC, MR_ADDR(Port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1479. }
  1480. else {
  1481. /*
  1482. * disable pause frame generation is required for 1000BT
  1483. * because the XMAC is not reset if the link is going down
  1484. */
  1485. /* Disable Pause Mode in Mode Register */
  1486. DWord &= ~XM_PAUSE_MODE;
  1487. /* Disable Pause Mode in MAC Rx FIFO */
  1488. SK_OUT16(IoC, MR_ADDR(Port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1489. }
  1490. XM_OUT32(IoC, Port, XM_MODE, DWord);
  1491. } /* SkXmInitPauseMd*/
  1492. /******************************************************************************
  1493. *
  1494. * SkXmInitPhyXmac() - Initialize the XMAC Phy registers
  1495. *
  1496. * Description: initializes all the XMACs Phy registers
  1497. *
  1498. * Note:
  1499. *
  1500. * Returns:
  1501. * nothing
  1502. */
  1503. static void SkXmInitPhyXmac(
  1504. SK_AC *pAC, /* adapter context */
  1505. SK_IOC IoC, /* IO context */
  1506. int Port, /* Port Index (MAC_1 + n) */
  1507. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  1508. {
  1509. SK_GEPORT *pPrt;
  1510. SK_U16 Ctrl;
  1511. pPrt = &pAC->GIni.GP[Port];
  1512. Ctrl = 0;
  1513. /* Auto-negotiation ? */
  1514. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1515. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1516. ("InitPhyXmac: no auto-negotiation Port %d\n", Port));
  1517. /* Set DuplexMode in Config register */
  1518. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  1519. Ctrl |= PHY_CT_DUP_MD;
  1520. }
  1521. /*
  1522. * Do NOT enable Auto-negotiation here. This would hold
  1523. * the link down because no IDLEs are transmitted
  1524. */
  1525. }
  1526. else {
  1527. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1528. ("InitPhyXmac: with auto-negotiation Port %d\n", Port));
  1529. /* Set Auto-negotiation advertisement */
  1530. /* Set Full/half duplex capabilities */
  1531. switch (pPrt->PLinkMode) {
  1532. case SK_LMODE_AUTOHALF:
  1533. Ctrl |= PHY_X_AN_HD;
  1534. break;
  1535. case SK_LMODE_AUTOFULL:
  1536. Ctrl |= PHY_X_AN_FD;
  1537. break;
  1538. case SK_LMODE_AUTOBOTH:
  1539. Ctrl |= PHY_X_AN_FD | PHY_X_AN_HD;
  1540. break;
  1541. default:
  1542. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  1543. SKERR_HWI_E015MSG);
  1544. }
  1545. /* Set Flow-control capabilities */
  1546. switch (pPrt->PFlowCtrlMode) {
  1547. case SK_FLOW_MODE_NONE:
  1548. Ctrl |= PHY_X_P_NO_PAUSE;
  1549. break;
  1550. case SK_FLOW_MODE_LOC_SEND:
  1551. Ctrl |= PHY_X_P_ASYM_MD;
  1552. break;
  1553. case SK_FLOW_MODE_SYMMETRIC:
  1554. Ctrl |= PHY_X_P_SYM_MD;
  1555. break;
  1556. case SK_FLOW_MODE_SYM_OR_REM:
  1557. Ctrl |= PHY_X_P_BOTH_MD;
  1558. break;
  1559. default:
  1560. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  1561. SKERR_HWI_E016MSG);
  1562. }
  1563. /* Write AutoNeg Advertisement Register */
  1564. SkXmPhyWrite(pAC, IoC, Port, PHY_XMAC_AUNE_ADV, Ctrl);
  1565. /* Restart Auto-negotiation */
  1566. Ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1567. }
  1568. if (DoLoop) {
  1569. /* Set the Phy Loopback bit, too */
  1570. Ctrl |= PHY_CT_LOOP;
  1571. }
  1572. /* Write to the Phy control register */
  1573. SkXmPhyWrite(pAC, IoC, Port, PHY_XMAC_CTRL, Ctrl);
  1574. } /* SkXmInitPhyXmac */
  1575. /******************************************************************************
  1576. *
  1577. * SkXmInitPhyBcom() - Initialize the Broadcom Phy registers
  1578. *
  1579. * Description: initializes all the Broadcom Phy registers
  1580. *
  1581. * Note:
  1582. *
  1583. * Returns:
  1584. * nothing
  1585. */
  1586. static void SkXmInitPhyBcom(
  1587. SK_AC *pAC, /* adapter context */
  1588. SK_IOC IoC, /* IO context */
  1589. int Port, /* Port Index (MAC_1 + n) */
  1590. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  1591. {
  1592. SK_GEPORT *pPrt;
  1593. SK_U16 Ctrl1;
  1594. SK_U16 Ctrl2;
  1595. SK_U16 Ctrl3;
  1596. SK_U16 Ctrl4;
  1597. SK_U16 Ctrl5;
  1598. Ctrl1 = PHY_CT_SP1000;
  1599. Ctrl2 = 0;
  1600. Ctrl3 = PHY_SEL_TYPE;
  1601. Ctrl4 = PHY_B_PEC_EN_LTR;
  1602. Ctrl5 = PHY_B_AC_TX_TST;
  1603. pPrt = &pAC->GIni.GP[Port];
  1604. /* manually Master/Slave ? */
  1605. if (pPrt->PMSMode != SK_MS_MODE_AUTO) {
  1606. Ctrl2 |= PHY_B_1000C_MSE;
  1607. if (pPrt->PMSMode == SK_MS_MODE_MASTER) {
  1608. Ctrl2 |= PHY_B_1000C_MSC;
  1609. }
  1610. }
  1611. /* Auto-negotiation ? */
  1612. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1613. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1614. ("InitPhyBcom: no auto-negotiation Port %d\n", Port));
  1615. /* Set DuplexMode in Config register */
  1616. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  1617. Ctrl1 |= PHY_CT_DUP_MD;
  1618. }
  1619. /* Determine Master/Slave manually if not already done */
  1620. if (pPrt->PMSMode == SK_MS_MODE_AUTO) {
  1621. Ctrl2 |= PHY_B_1000C_MSE; /* set it to Slave */
  1622. }
  1623. /*
  1624. * Do NOT enable Auto-negotiation here. This would hold
  1625. * the link down because no IDLES are transmitted
  1626. */
  1627. }
  1628. else {
  1629. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1630. ("InitPhyBcom: with auto-negotiation Port %d\n", Port));
  1631. /* Set Auto-negotiation advertisement */
  1632. /*
  1633. * Workaround BCOM Errata #1 for the C5 type.
  1634. * 1000Base-T Link Acquisition Failure in Slave Mode
  1635. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1636. */
  1637. Ctrl2 |= PHY_B_1000C_RD;
  1638. /* Set Full/half duplex capabilities */
  1639. switch (pPrt->PLinkMode) {
  1640. case SK_LMODE_AUTOHALF:
  1641. Ctrl2 |= PHY_B_1000C_AHD;
  1642. break;
  1643. case SK_LMODE_AUTOFULL:
  1644. Ctrl2 |= PHY_B_1000C_AFD;
  1645. break;
  1646. case SK_LMODE_AUTOBOTH:
  1647. Ctrl2 |= PHY_B_1000C_AFD | PHY_B_1000C_AHD;
  1648. break;
  1649. default:
  1650. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  1651. SKERR_HWI_E015MSG);
  1652. }
  1653. /* Set Flow-control capabilities */
  1654. switch (pPrt->PFlowCtrlMode) {
  1655. case SK_FLOW_MODE_NONE:
  1656. Ctrl3 |= PHY_B_P_NO_PAUSE;
  1657. break;
  1658. case SK_FLOW_MODE_LOC_SEND:
  1659. Ctrl3 |= PHY_B_P_ASYM_MD;
  1660. break;
  1661. case SK_FLOW_MODE_SYMMETRIC:
  1662. Ctrl3 |= PHY_B_P_SYM_MD;
  1663. break;
  1664. case SK_FLOW_MODE_SYM_OR_REM:
  1665. Ctrl3 |= PHY_B_P_BOTH_MD;
  1666. break;
  1667. default:
  1668. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  1669. SKERR_HWI_E016MSG);
  1670. }
  1671. /* Restart Auto-negotiation */
  1672. Ctrl1 |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1673. }
  1674. /* Initialize LED register here? */
  1675. /* No. Please do it in SkDgXmitLed() (if required) and swap
  1676. init order of LEDs and XMAC. (MAl) */
  1677. /* Write 1000Base-T Control Register */
  1678. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_1000T_CTRL, Ctrl2);
  1679. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1680. ("Set 1000B-T Ctrl Reg=0x%04X\n", Ctrl2));
  1681. /* Write AutoNeg Advertisement Register */
  1682. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUNE_ADV, Ctrl3);
  1683. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1684. ("Set Auto-Neg.Adv.Reg=0x%04X\n", Ctrl3));
  1685. if (DoLoop) {
  1686. /* Set the Phy Loopback bit, too */
  1687. Ctrl1 |= PHY_CT_LOOP;
  1688. }
  1689. if (pAC->GIni.GIPortUsage == SK_JUMBO_LINK) {
  1690. /* configure FIFO to high latency for transmission of ext. packets */
  1691. Ctrl4 |= PHY_B_PEC_HIGH_LA;
  1692. /* configure reception of extended packets */
  1693. Ctrl5 |= PHY_B_AC_LONG_PACK;
  1694. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, Ctrl5);
  1695. }
  1696. /* Configure LED Traffic Mode and Jumbo Frame usage if specified */
  1697. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_P_EXT_CTRL, Ctrl4);
  1698. /* Write to the Phy control register */
  1699. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_CTRL, Ctrl1);
  1700. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1701. ("PHY Control Reg=0x%04X\n", Ctrl1));
  1702. } /* SkXmInitPhyBcom */
  1703. #endif /* GENESIS */
  1704. #ifdef YUKON
  1705. /******************************************************************************
  1706. *
  1707. * SkGmInitPhyMarv() - Initialize the Marvell Phy registers
  1708. *
  1709. * Description: initializes all the Marvell Phy registers
  1710. *
  1711. * Note:
  1712. *
  1713. * Returns:
  1714. * nothing
  1715. */
  1716. static void SkGmInitPhyMarv(
  1717. SK_AC *pAC, /* adapter context */
  1718. SK_IOC IoC, /* IO context */
  1719. int Port, /* Port Index (MAC_1 + n) */
  1720. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  1721. {
  1722. SK_GEPORT *pPrt;
  1723. SK_U16 PhyCtrl;
  1724. SK_U16 C1000BaseT;
  1725. SK_U16 AutoNegAdv;
  1726. SK_U16 ExtPhyCtrl;
  1727. SK_U16 LedCtrl;
  1728. SK_BOOL AutoNeg;
  1729. #if defined(SK_DIAG) || defined(DEBUG)
  1730. SK_U16 PhyStat;
  1731. SK_U16 PhyStat1;
  1732. SK_U16 PhySpecStat;
  1733. #endif /* SK_DIAG || DEBUG */
  1734. pPrt = &pAC->GIni.GP[Port];
  1735. /* Auto-negotiation ? */
  1736. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1737. AutoNeg = SK_FALSE;
  1738. }
  1739. else {
  1740. AutoNeg = SK_TRUE;
  1741. }
  1742. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1743. ("InitPhyMarv: Port %d, auto-negotiation %s\n",
  1744. Port, AutoNeg ? "ON" : "OFF"));
  1745. #ifdef VCPU
  1746. VCPUprintf(0, "SkGmInitPhyMarv(), Port=%u, DoLoop=%u\n",
  1747. Port, DoLoop);
  1748. #else /* VCPU */
  1749. if (DoLoop) {
  1750. /* Set 'MAC Power up'-bit, set Manual MDI configuration */
  1751. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL,
  1752. PHY_M_PC_MAC_POW_UP);
  1753. }
  1754. else if (AutoNeg && pPrt->PLinkSpeed == SK_LSPEED_AUTO) {
  1755. /* Read Ext. PHY Specific Control */
  1756. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_EXT_CTRL, &ExtPhyCtrl);
  1757. ExtPhyCtrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1758. PHY_M_EC_MAC_S_MSK);
  1759. ExtPhyCtrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ) |
  1760. PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1761. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_CTRL, ExtPhyCtrl);
  1762. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1763. ("Set Ext. PHY Ctrl=0x%04X\n", ExtPhyCtrl));
  1764. }
  1765. /* Read PHY Control */
  1766. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &PhyCtrl);
  1767. if (!AutoNeg) {
  1768. /* Disable Auto-negotiation */
  1769. PhyCtrl &= ~PHY_CT_ANE;
  1770. }
  1771. PhyCtrl |= PHY_CT_RESET;
  1772. /* Assert software reset */
  1773. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, PhyCtrl);
  1774. #endif /* VCPU */
  1775. PhyCtrl = 0 /* PHY_CT_COL_TST */;
  1776. C1000BaseT = 0;
  1777. AutoNegAdv = PHY_SEL_TYPE;
  1778. /* manually Master/Slave ? */
  1779. if (pPrt->PMSMode != SK_MS_MODE_AUTO) {
  1780. /* enable Manual Master/Slave */
  1781. C1000BaseT |= PHY_M_1000C_MSE;
  1782. if (pPrt->PMSMode == SK_MS_MODE_MASTER) {
  1783. C1000BaseT |= PHY_M_1000C_MSC; /* set it to Master */
  1784. }
  1785. }
  1786. /* Auto-negotiation ? */
  1787. if (!AutoNeg) {
  1788. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  1789. /* Set Full Duplex Mode */
  1790. PhyCtrl |= PHY_CT_DUP_MD;
  1791. }
  1792. /* Set Master/Slave manually if not already done */
  1793. if (pPrt->PMSMode == SK_MS_MODE_AUTO) {
  1794. C1000BaseT |= PHY_M_1000C_MSE; /* set it to Slave */
  1795. }
  1796. /* Set Speed */
  1797. switch (pPrt->PLinkSpeed) {
  1798. case SK_LSPEED_AUTO:
  1799. case SK_LSPEED_1000MBPS:
  1800. PhyCtrl |= PHY_CT_SP1000;
  1801. break;
  1802. case SK_LSPEED_100MBPS:
  1803. PhyCtrl |= PHY_CT_SP100;
  1804. break;
  1805. case SK_LSPEED_10MBPS:
  1806. break;
  1807. default:
  1808. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E019,
  1809. SKERR_HWI_E019MSG);
  1810. }
  1811. if (!DoLoop) {
  1812. PhyCtrl |= PHY_CT_RESET;
  1813. }
  1814. }
  1815. else {
  1816. /* Set Auto-negotiation advertisement */
  1817. if (pAC->GIni.GICopperType) {
  1818. /* Set Speed capabilities */
  1819. switch (pPrt->PLinkSpeed) {
  1820. case SK_LSPEED_AUTO:
  1821. C1000BaseT |= PHY_M_1000C_AHD | PHY_M_1000C_AFD;
  1822. AutoNegAdv |= PHY_M_AN_100_FD | PHY_M_AN_100_HD |
  1823. PHY_M_AN_10_FD | PHY_M_AN_10_HD;
  1824. break;
  1825. case SK_LSPEED_1000MBPS:
  1826. C1000BaseT |= PHY_M_1000C_AHD | PHY_M_1000C_AFD;
  1827. break;
  1828. case SK_LSPEED_100MBPS:
  1829. AutoNegAdv |= PHY_M_AN_100_FD | PHY_M_AN_100_HD |
  1830. /* advertise 10Base-T also */
  1831. PHY_M_AN_10_FD | PHY_M_AN_10_HD;
  1832. break;
  1833. case SK_LSPEED_10MBPS:
  1834. AutoNegAdv |= PHY_M_AN_10_FD | PHY_M_AN_10_HD;
  1835. break;
  1836. default:
  1837. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E019,
  1838. SKERR_HWI_E019MSG);
  1839. }
  1840. /* Set Full/half duplex capabilities */
  1841. switch (pPrt->PLinkMode) {
  1842. case SK_LMODE_AUTOHALF:
  1843. C1000BaseT &= ~PHY_M_1000C_AFD;
  1844. AutoNegAdv &= ~(PHY_M_AN_100_FD | PHY_M_AN_10_FD);
  1845. break;
  1846. case SK_LMODE_AUTOFULL:
  1847. C1000BaseT &= ~PHY_M_1000C_AHD;
  1848. AutoNegAdv &= ~(PHY_M_AN_100_HD | PHY_M_AN_10_HD);
  1849. break;
  1850. case SK_LMODE_AUTOBOTH:
  1851. break;
  1852. default:
  1853. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  1854. SKERR_HWI_E015MSG);
  1855. }
  1856. /* Set Flow-control capabilities */
  1857. switch (pPrt->PFlowCtrlMode) {
  1858. case SK_FLOW_MODE_NONE:
  1859. AutoNegAdv |= PHY_B_P_NO_PAUSE;
  1860. break;
  1861. case SK_FLOW_MODE_LOC_SEND:
  1862. AutoNegAdv |= PHY_B_P_ASYM_MD;
  1863. break;
  1864. case SK_FLOW_MODE_SYMMETRIC:
  1865. AutoNegAdv |= PHY_B_P_SYM_MD;
  1866. break;
  1867. case SK_FLOW_MODE_SYM_OR_REM:
  1868. AutoNegAdv |= PHY_B_P_BOTH_MD;
  1869. break;
  1870. default:
  1871. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  1872. SKERR_HWI_E016MSG);
  1873. }
  1874. }
  1875. else { /* special defines for FIBER (88E1011S only) */
  1876. /* Set Full/half duplex capabilities */
  1877. switch (pPrt->PLinkMode) {
  1878. case SK_LMODE_AUTOHALF:
  1879. AutoNegAdv |= PHY_M_AN_1000X_AHD;
  1880. break;
  1881. case SK_LMODE_AUTOFULL:
  1882. AutoNegAdv |= PHY_M_AN_1000X_AFD;
  1883. break;
  1884. case SK_LMODE_AUTOBOTH:
  1885. AutoNegAdv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1886. break;
  1887. default:
  1888. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  1889. SKERR_HWI_E015MSG);
  1890. }
  1891. /* Set Flow-control capabilities */
  1892. switch (pPrt->PFlowCtrlMode) {
  1893. case SK_FLOW_MODE_NONE:
  1894. AutoNegAdv |= PHY_M_P_NO_PAUSE_X;
  1895. break;
  1896. case SK_FLOW_MODE_LOC_SEND:
  1897. AutoNegAdv |= PHY_M_P_ASYM_MD_X;
  1898. break;
  1899. case SK_FLOW_MODE_SYMMETRIC:
  1900. AutoNegAdv |= PHY_M_P_SYM_MD_X;
  1901. break;
  1902. case SK_FLOW_MODE_SYM_OR_REM:
  1903. AutoNegAdv |= PHY_M_P_BOTH_MD_X;
  1904. break;
  1905. default:
  1906. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  1907. SKERR_HWI_E016MSG);
  1908. }
  1909. }
  1910. if (!DoLoop) {
  1911. /* Restart Auto-negotiation */
  1912. PhyCtrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1913. }
  1914. }
  1915. #ifdef VCPU
  1916. /*
  1917. * E-mail from Gu Lin (08-03-2002):
  1918. */
  1919. /* Program PHY register 30 as 16'h0708 for simulation speed up */
  1920. SkGmPhyWrite(pAC, IoC, Port, 30, 0x0700 /* 0x0708 */);
  1921. VCpuWait(2000);
  1922. #else /* VCPU */
  1923. /* Write 1000Base-T Control Register */
  1924. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_1000T_CTRL, C1000BaseT);
  1925. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1926. ("Set 1000B-T Ctrl =0x%04X\n", C1000BaseT));
  1927. /* Write AutoNeg Advertisement Register */
  1928. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_AUNE_ADV, AutoNegAdv);
  1929. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1930. ("Set Auto-Neg.Adv.=0x%04X\n", AutoNegAdv));
  1931. #endif /* VCPU */
  1932. if (DoLoop) {
  1933. /* Set the PHY Loopback bit */
  1934. PhyCtrl |= PHY_CT_LOOP;
  1935. #ifdef XXX
  1936. /* Program PHY register 16 as 16'h0400 to force link good */
  1937. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, PHY_M_PC_FL_GOOD);
  1938. #endif /* XXX */
  1939. #ifndef VCPU
  1940. if (pPrt->PLinkSpeed != SK_LSPEED_AUTO) {
  1941. /* Write Ext. PHY Specific Control */
  1942. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_CTRL,
  1943. (SK_U16)((pPrt->PLinkSpeed + 2) << 4));
  1944. }
  1945. #endif /* VCPU */
  1946. }
  1947. #ifdef TEST_ONLY
  1948. else if (pPrt->PLinkSpeed == SK_LSPEED_10MBPS) {
  1949. /* Write PHY Specific Control */
  1950. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL,
  1951. PHY_M_PC_EN_DET_MSK);
  1952. }
  1953. #endif
  1954. /* Write to the PHY Control register */
  1955. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, PhyCtrl);
  1956. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1957. ("Set PHY Ctrl Reg.=0x%04X\n", PhyCtrl));
  1958. #ifdef VCPU
  1959. VCpuWait(2000);
  1960. #else
  1961. LedCtrl = PHY_M_LED_PULS_DUR(PULS_170MS) | PHY_M_LED_BLINK_RT(BLINK_84MS);
  1962. if ((pAC->GIni.GILedBlinkCtrl & SK_ACT_LED_BLINK) != 0) {
  1963. LedCtrl |= PHY_M_LEDC_RX_CTRL | PHY_M_LEDC_TX_CTRL;
  1964. }
  1965. if ((pAC->GIni.GILedBlinkCtrl & SK_DUP_LED_NORMAL) != 0) {
  1966. LedCtrl |= PHY_M_LEDC_DP_CTRL;
  1967. }
  1968. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_LED_CTRL, LedCtrl);
  1969. if ((pAC->GIni.GILedBlinkCtrl & SK_LED_LINK100_ON) != 0) {
  1970. /* only in forced 100 Mbps mode */
  1971. if (!AutoNeg && pPrt->PLinkSpeed == SK_LSPEED_100MBPS) {
  1972. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_LED_OVER,
  1973. PHY_M_LED_MO_100(MO_LED_ON));
  1974. }
  1975. }
  1976. #ifdef SK_DIAG
  1977. c_print("Set PHY Ctrl=0x%04X\n", PhyCtrl);
  1978. c_print("Set 1000 B-T=0x%04X\n", C1000BaseT);
  1979. c_print("Set Auto-Neg=0x%04X\n", AutoNegAdv);
  1980. c_print("Set Ext Ctrl=0x%04X\n", ExtPhyCtrl);
  1981. #endif /* SK_DIAG */
  1982. #if defined(SK_DIAG) || defined(DEBUG)
  1983. /* Read PHY Control */
  1984. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &PhyCtrl);
  1985. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1986. ("PHY Ctrl Reg.=0x%04X\n", PhyCtrl));
  1987. /* Read 1000Base-T Control Register */
  1988. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_1000T_CTRL, &C1000BaseT);
  1989. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1990. ("1000B-T Ctrl =0x%04X\n", C1000BaseT));
  1991. /* Read AutoNeg Advertisement Register */
  1992. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_AUNE_ADV, &AutoNegAdv);
  1993. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1994. ("Auto-Neg.Adv.=0x%04X\n", AutoNegAdv));
  1995. /* Read Ext. PHY Specific Control */
  1996. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_EXT_CTRL, &ExtPhyCtrl);
  1997. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1998. ("Ext. PHY Ctrl=0x%04X\n", ExtPhyCtrl));
  1999. /* Read PHY Status */
  2000. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_STAT, &PhyStat);
  2001. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2002. ("PHY Stat Reg.=0x%04X\n", PhyStat));
  2003. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_STAT, &PhyStat1);
  2004. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2005. ("PHY Stat Reg.=0x%04X\n", PhyStat1));
  2006. /* Read PHY Specific Status */
  2007. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_STAT, &PhySpecStat);
  2008. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2009. ("PHY Spec Stat=0x%04X\n", PhySpecStat));
  2010. #endif /* SK_DIAG || DEBUG */
  2011. #ifdef SK_DIAG
  2012. c_print("PHY Ctrl Reg=0x%04X\n", PhyCtrl);
  2013. c_print("PHY 1000 Reg=0x%04X\n", C1000BaseT);
  2014. c_print("PHY AnAd Reg=0x%04X\n", AutoNegAdv);
  2015. c_print("Ext Ctrl Reg=0x%04X\n", ExtPhyCtrl);
  2016. c_print("PHY Stat Reg=0x%04X\n", PhyStat);
  2017. c_print("PHY Stat Reg=0x%04X\n", PhyStat1);
  2018. c_print("PHY Spec Reg=0x%04X\n", PhySpecStat);
  2019. #endif /* SK_DIAG */
  2020. #endif /* VCPU */
  2021. } /* SkGmInitPhyMarv */
  2022. #endif /* YUKON */
  2023. #ifdef OTHER_PHY
  2024. /******************************************************************************
  2025. *
  2026. * SkXmInitPhyLone() - Initialize the Level One Phy registers
  2027. *
  2028. * Description: initializes all the Level One Phy registers
  2029. *
  2030. * Note:
  2031. *
  2032. * Returns:
  2033. * nothing
  2034. */
  2035. static void SkXmInitPhyLone(
  2036. SK_AC *pAC, /* adapter context */
  2037. SK_IOC IoC, /* IO context */
  2038. int Port, /* Port Index (MAC_1 + n) */
  2039. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  2040. {
  2041. SK_GEPORT *pPrt;
  2042. SK_U16 Ctrl1;
  2043. SK_U16 Ctrl2;
  2044. SK_U16 Ctrl3;
  2045. Ctrl1 = PHY_CT_SP1000;
  2046. Ctrl2 = 0;
  2047. Ctrl3 = PHY_SEL_TYPE;
  2048. pPrt = &pAC->GIni.GP[Port];
  2049. /* manually Master/Slave ? */
  2050. if (pPrt->PMSMode != SK_MS_MODE_AUTO) {
  2051. Ctrl2 |= PHY_L_1000C_MSE;
  2052. if (pPrt->PMSMode == SK_MS_MODE_MASTER) {
  2053. Ctrl2 |= PHY_L_1000C_MSC;
  2054. }
  2055. }
  2056. /* Auto-negotiation ? */
  2057. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  2058. /*
  2059. * level one spec say: "1000 Mbps: manual mode not allowed"
  2060. * but lets see what happens...
  2061. */
  2062. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2063. ("InitPhyLone: no auto-negotiation Port %d\n", Port));
  2064. /* Set DuplexMode in Config register */
  2065. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  2066. Ctrl1 |= PHY_CT_DUP_MD;
  2067. }
  2068. /* Determine Master/Slave manually if not already done */
  2069. if (pPrt->PMSMode == SK_MS_MODE_AUTO) {
  2070. Ctrl2 |= PHY_L_1000C_MSE; /* set it to Slave */
  2071. }
  2072. /*
  2073. * Do NOT enable Auto-negotiation here. This would hold
  2074. * the link down because no IDLES are transmitted
  2075. */
  2076. }
  2077. else {
  2078. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2079. ("InitPhyLone: with auto-negotiation Port %d\n", Port));
  2080. /* Set Auto-negotiation advertisement */
  2081. /* Set Full/half duplex capabilities */
  2082. switch (pPrt->PLinkMode) {
  2083. case SK_LMODE_AUTOHALF:
  2084. Ctrl2 |= PHY_L_1000C_AHD;
  2085. break;
  2086. case SK_LMODE_AUTOFULL:
  2087. Ctrl2 |= PHY_L_1000C_AFD;
  2088. break;
  2089. case SK_LMODE_AUTOBOTH:
  2090. Ctrl2 |= PHY_L_1000C_AFD | PHY_L_1000C_AHD;
  2091. break;
  2092. default:
  2093. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  2094. SKERR_HWI_E015MSG);
  2095. }
  2096. /* Set Flow-control capabilities */
  2097. switch (pPrt->PFlowCtrlMode) {
  2098. case SK_FLOW_MODE_NONE:
  2099. Ctrl3 |= PHY_L_P_NO_PAUSE;
  2100. break;
  2101. case SK_FLOW_MODE_LOC_SEND:
  2102. Ctrl3 |= PHY_L_P_ASYM_MD;
  2103. break;
  2104. case SK_FLOW_MODE_SYMMETRIC:
  2105. Ctrl3 |= PHY_L_P_SYM_MD;
  2106. break;
  2107. case SK_FLOW_MODE_SYM_OR_REM:
  2108. Ctrl3 |= PHY_L_P_BOTH_MD;
  2109. break;
  2110. default:
  2111. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  2112. SKERR_HWI_E016MSG);
  2113. }
  2114. /* Restart Auto-negotiation */
  2115. Ctrl1 = PHY_CT_ANE | PHY_CT_RE_CFG;
  2116. }
  2117. /* Write 1000Base-T Control Register */
  2118. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_1000T_CTRL, Ctrl2);
  2119. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2120. ("1000B-T Ctrl Reg=0x%04X\n", Ctrl2));
  2121. /* Write AutoNeg Advertisement Register */
  2122. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_AUNE_ADV, Ctrl3);
  2123. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2124. ("Auto-Neg.Adv.Reg=0x%04X\n", Ctrl3));
  2125. if (DoLoop) {
  2126. /* Set the Phy Loopback bit, too */
  2127. Ctrl1 |= PHY_CT_LOOP;
  2128. }
  2129. /* Write to the Phy control register */
  2130. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_CTRL, Ctrl1);
  2131. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2132. ("PHY Control Reg=0x%04X\n", Ctrl1));
  2133. } /* SkXmInitPhyLone */
  2134. /******************************************************************************
  2135. *
  2136. * SkXmInitPhyNat() - Initialize the National Phy registers
  2137. *
  2138. * Description: initializes all the National Phy registers
  2139. *
  2140. * Note:
  2141. *
  2142. * Returns:
  2143. * nothing
  2144. */
  2145. static void SkXmInitPhyNat(
  2146. SK_AC *pAC, /* adapter context */
  2147. SK_IOC IoC, /* IO context */
  2148. int Port, /* Port Index (MAC_1 + n) */
  2149. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  2150. {
  2151. /* todo: National */
  2152. } /* SkXmInitPhyNat */
  2153. #endif /* OTHER_PHY */
  2154. /******************************************************************************
  2155. *
  2156. * SkMacInitPhy() - Initialize the PHY registers
  2157. *
  2158. * Description: calls the Init PHY routines dep. on board type
  2159. *
  2160. * Note:
  2161. *
  2162. * Returns:
  2163. * nothing
  2164. */
  2165. void SkMacInitPhy(
  2166. SK_AC *pAC, /* adapter context */
  2167. SK_IOC IoC, /* IO context */
  2168. int Port, /* Port Index (MAC_1 + n) */
  2169. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  2170. {
  2171. SK_GEPORT *pPrt;
  2172. pPrt = &pAC->GIni.GP[Port];
  2173. #ifdef GENESIS
  2174. if (pAC->GIni.GIGenesis) {
  2175. switch (pPrt->PhyType) {
  2176. case SK_PHY_XMAC:
  2177. SkXmInitPhyXmac(pAC, IoC, Port, DoLoop);
  2178. break;
  2179. case SK_PHY_BCOM:
  2180. SkXmInitPhyBcom(pAC, IoC, Port, DoLoop);
  2181. break;
  2182. #ifdef OTHER_PHY
  2183. case SK_PHY_LONE:
  2184. SkXmInitPhyLone(pAC, IoC, Port, DoLoop);
  2185. break;
  2186. case SK_PHY_NAT:
  2187. SkXmInitPhyNat(pAC, IoC, Port, DoLoop);
  2188. break;
  2189. #endif /* OTHER_PHY */
  2190. }
  2191. }
  2192. #endif /* GENESIS */
  2193. #ifdef YUKON
  2194. if (pAC->GIni.GIYukon) {
  2195. SkGmInitPhyMarv(pAC, IoC, Port, DoLoop);
  2196. }
  2197. #endif /* YUKON */
  2198. } /* SkMacInitPhy */
  2199. #ifdef GENESIS
  2200. /******************************************************************************
  2201. *
  2202. * SkXmAutoNegDoneXmac() - Auto-negotiation handling
  2203. *
  2204. * Description:
  2205. * This function handles the auto-negotiation if the Done bit is set.
  2206. *
  2207. * Returns:
  2208. * SK_AND_OK o.k.
  2209. * SK_AND_DUP_CAP Duplex capability error happened
  2210. * SK_AND_OTHER Other error happened
  2211. */
  2212. static int SkXmAutoNegDoneXmac(
  2213. SK_AC *pAC, /* adapter context */
  2214. SK_IOC IoC, /* IO context */
  2215. int Port) /* Port Index (MAC_1 + n) */
  2216. {
  2217. SK_GEPORT *pPrt;
  2218. SK_U16 ResAb; /* Resolved Ability */
  2219. SK_U16 LPAb; /* Link Partner Ability */
  2220. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2221. ("AutoNegDoneXmac, Port %d\n", Port));
  2222. pPrt = &pAC->GIni.GP[Port];
  2223. /* Get PHY parameters */
  2224. SkXmPhyRead(pAC, IoC, Port, PHY_XMAC_AUNE_LP, &LPAb);
  2225. SkXmPhyRead(pAC, IoC, Port, PHY_XMAC_RES_ABI, &ResAb);
  2226. if ((LPAb & PHY_X_AN_RFB) != 0) {
  2227. /* At least one of the remote fault bit is set */
  2228. /* Error */
  2229. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2230. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2231. pPrt->PAutoNegFail = SK_TRUE;
  2232. return(SK_AND_OTHER);
  2233. }
  2234. /* Check Duplex mismatch */
  2235. if ((ResAb & (PHY_X_RS_HD | PHY_X_RS_FD)) == PHY_X_RS_FD) {
  2236. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2237. }
  2238. else if ((ResAb & (PHY_X_RS_HD | PHY_X_RS_FD)) == PHY_X_RS_HD) {
  2239. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2240. }
  2241. else {
  2242. /* Error */
  2243. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2244. ("AutoNegFail: Duplex mode mismatch Port %d\n", Port));
  2245. pPrt->PAutoNegFail = SK_TRUE;
  2246. return(SK_AND_DUP_CAP);
  2247. }
  2248. /* Check PAUSE mismatch */
  2249. /* We are NOT using chapter 4.23 of the Xaqti manual */
  2250. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2251. if ((pPrt->PFlowCtrlMode == SK_FLOW_MODE_SYMMETRIC ||
  2252. pPrt->PFlowCtrlMode == SK_FLOW_MODE_SYM_OR_REM) &&
  2253. (LPAb & PHY_X_P_SYM_MD) != 0) {
  2254. /* Symmetric PAUSE */
  2255. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2256. }
  2257. else if (pPrt->PFlowCtrlMode == SK_FLOW_MODE_SYM_OR_REM &&
  2258. (LPAb & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD) {
  2259. /* Enable PAUSE receive, disable PAUSE transmit */
  2260. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2261. }
  2262. else if (pPrt->PFlowCtrlMode == SK_FLOW_MODE_LOC_SEND &&
  2263. (LPAb & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD) {
  2264. /* Disable PAUSE receive, enable PAUSE transmit */
  2265. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2266. }
  2267. else {
  2268. /* PAUSE mismatch -> no PAUSE */
  2269. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2270. }
  2271. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_1000MBPS;
  2272. return(SK_AND_OK);
  2273. } /* SkXmAutoNegDoneXmac */
  2274. /******************************************************************************
  2275. *
  2276. * SkXmAutoNegDoneBcom() - Auto-negotiation handling
  2277. *
  2278. * Description:
  2279. * This function handles the auto-negotiation if the Done bit is set.
  2280. *
  2281. * Returns:
  2282. * SK_AND_OK o.k.
  2283. * SK_AND_DUP_CAP Duplex capability error happened
  2284. * SK_AND_OTHER Other error happened
  2285. */
  2286. static int SkXmAutoNegDoneBcom(
  2287. SK_AC *pAC, /* adapter context */
  2288. SK_IOC IoC, /* IO context */
  2289. int Port) /* Port Index (MAC_1 + n) */
  2290. {
  2291. SK_GEPORT *pPrt;
  2292. SK_U16 LPAb; /* Link Partner Ability */
  2293. SK_U16 AuxStat; /* Auxiliary Status */
  2294. #ifdef TEST_ONLY
  2295. 01-Sep-2000 RA;:;:
  2296. SK_U16 ResAb; /* Resolved Ability */
  2297. #endif /* 0 */
  2298. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2299. ("AutoNegDoneBcom, Port %d\n", Port));
  2300. pPrt = &pAC->GIni.GP[Port];
  2301. /* Get PHY parameters */
  2302. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUNE_LP, &LPAb);
  2303. #ifdef TEST_ONLY
  2304. 01-Sep-2000 RA;:;:
  2305. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_1000T_STAT, &ResAb);
  2306. #endif /* 0 */
  2307. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_STAT, &AuxStat);
  2308. if ((LPAb & PHY_B_AN_RF) != 0) {
  2309. /* Remote fault bit is set: Error */
  2310. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2311. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2312. pPrt->PAutoNegFail = SK_TRUE;
  2313. return(SK_AND_OTHER);
  2314. }
  2315. /* Check Duplex mismatch */
  2316. if ((AuxStat & PHY_B_AS_AN_RES_MSK) == PHY_B_RES_1000FD) {
  2317. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2318. }
  2319. else if ((AuxStat & PHY_B_AS_AN_RES_MSK) == PHY_B_RES_1000HD) {
  2320. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2321. }
  2322. else {
  2323. /* Error */
  2324. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2325. ("AutoNegFail: Duplex mode mismatch Port %d\n", Port));
  2326. pPrt->PAutoNegFail = SK_TRUE;
  2327. return(SK_AND_DUP_CAP);
  2328. }
  2329. #ifdef TEST_ONLY
  2330. 01-Sep-2000 RA;:;:
  2331. /* Check Master/Slave resolution */
  2332. if ((ResAb & PHY_B_1000S_MSF) != 0) {
  2333. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2334. ("Master/Slave Fault Port %d\n", Port));
  2335. pPrt->PAutoNegFail = SK_TRUE;
  2336. pPrt->PMSStatus = SK_MS_STAT_FAULT;
  2337. return(SK_AND_OTHER);
  2338. }
  2339. pPrt->PMSStatus = ((ResAb & PHY_B_1000S_MSR) != 0) ?
  2340. SK_MS_STAT_MASTER : SK_MS_STAT_SLAVE;
  2341. #endif /* 0 */
  2342. /* Check PAUSE mismatch ??? */
  2343. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2344. if ((AuxStat & PHY_B_AS_PAUSE_MSK) == PHY_B_AS_PAUSE_MSK) {
  2345. /* Symmetric PAUSE */
  2346. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2347. }
  2348. else if ((AuxStat & PHY_B_AS_PAUSE_MSK) == PHY_B_AS_PRR) {
  2349. /* Enable PAUSE receive, disable PAUSE transmit */
  2350. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2351. }
  2352. else if ((AuxStat & PHY_B_AS_PAUSE_MSK) == PHY_B_AS_PRT) {
  2353. /* Disable PAUSE receive, enable PAUSE transmit */
  2354. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2355. }
  2356. else {
  2357. /* PAUSE mismatch -> no PAUSE */
  2358. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2359. }
  2360. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_1000MBPS;
  2361. return(SK_AND_OK);
  2362. } /* SkXmAutoNegDoneBcom */
  2363. #endif /* GENESIS */
  2364. #ifdef YUKON
  2365. /******************************************************************************
  2366. *
  2367. * SkGmAutoNegDoneMarv() - Auto-negotiation handling
  2368. *
  2369. * Description:
  2370. * This function handles the auto-negotiation if the Done bit is set.
  2371. *
  2372. * Returns:
  2373. * SK_AND_OK o.k.
  2374. * SK_AND_DUP_CAP Duplex capability error happened
  2375. * SK_AND_OTHER Other error happened
  2376. */
  2377. static int SkGmAutoNegDoneMarv(
  2378. SK_AC *pAC, /* adapter context */
  2379. SK_IOC IoC, /* IO context */
  2380. int Port) /* Port Index (MAC_1 + n) */
  2381. {
  2382. SK_GEPORT *pPrt;
  2383. SK_U16 LPAb; /* Link Partner Ability */
  2384. SK_U16 ResAb; /* Resolved Ability */
  2385. SK_U16 AuxStat; /* Auxiliary Status */
  2386. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2387. ("AutoNegDoneMarv, Port %d\n", Port));
  2388. pPrt = &pAC->GIni.GP[Port];
  2389. /* Get PHY parameters */
  2390. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_AUNE_LP, &LPAb);
  2391. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2392. ("Link P.Abil.=0x%04X\n", LPAb));
  2393. if ((LPAb & PHY_M_AN_RF) != 0) {
  2394. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2395. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2396. pPrt->PAutoNegFail = SK_TRUE;
  2397. return(SK_AND_OTHER);
  2398. }
  2399. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_1000T_STAT, &ResAb);
  2400. /* Check Master/Slave resolution */
  2401. if ((ResAb & PHY_B_1000S_MSF) != 0) {
  2402. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2403. ("Master/Slave Fault Port %d\n", Port));
  2404. pPrt->PAutoNegFail = SK_TRUE;
  2405. pPrt->PMSStatus = SK_MS_STAT_FAULT;
  2406. return(SK_AND_OTHER);
  2407. }
  2408. pPrt->PMSStatus = ((ResAb & PHY_B_1000S_MSR) != 0) ?
  2409. (SK_U8)SK_MS_STAT_MASTER : (SK_U8)SK_MS_STAT_SLAVE;
  2410. /* Read PHY Specific Status */
  2411. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_STAT, &AuxStat);
  2412. /* Check Speed & Duplex resolved */
  2413. if ((AuxStat & PHY_M_PS_SPDUP_RES) == 0) {
  2414. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2415. ("AutoNegFail: Speed & Duplex not resolved, Port %d\n", Port));
  2416. pPrt->PAutoNegFail = SK_TRUE;
  2417. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_UNKNOWN;
  2418. return(SK_AND_DUP_CAP);
  2419. }
  2420. if ((AuxStat & PHY_M_PS_FULL_DUP) != 0) {
  2421. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2422. }
  2423. else {
  2424. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2425. }
  2426. /* Check PAUSE mismatch ??? */
  2427. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2428. if ((AuxStat & PHY_M_PS_PAUSE_MSK) == PHY_M_PS_PAUSE_MSK) {
  2429. /* Symmetric PAUSE */
  2430. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2431. }
  2432. else if ((AuxStat & PHY_M_PS_PAUSE_MSK) == PHY_M_PS_RX_P_EN) {
  2433. /* Enable PAUSE receive, disable PAUSE transmit */
  2434. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2435. }
  2436. else if ((AuxStat & PHY_M_PS_PAUSE_MSK) == PHY_M_PS_TX_P_EN) {
  2437. /* Disable PAUSE receive, enable PAUSE transmit */
  2438. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2439. }
  2440. else {
  2441. /* PAUSE mismatch -> no PAUSE */
  2442. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2443. }
  2444. /* set used link speed */
  2445. switch ((unsigned)(AuxStat & PHY_M_PS_SPEED_MSK)) {
  2446. case (unsigned)PHY_M_PS_SPEED_1000:
  2447. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_1000MBPS;
  2448. break;
  2449. case PHY_M_PS_SPEED_100:
  2450. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_100MBPS;
  2451. break;
  2452. default:
  2453. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_10MBPS;
  2454. }
  2455. return(SK_AND_OK);
  2456. } /* SkGmAutoNegDoneMarv */
  2457. #endif /* YUKON */
  2458. #ifdef OTHER_PHY
  2459. /******************************************************************************
  2460. *
  2461. * SkXmAutoNegDoneLone() - Auto-negotiation handling
  2462. *
  2463. * Description:
  2464. * This function handles the auto-negotiation if the Done bit is set.
  2465. *
  2466. * Returns:
  2467. * SK_AND_OK o.k.
  2468. * SK_AND_DUP_CAP Duplex capability error happened
  2469. * SK_AND_OTHER Other error happened
  2470. */
  2471. static int SkXmAutoNegDoneLone(
  2472. SK_AC *pAC, /* adapter context */
  2473. SK_IOC IoC, /* IO context */
  2474. int Port) /* Port Index (MAC_1 + n) */
  2475. {
  2476. SK_GEPORT *pPrt;
  2477. SK_U16 ResAb; /* Resolved Ability */
  2478. SK_U16 LPAb; /* Link Partner Ability */
  2479. SK_U16 QuickStat; /* Auxiliary Status */
  2480. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2481. ("AutoNegDoneLone, Port %d\n", Port));
  2482. pPrt = &pAC->GIni.GP[Port];
  2483. /* Get PHY parameters */
  2484. SkXmPhyRead(pAC, IoC, Port, PHY_LONE_AUNE_LP, &LPAb);
  2485. SkXmPhyRead(pAC, IoC, Port, PHY_LONE_1000T_STAT, &ResAb);
  2486. SkXmPhyRead(pAC, IoC, Port, PHY_LONE_Q_STAT, &QuickStat);
  2487. if ((LPAb & PHY_L_AN_RF) != 0) {
  2488. /* Remote fault bit is set */
  2489. /* Error */
  2490. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2491. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2492. pPrt->PAutoNegFail = SK_TRUE;
  2493. return(SK_AND_OTHER);
  2494. }
  2495. /* Check Duplex mismatch */
  2496. if ((QuickStat & PHY_L_QS_DUP_MOD) != 0) {
  2497. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2498. }
  2499. else {
  2500. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2501. }
  2502. /* Check Master/Slave resolution */
  2503. if ((ResAb & PHY_L_1000S_MSF) != 0) {
  2504. /* Error */
  2505. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2506. ("Master/Slave Fault Port %d\n", Port));
  2507. pPrt->PAutoNegFail = SK_TRUE;
  2508. pPrt->PMSStatus = SK_MS_STAT_FAULT;
  2509. return(SK_AND_OTHER);
  2510. }
  2511. else if (ResAb & PHY_L_1000S_MSR) {
  2512. pPrt->PMSStatus = SK_MS_STAT_MASTER;
  2513. }
  2514. else {
  2515. pPrt->PMSStatus = SK_MS_STAT_SLAVE;
  2516. }
  2517. /* Check PAUSE mismatch */
  2518. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2519. /* we must manually resolve the abilities here */
  2520. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2521. switch (pPrt->PFlowCtrlMode) {
  2522. case SK_FLOW_MODE_NONE:
  2523. /* default */
  2524. break;
  2525. case SK_FLOW_MODE_LOC_SEND:
  2526. if ((QuickStat & (PHY_L_QS_PAUSE | PHY_L_QS_AS_PAUSE)) ==
  2527. (PHY_L_QS_PAUSE | PHY_L_QS_AS_PAUSE)) {
  2528. /* Disable PAUSE receive, enable PAUSE transmit */
  2529. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2530. }
  2531. break;
  2532. case SK_FLOW_MODE_SYMMETRIC:
  2533. if ((QuickStat & PHY_L_QS_PAUSE) != 0) {
  2534. /* Symmetric PAUSE */
  2535. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2536. }
  2537. break;
  2538. case SK_FLOW_MODE_SYM_OR_REM:
  2539. if ((QuickStat & (PHY_L_QS_PAUSE | PHY_L_QS_AS_PAUSE)) ==
  2540. PHY_L_QS_AS_PAUSE) {
  2541. /* Enable PAUSE receive, disable PAUSE transmit */
  2542. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2543. }
  2544. else if ((QuickStat & PHY_L_QS_PAUSE) != 0) {
  2545. /* Symmetric PAUSE */
  2546. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2547. }
  2548. break;
  2549. default:
  2550. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  2551. SKERR_HWI_E016MSG);
  2552. }
  2553. return(SK_AND_OK);
  2554. } /* SkXmAutoNegDoneLone */
  2555. /******************************************************************************
  2556. *
  2557. * SkXmAutoNegDoneNat() - Auto-negotiation handling
  2558. *
  2559. * Description:
  2560. * This function handles the auto-negotiation if the Done bit is set.
  2561. *
  2562. * Returns:
  2563. * SK_AND_OK o.k.
  2564. * SK_AND_DUP_CAP Duplex capability error happened
  2565. * SK_AND_OTHER Other error happened
  2566. */
  2567. static int SkXmAutoNegDoneNat(
  2568. SK_AC *pAC, /* adapter context */
  2569. SK_IOC IoC, /* IO context */
  2570. int Port) /* Port Index (MAC_1 + n) */
  2571. {
  2572. /* todo: National */
  2573. return(SK_AND_OK);
  2574. } /* SkXmAutoNegDoneNat */
  2575. #endif /* OTHER_PHY */
  2576. /******************************************************************************
  2577. *
  2578. * SkMacAutoNegDone() - Auto-negotiation handling
  2579. *
  2580. * Description: calls the auto-negotiation done routines dep. on board type
  2581. *
  2582. * Returns:
  2583. * SK_AND_OK o.k.
  2584. * SK_AND_DUP_CAP Duplex capability error happened
  2585. * SK_AND_OTHER Other error happened
  2586. */
  2587. int SkMacAutoNegDone(
  2588. SK_AC *pAC, /* adapter context */
  2589. SK_IOC IoC, /* IO context */
  2590. int Port) /* Port Index (MAC_1 + n) */
  2591. {
  2592. SK_GEPORT *pPrt;
  2593. int Rtv;
  2594. Rtv = SK_AND_OK;
  2595. pPrt = &pAC->GIni.GP[Port];
  2596. #ifdef GENESIS
  2597. if (pAC->GIni.GIGenesis) {
  2598. switch (pPrt->PhyType) {
  2599. case SK_PHY_XMAC:
  2600. Rtv = SkXmAutoNegDoneXmac(pAC, IoC, Port);
  2601. break;
  2602. case SK_PHY_BCOM:
  2603. Rtv = SkXmAutoNegDoneBcom(pAC, IoC, Port);
  2604. break;
  2605. #ifdef OTHER_PHY
  2606. case SK_PHY_LONE:
  2607. Rtv = SkXmAutoNegDoneLone(pAC, IoC, Port);
  2608. break;
  2609. case SK_PHY_NAT:
  2610. Rtv = SkXmAutoNegDoneNat(pAC, IoC, Port);
  2611. break;
  2612. #endif /* OTHER_PHY */
  2613. default:
  2614. return(SK_AND_OTHER);
  2615. }
  2616. }
  2617. #endif /* GENESIS */
  2618. #ifdef YUKON
  2619. if (pAC->GIni.GIYukon) {
  2620. Rtv = SkGmAutoNegDoneMarv(pAC, IoC, Port);
  2621. }
  2622. #endif /* YUKON */
  2623. if (Rtv != SK_AND_OK) {
  2624. return(Rtv);
  2625. }
  2626. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2627. ("AutoNeg done Port %d\n", Port));
  2628. /* We checked everything and may now enable the link */
  2629. pPrt->PAutoNegFail = SK_FALSE;
  2630. SkMacRxTxEnable(pAC, IoC, Port);
  2631. return(SK_AND_OK);
  2632. } /* SkMacAutoNegDone */
  2633. /******************************************************************************
  2634. *
  2635. * SkMacRxTxEnable() - Enable Rx/Tx activity if port is up
  2636. *
  2637. * Description: enables Rx/Tx dep. on board type
  2638. *
  2639. * Returns:
  2640. * 0 o.k.
  2641. * != 0 Error happened
  2642. */
  2643. int SkMacRxTxEnable(
  2644. SK_AC *pAC, /* adapter context */
  2645. SK_IOC IoC, /* IO context */
  2646. int Port) /* Port Index (MAC_1 + n) */
  2647. {
  2648. SK_GEPORT *pPrt;
  2649. SK_U16 Reg; /* 16-bit register value */
  2650. SK_U16 IntMask; /* MAC interrupt mask */
  2651. #ifdef GENESIS
  2652. SK_U16 SWord;
  2653. #endif
  2654. pPrt = &pAC->GIni.GP[Port];
  2655. if (!pPrt->PHWLinkUp) {
  2656. /* The Hardware link is NOT up */
  2657. return(0);
  2658. }
  2659. if ((pPrt->PLinkMode == SK_LMODE_AUTOHALF ||
  2660. pPrt->PLinkMode == SK_LMODE_AUTOFULL ||
  2661. pPrt->PLinkMode == SK_LMODE_AUTOBOTH) &&
  2662. pPrt->PAutoNegFail) {
  2663. /* Auto-negotiation is not done or failed */
  2664. return(0);
  2665. }
  2666. #ifdef GENESIS
  2667. if (pAC->GIni.GIGenesis) {
  2668. /* set Duplex Mode and Pause Mode */
  2669. SkXmInitDupMd(pAC, IoC, Port);
  2670. SkXmInitPauseMd(pAC, IoC, Port);
  2671. /*
  2672. * Initialize the Interrupt Mask Register. Default IRQs are...
  2673. * - Link Asynchronous Event
  2674. * - Link Partner requests config
  2675. * - Auto Negotiation Done
  2676. * - Rx Counter Event Overflow
  2677. * - Tx Counter Event Overflow
  2678. * - Transmit FIFO Underrun
  2679. */
  2680. IntMask = XM_DEF_MSK;
  2681. #ifdef DEBUG
  2682. /* add IRQ for Receive FIFO Overflow */
  2683. IntMask &= ~XM_IS_RXF_OV;
  2684. #endif /* DEBUG */
  2685. if (pPrt->PhyType != SK_PHY_XMAC) {
  2686. /* disable GP0 interrupt bit */
  2687. IntMask |= XM_IS_INP_ASS;
  2688. }
  2689. XM_OUT16(IoC, Port, XM_IMSK, IntMask);
  2690. /* get MMU Command Reg. */
  2691. XM_IN16(IoC, Port, XM_MMU_CMD, &Reg);
  2692. if (pPrt->PhyType != SK_PHY_XMAC &&
  2693. (pPrt->PLinkModeStatus == SK_LMODE_STAT_FULL ||
  2694. pPrt->PLinkModeStatus == SK_LMODE_STAT_AUTOFULL)) {
  2695. /* set to Full Duplex */
  2696. Reg |= XM_MMU_GMII_FD;
  2697. }
  2698. switch (pPrt->PhyType) {
  2699. case SK_PHY_BCOM:
  2700. /*
  2701. * Workaround BCOM Errata (#10523) for all BCom Phys
  2702. * Enable Power Management after link up
  2703. */
  2704. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, &SWord);
  2705. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL,
  2706. (SK_U16)(SWord & ~PHY_B_AC_DIS_PM));
  2707. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_INT_MASK,
  2708. (SK_U16)PHY_B_DEF_MSK);
  2709. break;
  2710. #ifdef OTHER_PHY
  2711. case SK_PHY_LONE:
  2712. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_INT_ENAB, PHY_L_DEF_MSK);
  2713. break;
  2714. case SK_PHY_NAT:
  2715. /* todo National:
  2716. SkXmPhyWrite(pAC, IoC, Port, PHY_NAT_INT_MASK, PHY_N_DEF_MSK); */
  2717. /* no interrupts possible from National ??? */
  2718. break;
  2719. #endif /* OTHER_PHY */
  2720. }
  2721. /* enable Rx/Tx */
  2722. XM_OUT16(IoC, Port, XM_MMU_CMD, Reg | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  2723. }
  2724. #endif /* GENESIS */
  2725. #ifdef YUKON
  2726. if (pAC->GIni.GIYukon) {
  2727. /*
  2728. * Initialize the Interrupt Mask Register. Default IRQs are...
  2729. * - Rx Counter Event Overflow
  2730. * - Tx Counter Event Overflow
  2731. * - Transmit FIFO Underrun
  2732. */
  2733. IntMask = GMAC_DEF_MSK;
  2734. #ifdef DEBUG
  2735. /* add IRQ for Receive FIFO Overrun */
  2736. IntMask |= GM_IS_RX_FF_OR;
  2737. #endif /* DEBUG */
  2738. SK_OUT8(IoC, GMAC_IRQ_MSK, (SK_U8)IntMask);
  2739. /* get General Purpose Control */
  2740. GM_IN16(IoC, Port, GM_GP_CTRL, &Reg);
  2741. if (pPrt->PLinkModeStatus == SK_LMODE_STAT_FULL ||
  2742. pPrt->PLinkModeStatus == SK_LMODE_STAT_AUTOFULL) {
  2743. /* set to Full Duplex */
  2744. Reg |= GM_GPCR_DUP_FULL;
  2745. }
  2746. /* enable Rx/Tx */
  2747. GM_OUT16(IoC, Port, GM_GP_CTRL, (SK_U16)(Reg | GM_GPCR_RX_ENA |
  2748. GM_GPCR_TX_ENA));
  2749. #ifndef VCPU
  2750. /* Enable all PHY interrupts */
  2751. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_INT_MASK,
  2752. (SK_U16)PHY_M_DEF_MSK);
  2753. #endif /* VCPU */
  2754. }
  2755. #endif /* YUKON */
  2756. return(0);
  2757. } /* SkMacRxTxEnable */
  2758. /******************************************************************************
  2759. *
  2760. * SkMacRxTxDisable() - Disable Receiver and Transmitter
  2761. *
  2762. * Description: disables Rx/Tx dep. on board type
  2763. *
  2764. * Returns: N/A
  2765. */
  2766. void SkMacRxTxDisable(
  2767. SK_AC *pAC, /* Adapter Context */
  2768. SK_IOC IoC, /* IO context */
  2769. int Port) /* Port Index (MAC_1 + n) */
  2770. {
  2771. SK_U16 Word;
  2772. #ifdef GENESIS
  2773. if (pAC->GIni.GIGenesis) {
  2774. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  2775. XM_OUT16(IoC, Port, XM_MMU_CMD, Word & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  2776. /* dummy read to ensure writing */
  2777. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  2778. }
  2779. #endif /* GENESIS */
  2780. #ifdef YUKON
  2781. if (pAC->GIni.GIYukon) {
  2782. GM_IN16(IoC, Port, GM_GP_CTRL, &Word);
  2783. GM_OUT16(IoC, Port, GM_GP_CTRL, (SK_U16)(Word & ~(GM_GPCR_RX_ENA |
  2784. GM_GPCR_TX_ENA)));
  2785. /* dummy read to ensure writing */
  2786. GM_IN16(IoC, Port, GM_GP_CTRL, &Word);
  2787. }
  2788. #endif /* YUKON */
  2789. } /* SkMacRxTxDisable */
  2790. /******************************************************************************
  2791. *
  2792. * SkMacIrqDisable() - Disable IRQ from MAC
  2793. *
  2794. * Description: sets the IRQ-mask to disable IRQ dep. on board type
  2795. *
  2796. * Returns: N/A
  2797. */
  2798. void SkMacIrqDisable(
  2799. SK_AC *pAC, /* Adapter Context */
  2800. SK_IOC IoC, /* IO context */
  2801. int Port) /* Port Index (MAC_1 + n) */
  2802. {
  2803. SK_GEPORT *pPrt;
  2804. #ifdef GENESIS
  2805. SK_U16 Word;
  2806. #endif
  2807. pPrt = &pAC->GIni.GP[Port];
  2808. #ifdef GENESIS
  2809. if (pAC->GIni.GIGenesis) {
  2810. /* disable all XMAC IRQs */
  2811. XM_OUT16(IoC, Port, XM_IMSK, 0xffff);
  2812. /* Disable all PHY interrupts */
  2813. switch (pPrt->PhyType) {
  2814. case SK_PHY_BCOM:
  2815. /* Make sure that PHY is initialized */
  2816. if (pPrt->PState != SK_PRT_RESET) {
  2817. /* NOT allowed if BCOM is in RESET state */
  2818. /* Workaround BCOM Errata (#10523) all BCom */
  2819. /* Disable Power Management if link is down */
  2820. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, &Word);
  2821. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL,
  2822. (SK_U16)(Word | PHY_B_AC_DIS_PM));
  2823. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_INT_MASK, 0xffff);
  2824. }
  2825. break;
  2826. #ifdef OTHER_PHY
  2827. case SK_PHY_LONE:
  2828. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_INT_ENAB, 0);
  2829. break;
  2830. case SK_PHY_NAT:
  2831. /* todo: National
  2832. SkXmPhyWrite(pAC, IoC, Port, PHY_NAT_INT_MASK, 0xffff); */
  2833. break;
  2834. #endif /* OTHER_PHY */
  2835. }
  2836. }
  2837. #endif /* GENESIS */
  2838. #ifdef YUKON
  2839. if (pAC->GIni.GIYukon) {
  2840. /* disable all GMAC IRQs */
  2841. SK_OUT8(IoC, GMAC_IRQ_MSK, 0);
  2842. #ifndef VCPU
  2843. /* Disable all PHY interrupts */
  2844. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_INT_MASK, 0);
  2845. #endif /* VCPU */
  2846. }
  2847. #endif /* YUKON */
  2848. } /* SkMacIrqDisable */
  2849. #ifdef SK_DIAG
  2850. /******************************************************************************
  2851. *
  2852. * SkXmSendCont() - Enable / Disable Send Continuous Mode
  2853. *
  2854. * Description: enable / disable Send Continuous Mode on XMAC
  2855. *
  2856. * Returns:
  2857. * nothing
  2858. */
  2859. void SkXmSendCont(
  2860. SK_AC *pAC, /* adapter context */
  2861. SK_IOC IoC, /* IO context */
  2862. int Port, /* Port Index (MAC_1 + n) */
  2863. SK_BOOL Enable) /* Enable / Disable */
  2864. {
  2865. SK_U32 MdReg;
  2866. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  2867. if (Enable) {
  2868. MdReg |= XM_MD_TX_CONT;
  2869. }
  2870. else {
  2871. MdReg &= ~XM_MD_TX_CONT;
  2872. }
  2873. /* setup Mode Register */
  2874. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  2875. } /* SkXmSendCont */
  2876. /******************************************************************************
  2877. *
  2878. * SkMacTimeStamp() - Enable / Disable Time Stamp
  2879. *
  2880. * Description: enable / disable Time Stamp generation for Rx packets
  2881. *
  2882. * Returns:
  2883. * nothing
  2884. */
  2885. void SkMacTimeStamp(
  2886. SK_AC *pAC, /* adapter context */
  2887. SK_IOC IoC, /* IO context */
  2888. int Port, /* Port Index (MAC_1 + n) */
  2889. SK_BOOL Enable) /* Enable / Disable */
  2890. {
  2891. SK_U32 MdReg;
  2892. SK_U8 TimeCtrl;
  2893. if (pAC->GIni.GIGenesis) {
  2894. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  2895. if (Enable) {
  2896. MdReg |= XM_MD_ATS;
  2897. }
  2898. else {
  2899. MdReg &= ~XM_MD_ATS;
  2900. }
  2901. /* setup Mode Register */
  2902. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  2903. }
  2904. else {
  2905. if (Enable) {
  2906. TimeCtrl = GMT_ST_START | GMT_ST_CLR_IRQ;
  2907. }
  2908. else {
  2909. TimeCtrl = GMT_ST_STOP | GMT_ST_CLR_IRQ;
  2910. }
  2911. /* Start/Stop Time Stamp Timer */
  2912. SK_OUT8(IoC, GMAC_TI_ST_CTRL, TimeCtrl);
  2913. }
  2914. } /* SkMacTimeStamp*/
  2915. #else /* !SK_DIAG */
  2916. #ifdef GENESIS
  2917. /******************************************************************************
  2918. *
  2919. * SkXmAutoNegLipaXmac() - Decides whether Link Partner could do auto-neg
  2920. *
  2921. * This function analyses the Interrupt status word. If any of the
  2922. * Auto-negotiating interrupt bits are set, the PLipaAutoNeg variable
  2923. * is set true.
  2924. */
  2925. void SkXmAutoNegLipaXmac(
  2926. SK_AC *pAC, /* adapter context */
  2927. SK_IOC IoC, /* IO context */
  2928. int Port, /* Port Index (MAC_1 + n) */
  2929. SK_U16 IStatus) /* Interrupt Status word to analyse */
  2930. {
  2931. SK_GEPORT *pPrt;
  2932. pPrt = &pAC->GIni.GP[Port];
  2933. if (pPrt->PLipaAutoNeg != SK_LIPA_AUTO &&
  2934. (IStatus & (XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND)) != 0) {
  2935. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2936. ("AutoNegLipa: AutoNeg detected on Port %d, IStatus=0x%04X\n",
  2937. Port, IStatus));
  2938. pPrt->PLipaAutoNeg = SK_LIPA_AUTO;
  2939. }
  2940. } /* SkXmAutoNegLipaXmac */
  2941. #endif /* GENESIS */
  2942. /******************************************************************************
  2943. *
  2944. * SkMacAutoNegLipaPhy() - Decides whether Link Partner could do auto-neg
  2945. *
  2946. * This function analyses the PHY status word.
  2947. * If any of the Auto-negotiating bits are set, the PLipaAutoNeg variable
  2948. * is set true.
  2949. */
  2950. void SkMacAutoNegLipaPhy(
  2951. SK_AC *pAC, /* adapter context */
  2952. SK_IOC IoC, /* IO context */
  2953. int Port, /* Port Index (MAC_1 + n) */
  2954. SK_U16 PhyStat) /* PHY Status word to analyse */
  2955. {
  2956. SK_GEPORT *pPrt;
  2957. pPrt = &pAC->GIni.GP[Port];
  2958. if (pPrt->PLipaAutoNeg != SK_LIPA_AUTO &&
  2959. (PhyStat & PHY_ST_AN_OVER) != 0) {
  2960. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2961. ("AutoNegLipa: AutoNeg detected on Port %d, PhyStat=0x%04X\n",
  2962. Port, PhyStat));
  2963. pPrt->PLipaAutoNeg = SK_LIPA_AUTO;
  2964. }
  2965. } /* SkMacAutoNegLipaPhy */
  2966. #ifdef GENESIS
  2967. /******************************************************************************
  2968. *
  2969. * SkXmIrq() - Interrupt Service Routine
  2970. *
  2971. * Description: services an Interrupt Request of the XMAC
  2972. *
  2973. * Note:
  2974. * With an external PHY, some interrupt bits are not meaningfull any more:
  2975. * - LinkAsyncEvent (bit #14) XM_IS_LNK_AE
  2976. * - LinkPartnerReqConfig (bit #10) XM_IS_LIPA_RC
  2977. * - Page Received (bit #9) XM_IS_RX_PAGE
  2978. * - NextPageLoadedForXmt (bit #8) XM_IS_TX_PAGE
  2979. * - AutoNegDone (bit #7) XM_IS_AND
  2980. * Also probably not valid any more is the GP0 input bit:
  2981. * - GPRegisterBit0set XM_IS_INP_ASS
  2982. *
  2983. * Returns:
  2984. * nothing
  2985. */
  2986. static void SkXmIrq(
  2987. SK_AC *pAC, /* adapter context */
  2988. SK_IOC IoC, /* IO context */
  2989. int Port) /* Port Index (MAC_1 + n) */
  2990. {
  2991. SK_GEPORT *pPrt;
  2992. SK_EVPARA Para;
  2993. SK_U16 IStatus; /* Interrupt status read from the XMAC */
  2994. SK_U16 IStatus2;
  2995. #ifdef SK_SLIM
  2996. SK_U64 OverflowStatus;
  2997. #endif
  2998. pPrt = &pAC->GIni.GP[Port];
  2999. XM_IN16(IoC, Port, XM_ISRC, &IStatus);
  3000. /* LinkPartner Auto-negable? */
  3001. if (pPrt->PhyType == SK_PHY_XMAC) {
  3002. SkXmAutoNegLipaXmac(pAC, IoC, Port, IStatus);
  3003. }
  3004. else {
  3005. /* mask bits that are not used with ext. PHY */
  3006. IStatus &= ~(XM_IS_LNK_AE | XM_IS_LIPA_RC |
  3007. XM_IS_RX_PAGE | XM_IS_TX_PAGE |
  3008. XM_IS_AND | XM_IS_INP_ASS);
  3009. }
  3010. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3011. ("XmacIrq Port %d Isr 0x%04X\n", Port, IStatus));
  3012. if (!pPrt->PHWLinkUp) {
  3013. /* Spurious XMAC interrupt */
  3014. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3015. ("SkXmIrq: spurious interrupt on Port %d\n", Port));
  3016. return;
  3017. }
  3018. if ((IStatus & XM_IS_INP_ASS) != 0) {
  3019. /* Reread ISR Register if link is not in sync */
  3020. XM_IN16(IoC, Port, XM_ISRC, &IStatus2);
  3021. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3022. ("SkXmIrq: Link async. Double check Port %d 0x%04X 0x%04X\n",
  3023. Port, IStatus, IStatus2));
  3024. IStatus &= ~XM_IS_INP_ASS;
  3025. IStatus |= IStatus2;
  3026. }
  3027. if ((IStatus & XM_IS_LNK_AE) != 0) {
  3028. /* not used, GP0 is used instead */
  3029. }
  3030. if ((IStatus & XM_IS_TX_ABORT) != 0) {
  3031. /* not used */
  3032. }
  3033. if ((IStatus & XM_IS_FRC_INT) != 0) {
  3034. /* not used, use ASIC IRQ instead if needed */
  3035. }
  3036. if ((IStatus & (XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE)) != 0) {
  3037. SkHWLinkDown(pAC, IoC, Port);
  3038. /* Signal to RLMT */
  3039. Para.Para32[0] = (SK_U32)Port;
  3040. SkEventQueue(pAC, SKGE_RLMT, SK_RLMT_LINK_DOWN, Para);
  3041. /* Start workaround Errata #2 timer */
  3042. SkTimerStart(pAC, IoC, &pPrt->PWaTimer, SK_WA_INA_TIME,
  3043. SKGE_HWAC, SK_HWEV_WATIM, Para);
  3044. }
  3045. if ((IStatus & XM_IS_RX_PAGE) != 0) {
  3046. /* not used */
  3047. }
  3048. if ((IStatus & XM_IS_TX_PAGE) != 0) {
  3049. /* not used */
  3050. }
  3051. if ((IStatus & XM_IS_AND) != 0) {
  3052. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3053. ("SkXmIrq: AND on link that is up Port %d\n", Port));
  3054. }
  3055. if ((IStatus & XM_IS_TSC_OV) != 0) {
  3056. /* not used */
  3057. }
  3058. /* Combined Tx & Rx Counter Overflow SIRQ Event */
  3059. if ((IStatus & (XM_IS_RXC_OV | XM_IS_TXC_OV)) != 0) {
  3060. #ifdef SK_SLIM
  3061. SkXmOverflowStatus(pAC, IoC, Port, IStatus, &OverflowStatus);
  3062. #else
  3063. Para.Para32[0] = (SK_U32)Port;
  3064. Para.Para32[1] = (SK_U32)IStatus;
  3065. SkPnmiEvent(pAC, IoC, SK_PNMI_EVT_SIRQ_OVERFLOW, Para);
  3066. #endif /* SK_SLIM */
  3067. }
  3068. if ((IStatus & XM_IS_RXF_OV) != 0) {
  3069. /* normal situation -> no effect */
  3070. #ifdef DEBUG
  3071. pPrt->PRxOverCnt++;
  3072. #endif /* DEBUG */
  3073. }
  3074. if ((IStatus & XM_IS_TXF_UR) != 0) {
  3075. /* may NOT happen -> error log */
  3076. SK_ERR_LOG(pAC, SK_ERRCL_HW, SKERR_SIRQ_E020, SKERR_SIRQ_E020MSG);
  3077. }
  3078. if ((IStatus & XM_IS_TX_COMP) != 0) {
  3079. /* not served here */
  3080. }
  3081. if ((IStatus & XM_IS_RX_COMP) != 0) {
  3082. /* not served here */
  3083. }
  3084. } /* SkXmIrq */
  3085. #endif /* GENESIS */
  3086. #ifdef YUKON
  3087. /******************************************************************************
  3088. *
  3089. * SkGmIrq() - Interrupt Service Routine
  3090. *
  3091. * Description: services an Interrupt Request of the GMAC
  3092. *
  3093. * Note:
  3094. *
  3095. * Returns:
  3096. * nothing
  3097. */
  3098. static void SkGmIrq(
  3099. SK_AC *pAC, /* adapter context */
  3100. SK_IOC IoC, /* IO context */
  3101. int Port) /* Port Index (MAC_1 + n) */
  3102. {
  3103. SK_GEPORT *pPrt;
  3104. SK_U8 IStatus; /* Interrupt status */
  3105. #ifdef SK_SLIM
  3106. SK_U64 OverflowStatus;
  3107. #else
  3108. SK_EVPARA Para;
  3109. #endif
  3110. pPrt = &pAC->GIni.GP[Port];
  3111. SK_IN8(IoC, GMAC_IRQ_SRC, &IStatus);
  3112. #ifdef XXX
  3113. /* LinkPartner Auto-negable? */
  3114. SkMacAutoNegLipaPhy(pAC, IoC, Port, IStatus);
  3115. #endif /* XXX */
  3116. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3117. ("GmacIrq Port %d Isr 0x%04X\n", Port, IStatus));
  3118. /* Combined Tx & Rx Counter Overflow SIRQ Event */
  3119. if (IStatus & (GM_IS_RX_CO_OV | GM_IS_TX_CO_OV)) {
  3120. /* these IRQs will be cleared by reading GMACs register */
  3121. #ifdef SK_SLIM
  3122. SkGmOverflowStatus(pAC, IoC, Port, IStatus, &OverflowStatus);
  3123. #else
  3124. Para.Para32[0] = (SK_U32)Port;
  3125. Para.Para32[1] = (SK_U32)IStatus;
  3126. SkPnmiEvent(pAC, IoC, SK_PNMI_EVT_SIRQ_OVERFLOW, Para);
  3127. #endif
  3128. }
  3129. if (IStatus & GM_IS_RX_FF_OR) {
  3130. /* clear GMAC Rx FIFO Overrun IRQ */
  3131. SK_OUT8(IoC, MR_ADDR(Port, RX_GMF_CTRL_T), (SK_U8)GMF_CLI_RX_FO);
  3132. #ifdef DEBUG
  3133. pPrt->PRxOverCnt++;
  3134. #endif /* DEBUG */
  3135. }
  3136. if (IStatus & GM_IS_TX_FF_UR) {
  3137. /* clear GMAC Tx FIFO Underrun IRQ */
  3138. SK_OUT8(IoC, MR_ADDR(Port, TX_GMF_CTRL_T), (SK_U8)GMF_CLI_TX_FU);
  3139. /* may NOT happen -> error log */
  3140. SK_ERR_LOG(pAC, SK_ERRCL_HW, SKERR_SIRQ_E020, SKERR_SIRQ_E020MSG);
  3141. }
  3142. if (IStatus & GM_IS_TX_COMPL) {
  3143. /* not served here */
  3144. }
  3145. if (IStatus & GM_IS_RX_COMPL) {
  3146. /* not served here */
  3147. }
  3148. } /* SkGmIrq */
  3149. #endif /* YUKON */
  3150. /******************************************************************************
  3151. *
  3152. * SkMacIrq() - Interrupt Service Routine for MAC
  3153. *
  3154. * Description: calls the Interrupt Service Routine dep. on board type
  3155. *
  3156. * Returns:
  3157. * nothing
  3158. */
  3159. void SkMacIrq(
  3160. SK_AC *pAC, /* adapter context */
  3161. SK_IOC IoC, /* IO context */
  3162. int Port) /* Port Index (MAC_1 + n) */
  3163. {
  3164. #ifdef GENESIS
  3165. if (pAC->GIni.GIGenesis) {
  3166. /* IRQ from XMAC */
  3167. SkXmIrq(pAC, IoC, Port);
  3168. }
  3169. #endif /* GENESIS */
  3170. #ifdef YUKON
  3171. if (pAC->GIni.GIYukon) {
  3172. /* IRQ from GMAC */
  3173. SkGmIrq(pAC, IoC, Port);
  3174. }
  3175. #endif /* YUKON */
  3176. } /* SkMacIrq */
  3177. #endif /* !SK_DIAG */
  3178. #ifdef GENESIS
  3179. /******************************************************************************
  3180. *
  3181. * SkXmUpdateStats() - Force the XMAC to output the current statistic
  3182. *
  3183. * Description:
  3184. * The XMAC holds its statistic internally. To obtain the current
  3185. * values a command must be sent so that the statistic data will
  3186. * be written to a predefined memory area on the adapter.
  3187. *
  3188. * Returns:
  3189. * 0: success
  3190. * 1: something went wrong
  3191. */
  3192. int SkXmUpdateStats(
  3193. SK_AC *pAC, /* adapter context */
  3194. SK_IOC IoC, /* IO context */
  3195. unsigned int Port) /* Port Index (MAC_1 + n) */
  3196. {
  3197. SK_GEPORT *pPrt;
  3198. SK_U16 StatReg;
  3199. int WaitIndex;
  3200. pPrt = &pAC->GIni.GP[Port];
  3201. WaitIndex = 0;
  3202. /* Send an update command to XMAC specified */
  3203. XM_OUT16(IoC, Port, XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  3204. /*
  3205. * It is an auto-clearing register. If the command bits
  3206. * went to zero again, the statistics are transferred.
  3207. * Normally the command should be executed immediately.
  3208. * But just to be sure we execute a loop.
  3209. */
  3210. do {
  3211. XM_IN16(IoC, Port, XM_STAT_CMD, &StatReg);
  3212. if (++WaitIndex > 10) {
  3213. SK_ERR_LOG(pAC, SK_ERRCL_HW, SKERR_HWI_E021, SKERR_HWI_E021MSG);
  3214. return(1);
  3215. }
  3216. } while ((StatReg & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) != 0);
  3217. return(0);
  3218. } /* SkXmUpdateStats */
  3219. /******************************************************************************
  3220. *
  3221. * SkXmMacStatistic() - Get XMAC counter value
  3222. *
  3223. * Description:
  3224. * Gets the 32bit counter value. Except for the octet counters
  3225. * the lower 32bit are counted in hardware and the upper 32bit
  3226. * must be counted in software by monitoring counter overflow interrupts.
  3227. *
  3228. * Returns:
  3229. * 0: success
  3230. * 1: something went wrong
  3231. */
  3232. int SkXmMacStatistic(
  3233. SK_AC *pAC, /* adapter context */
  3234. SK_IOC IoC, /* IO context */
  3235. unsigned int Port, /* Port Index (MAC_1 + n) */
  3236. SK_U16 StatAddr, /* MIB counter base address */
  3237. SK_U32 SK_FAR *pVal) /* ptr to return statistic value */
  3238. {
  3239. if ((StatAddr < XM_TXF_OK) || (StatAddr > XM_RXF_MAX_SZ)) {
  3240. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E022, SKERR_HWI_E022MSG);
  3241. return(1);
  3242. }
  3243. XM_IN32(IoC, Port, StatAddr, pVal);
  3244. return(0);
  3245. } /* SkXmMacStatistic */
  3246. /******************************************************************************
  3247. *
  3248. * SkXmResetCounter() - Clear MAC statistic counter
  3249. *
  3250. * Description:
  3251. * Force the XMAC to clear its statistic counter.
  3252. *
  3253. * Returns:
  3254. * 0: success
  3255. * 1: something went wrong
  3256. */
  3257. int SkXmResetCounter(
  3258. SK_AC *pAC, /* adapter context */
  3259. SK_IOC IoC, /* IO context */
  3260. unsigned int Port) /* Port Index (MAC_1 + n) */
  3261. {
  3262. XM_OUT16(IoC, Port, XM_STAT_CMD, XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  3263. /* Clear two times according to Errata #3 */
  3264. XM_OUT16(IoC, Port, XM_STAT_CMD, XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  3265. return(0);
  3266. } /* SkXmResetCounter */
  3267. /******************************************************************************
  3268. *
  3269. * SkXmOverflowStatus() - Gets the status of counter overflow interrupt
  3270. *
  3271. * Description:
  3272. * Checks the source causing an counter overflow interrupt. On success the
  3273. * resulting counter overflow status is written to <pStatus>, whereas the
  3274. * upper dword stores the XMAC ReceiveCounterEvent register and the lower
  3275. * dword the XMAC TransmitCounterEvent register.
  3276. *
  3277. * Note:
  3278. * For XMAC the interrupt source is a self-clearing register, so the source
  3279. * must be checked only once. SIRQ module does another check to be sure
  3280. * that no interrupt get lost during process time.
  3281. *
  3282. * Returns:
  3283. * 0: success
  3284. * 1: something went wrong
  3285. */
  3286. int SkXmOverflowStatus(
  3287. SK_AC *pAC, /* adapter context */
  3288. SK_IOC IoC, /* IO context */
  3289. unsigned int Port, /* Port Index (MAC_1 + n) */
  3290. SK_U16 IStatus, /* Interupt Status from MAC */
  3291. SK_U64 SK_FAR *pStatus) /* ptr for return overflow status value */
  3292. {
  3293. SK_U64 Status; /* Overflow status */
  3294. SK_U32 RegVal;
  3295. Status = 0;
  3296. if ((IStatus & XM_IS_RXC_OV) != 0) {
  3297. XM_IN32(IoC, Port, XM_RX_CNT_EV, &RegVal);
  3298. Status |= (SK_U64)RegVal << 32;
  3299. }
  3300. if ((IStatus & XM_IS_TXC_OV) != 0) {
  3301. XM_IN32(IoC, Port, XM_TX_CNT_EV, &RegVal);
  3302. Status |= (SK_U64)RegVal;
  3303. }
  3304. *pStatus = Status;
  3305. return(0);
  3306. } /* SkXmOverflowStatus */
  3307. #endif /* GENESIS */
  3308. #ifdef YUKON
  3309. /******************************************************************************
  3310. *
  3311. * SkGmUpdateStats() - Force the GMAC to output the current statistic
  3312. *
  3313. * Description:
  3314. * Empty function for GMAC. Statistic data is accessible in direct way.
  3315. *
  3316. * Returns:
  3317. * 0: success
  3318. * 1: something went wrong
  3319. */
  3320. int SkGmUpdateStats(
  3321. SK_AC *pAC, /* adapter context */
  3322. SK_IOC IoC, /* IO context */
  3323. unsigned int Port) /* Port Index (MAC_1 + n) */
  3324. {
  3325. return(0);
  3326. }
  3327. /******************************************************************************
  3328. *
  3329. * SkGmMacStatistic() - Get GMAC counter value
  3330. *
  3331. * Description:
  3332. * Gets the 32bit counter value. Except for the octet counters
  3333. * the lower 32bit are counted in hardware and the upper 32bit
  3334. * must be counted in software by monitoring counter overflow interrupts.
  3335. *
  3336. * Returns:
  3337. * 0: success
  3338. * 1: something went wrong
  3339. */
  3340. int SkGmMacStatistic(
  3341. SK_AC *pAC, /* adapter context */
  3342. SK_IOC IoC, /* IO context */
  3343. unsigned int Port, /* Port Index (MAC_1 + n) */
  3344. SK_U16 StatAddr, /* MIB counter base address */
  3345. SK_U32 SK_FAR *pVal) /* ptr to return statistic value */
  3346. {
  3347. if ((StatAddr < GM_RXF_UC_OK) || (StatAddr > GM_TXE_FIFO_UR)) {
  3348. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E022, SKERR_HWI_E022MSG);
  3349. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  3350. ("SkGmMacStat: wrong MIB counter 0x%04X\n", StatAddr));
  3351. return(1);
  3352. }
  3353. GM_IN32(IoC, Port, StatAddr, pVal);
  3354. return(0);
  3355. } /* SkGmMacStatistic */
  3356. /******************************************************************************
  3357. *
  3358. * SkGmResetCounter() - Clear MAC statistic counter
  3359. *
  3360. * Description:
  3361. * Force GMAC to clear its statistic counter.
  3362. *
  3363. * Returns:
  3364. * 0: success
  3365. * 1: something went wrong
  3366. */
  3367. int SkGmResetCounter(
  3368. SK_AC *pAC, /* adapter context */
  3369. SK_IOC IoC, /* IO context */
  3370. unsigned int Port) /* Port Index (MAC_1 + n) */
  3371. {
  3372. SK_U16 Reg; /* Phy Address Register */
  3373. SK_U16 Word;
  3374. int i;
  3375. GM_IN16(IoC, Port, GM_PHY_ADDR, &Reg);
  3376. /* set MIB Clear Counter Mode */
  3377. GM_OUT16(IoC, Port, GM_PHY_ADDR, Reg | GM_PAR_MIB_CLR);
  3378. /* read all MIB Counters with Clear Mode set */
  3379. for (i = 0; i < GM_MIB_CNT_SIZE; i++) {
  3380. /* the reset is performed only when the lower 16 bits are read */
  3381. GM_IN16(IoC, Port, GM_MIB_CNT_BASE + 8*i, &Word);
  3382. }
  3383. /* clear MIB Clear Counter Mode */
  3384. GM_OUT16(IoC, Port, GM_PHY_ADDR, Reg);
  3385. return(0);
  3386. } /* SkGmResetCounter */
  3387. /******************************************************************************
  3388. *
  3389. * SkGmOverflowStatus() - Gets the status of counter overflow interrupt
  3390. *
  3391. * Description:
  3392. * Checks the source causing an counter overflow interrupt. On success the
  3393. * resulting counter overflow status is written to <pStatus>, whereas the
  3394. * the following bit coding is used:
  3395. * 63:56 - unused
  3396. * 55:48 - TxRx interrupt register bit7:0
  3397. * 32:47 - Rx interrupt register
  3398. * 31:24 - unused
  3399. * 23:16 - TxRx interrupt register bit15:8
  3400. * 15:0 - Tx interrupt register
  3401. *
  3402. * Returns:
  3403. * 0: success
  3404. * 1: something went wrong
  3405. */
  3406. int SkGmOverflowStatus(
  3407. SK_AC *pAC, /* adapter context */
  3408. SK_IOC IoC, /* IO context */
  3409. unsigned int Port, /* Port Index (MAC_1 + n) */
  3410. SK_U16 IStatus, /* Interupt Status from MAC */
  3411. SK_U64 SK_FAR *pStatus) /* ptr for return overflow status value */
  3412. {
  3413. SK_U64 Status; /* Overflow status */
  3414. SK_U16 RegVal;
  3415. Status = 0;
  3416. if ((IStatus & GM_IS_RX_CO_OV) != 0) {
  3417. /* this register is self-clearing after read */
  3418. GM_IN16(IoC, Port, GM_RX_IRQ_SRC, &RegVal);
  3419. Status |= (SK_U64)RegVal << 32;
  3420. }
  3421. if ((IStatus & GM_IS_TX_CO_OV) != 0) {
  3422. /* this register is self-clearing after read */
  3423. GM_IN16(IoC, Port, GM_TX_IRQ_SRC, &RegVal);
  3424. Status |= (SK_U64)RegVal;
  3425. }
  3426. /* this register is self-clearing after read */
  3427. GM_IN16(IoC, Port, GM_TR_IRQ_SRC, &RegVal);
  3428. /* Rx overflow interrupt register bits (LoByte)*/
  3429. Status |= (SK_U64)((SK_U8)RegVal) << 48;
  3430. /* Tx overflow interrupt register bits (HiByte)*/
  3431. Status |= (SK_U64)(RegVal >> 8) << 16;
  3432. *pStatus = Status;
  3433. return(0);
  3434. } /* SkGmOverflowStatus */
  3435. #ifndef SK_SLIM
  3436. /******************************************************************************
  3437. *
  3438. * SkGmCableDiagStatus() - Starts / Gets status of cable diagnostic test
  3439. *
  3440. * Description:
  3441. * starts the cable diagnostic test if 'StartTest' is true
  3442. * gets the results if 'StartTest' is true
  3443. *
  3444. * NOTE: this test is meaningful only when link is down
  3445. *
  3446. * Returns:
  3447. * 0: success
  3448. * 1: no YUKON copper
  3449. * 2: test in progress
  3450. */
  3451. int SkGmCableDiagStatus(
  3452. SK_AC *pAC, /* adapter context */
  3453. SK_IOC IoC, /* IO context */
  3454. int Port, /* Port Index (MAC_1 + n) */
  3455. SK_BOOL StartTest) /* flag for start / get result */
  3456. {
  3457. int i;
  3458. SK_U16 RegVal;
  3459. SK_GEPORT *pPrt;
  3460. pPrt = &pAC->GIni.GP[Port];
  3461. if (pPrt->PhyType != SK_PHY_MARV_COPPER) {
  3462. return(1);
  3463. }
  3464. if (StartTest) {
  3465. /* only start the cable test */
  3466. if ((pPrt->PhyId1 & PHY_I1_REV_MSK) < 4) {
  3467. /* apply TDR workaround from Marvell */
  3468. SkGmPhyWrite(pAC, IoC, Port, 29, 0x001e);
  3469. SkGmPhyWrite(pAC, IoC, Port, 30, 0xcc00);
  3470. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc800);
  3471. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc400);
  3472. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc000);
  3473. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc100);
  3474. }
  3475. /* set address to 0 for MDI[0] */
  3476. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_ADR, 0);
  3477. /* Read Cable Diagnostic Reg */
  3478. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CABLE_DIAG, &RegVal);
  3479. /* start Cable Diagnostic Test */
  3480. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CABLE_DIAG,
  3481. (SK_U16)(RegVal | PHY_M_CABD_ENA_TEST));
  3482. return(0);
  3483. }
  3484. /* Read Cable Diagnostic Reg */
  3485. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CABLE_DIAG, &RegVal);
  3486. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  3487. ("PHY Cable Diag.=0x%04X\n", RegVal));
  3488. if ((RegVal & PHY_M_CABD_ENA_TEST) != 0) {
  3489. /* test is running */
  3490. return(2);
  3491. }
  3492. /* get the test results */
  3493. for (i = 0; i < 4; i++) {
  3494. /* set address to i for MDI[i] */
  3495. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_ADR, (SK_U16)i);
  3496. /* get Cable Diagnostic values */
  3497. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CABLE_DIAG, &RegVal);
  3498. pPrt->PMdiPairLen[i] = (SK_U8)(RegVal & PHY_M_CABD_DIST_MSK);
  3499. pPrt->PMdiPairSts[i] = (SK_U8)((RegVal & PHY_M_CABD_STAT_MSK) >> 13);
  3500. }
  3501. return(0);
  3502. } /* SkGmCableDiagStatus */
  3503. #endif /* !SK_SLIM */
  3504. #endif /* YUKON */
  3505. /* End of file */