meth.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * meth.c -- O2 Builtin 10/100 Ethernet driver
  3. *
  4. * Copyright (C) 2001-2003 Ilya Volynets
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/sched.h>
  14. #include <linux/kernel.h> /* printk() */
  15. #include <linux/delay.h>
  16. #include <linux/slab.h>
  17. #include <linux/errno.h> /* error codes */
  18. #include <linux/types.h> /* size_t */
  19. #include <linux/interrupt.h> /* mark_bh */
  20. #include <linux/in.h>
  21. #include <linux/in6.h>
  22. #include <linux/device.h> /* struct device, et al */
  23. #include <linux/netdevice.h> /* struct device, and other headers */
  24. #include <linux/etherdevice.h> /* eth_type_trans */
  25. #include <linux/ip.h> /* struct iphdr */
  26. #include <linux/tcp.h> /* struct tcphdr */
  27. #include <linux/skbuff.h>
  28. #include <linux/mii.h> /* MII definitions */
  29. #include <asm/ip32/mace.h>
  30. #include <asm/ip32/ip32_ints.h>
  31. #include <asm/io.h>
  32. #include <asm/checksum.h>
  33. #include <asm/scatterlist.h>
  34. #include <linux/dma-mapping.h>
  35. #include "meth.h"
  36. #ifndef MFE_DEBUG
  37. #define MFE_DEBUG 0
  38. #endif
  39. #if MFE_DEBUG>=1
  40. #define DPRINTK(str,args...) printk(KERN_DEBUG "meth: %s: " str, __FUNCTION__ , ## args)
  41. #define MFE_RX_DEBUG 2
  42. #else
  43. #define DPRINTK(str,args...)
  44. #define MFE_RX_DEBUG 0
  45. #endif
  46. static const char *meth_str="SGI O2 Fast Ethernet";
  47. MODULE_AUTHOR("Ilya Volynets <ilya@theIlya.com>");
  48. MODULE_DESCRIPTION("SGI O2 Builtin Fast Ethernet driver");
  49. #define HAVE_TX_TIMEOUT
  50. /* The maximum time waited (in jiffies) before assuming a Tx failed. (400ms) */
  51. #define TX_TIMEOUT (400*HZ/1000)
  52. #ifdef HAVE_TX_TIMEOUT
  53. static int timeout = TX_TIMEOUT;
  54. module_param(timeout, int, 0);
  55. #endif
  56. /*
  57. * This structure is private to each device. It is used to pass
  58. * packets in and out, so there is place for a packet
  59. */
  60. struct meth_private {
  61. struct net_device_stats stats;
  62. /* in-memory copy of MAC Control register */
  63. unsigned long mac_ctrl;
  64. /* in-memory copy of DMA Control register */
  65. unsigned long dma_ctrl;
  66. /* address of PHY, used by mdio_* functions, initialized in mdio_probe */
  67. unsigned long phy_addr;
  68. tx_packet *tx_ring;
  69. dma_addr_t tx_ring_dma;
  70. struct sk_buff *tx_skbs[TX_RING_ENTRIES];
  71. dma_addr_t tx_skb_dmas[TX_RING_ENTRIES];
  72. unsigned long tx_read, tx_write, tx_count;
  73. rx_packet *rx_ring[RX_RING_ENTRIES];
  74. dma_addr_t rx_ring_dmas[RX_RING_ENTRIES];
  75. struct sk_buff *rx_skbs[RX_RING_ENTRIES];
  76. unsigned long rx_write;
  77. spinlock_t meth_lock;
  78. };
  79. static void meth_tx_timeout(struct net_device *dev);
  80. static irqreturn_t meth_interrupt(int irq, void *dev_id, struct pt_regs *pregs);
  81. /* global, initialized in ip32-setup.c */
  82. char o2meth_eaddr[8]={0,0,0,0,0,0,0,0};
  83. static inline void load_eaddr(struct net_device *dev)
  84. {
  85. int i;
  86. DPRINTK("Loading MAC Address: %02x:%02x:%02x:%02x:%02x:%02x\n",
  87. (int)o2meth_eaddr[0]&0xFF,(int)o2meth_eaddr[1]&0xFF,(int)o2meth_eaddr[2]&0xFF,
  88. (int)o2meth_eaddr[3]&0xFF,(int)o2meth_eaddr[4]&0xFF,(int)o2meth_eaddr[5]&0xFF);
  89. for (i = 0; i < 6; i++)
  90. dev->dev_addr[i] = o2meth_eaddr[i];
  91. mace->eth.mac_addr = (*(unsigned long*)o2meth_eaddr) >> 16;
  92. }
  93. /*
  94. * Waits for BUSY status of mdio bus to clear
  95. */
  96. #define WAIT_FOR_PHY(___rval) \
  97. while ((___rval = mace->eth.phy_data) & MDIO_BUSY) { \
  98. udelay(25); \
  99. }
  100. /*read phy register, return value read */
  101. static unsigned long mdio_read(struct meth_private *priv, unsigned long phyreg)
  102. {
  103. unsigned long rval;
  104. WAIT_FOR_PHY(rval);
  105. mace->eth.phy_regs = (priv->phy_addr << 5) | (phyreg & 0x1f);
  106. udelay(25);
  107. mace->eth.phy_trans_go = 1;
  108. udelay(25);
  109. WAIT_FOR_PHY(rval);
  110. return rval & MDIO_DATA_MASK;
  111. }
  112. static int mdio_probe(struct meth_private *priv)
  113. {
  114. int i;
  115. unsigned long p2, p3;
  116. /* check if phy is detected already */
  117. if(priv->phy_addr>=0&&priv->phy_addr<32)
  118. return 0;
  119. spin_lock(&priv->meth_lock);
  120. for (i=0;i<32;++i){
  121. priv->phy_addr=i;
  122. p2=mdio_read(priv,2);
  123. p3=mdio_read(priv,3);
  124. #if MFE_DEBUG>=2
  125. switch ((p2<<12)|(p3>>4)){
  126. case PHY_QS6612X:
  127. DPRINTK("PHY is QS6612X\n");
  128. break;
  129. case PHY_ICS1889:
  130. DPRINTK("PHY is ICS1889\n");
  131. break;
  132. case PHY_ICS1890:
  133. DPRINTK("PHY is ICS1890\n");
  134. break;
  135. case PHY_DP83840:
  136. DPRINTK("PHY is DP83840\n");
  137. break;
  138. }
  139. #endif
  140. if(p2!=0xffff&&p2!=0x0000){
  141. DPRINTK("PHY code: %x\n",(p2<<12)|(p3>>4));
  142. break;
  143. }
  144. }
  145. spin_unlock(&priv->meth_lock);
  146. if(priv->phy_addr<32) {
  147. return 0;
  148. }
  149. DPRINTK("Oopsie! PHY is not known!\n");
  150. priv->phy_addr=-1;
  151. return -ENODEV;
  152. }
  153. static void meth_check_link(struct net_device *dev)
  154. {
  155. struct meth_private *priv = (struct meth_private *) dev->priv;
  156. unsigned long mii_advertising = mdio_read(priv, 4);
  157. unsigned long mii_partner = mdio_read(priv, 5);
  158. unsigned long negotiated = mii_advertising & mii_partner;
  159. unsigned long duplex, speed;
  160. if (mii_partner == 0xffff)
  161. return;
  162. speed = (negotiated & 0x0380) ? METH_100MBIT : 0;
  163. duplex = ((negotiated & 0x0100) || (negotiated & 0x01C0) == 0x0040) ?
  164. METH_PHY_FDX : 0;
  165. if ((priv->mac_ctrl & METH_PHY_FDX) ^ duplex) {
  166. DPRINTK("Setting %s-duplex\n", duplex ? "full" : "half");
  167. if (duplex)
  168. priv->mac_ctrl |= METH_PHY_FDX;
  169. else
  170. priv->mac_ctrl &= ~METH_PHY_FDX;
  171. mace->eth.mac_ctrl = priv->mac_ctrl;
  172. }
  173. if ((priv->mac_ctrl & METH_100MBIT) ^ speed) {
  174. DPRINTK("Setting %dMbs mode\n", speed ? 100 : 10);
  175. if (duplex)
  176. priv->mac_ctrl |= METH_100MBIT;
  177. else
  178. priv->mac_ctrl &= ~METH_100MBIT;
  179. mace->eth.mac_ctrl = priv->mac_ctrl;
  180. }
  181. }
  182. static int meth_init_tx_ring(struct meth_private *priv)
  183. {
  184. /* Init TX ring */
  185. priv->tx_ring = dma_alloc_coherent(NULL, TX_RING_BUFFER_SIZE,
  186. &priv->tx_ring_dma, GFP_ATOMIC);
  187. if (!priv->tx_ring)
  188. return -ENOMEM;
  189. memset(priv->tx_ring, 0, TX_RING_BUFFER_SIZE);
  190. priv->tx_count = priv->tx_read = priv->tx_write = 0;
  191. mace->eth.tx_ring_base = priv->tx_ring_dma;
  192. /* Now init skb save area */
  193. memset(priv->tx_skbs, 0, sizeof(priv->tx_skbs));
  194. memset(priv->tx_skb_dmas, 0, sizeof(priv->tx_skb_dmas));
  195. return 0;
  196. }
  197. static int meth_init_rx_ring(struct meth_private *priv)
  198. {
  199. int i;
  200. for (i = 0; i < RX_RING_ENTRIES; i++) {
  201. priv->rx_skbs[i] = alloc_skb(METH_RX_BUFF_SIZE, 0);
  202. /* 8byte status vector + 3quad padding + 2byte padding,
  203. * to put data on 64bit aligned boundary */
  204. skb_reserve(priv->rx_skbs[i],METH_RX_HEAD);
  205. priv->rx_ring[i]=(rx_packet*)(priv->rx_skbs[i]->head);
  206. /* I'll need to re-sync it after each RX */
  207. priv->rx_ring_dmas[i] =
  208. dma_map_single(NULL, priv->rx_ring[i],
  209. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  210. mace->eth.rx_fifo = priv->rx_ring_dmas[i];
  211. }
  212. priv->rx_write = 0;
  213. return 0;
  214. }
  215. static void meth_free_tx_ring(struct meth_private *priv)
  216. {
  217. int i;
  218. /* Remove any pending skb */
  219. for (i = 0; i < TX_RING_ENTRIES; i++) {
  220. if (priv->tx_skbs[i])
  221. dev_kfree_skb(priv->tx_skbs[i]);
  222. priv->tx_skbs[i] = NULL;
  223. }
  224. dma_free_coherent(NULL, TX_RING_BUFFER_SIZE, priv->tx_ring,
  225. priv->tx_ring_dma);
  226. }
  227. /* Presumes RX DMA engine is stopped, and RX fifo ring is reset */
  228. static void meth_free_rx_ring(struct meth_private *priv)
  229. {
  230. int i;
  231. for (i = 0; i < RX_RING_ENTRIES; i++) {
  232. dma_unmap_single(NULL, priv->rx_ring_dmas[i],
  233. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  234. priv->rx_ring[i] = 0;
  235. priv->rx_ring_dmas[i] = 0;
  236. kfree_skb(priv->rx_skbs[i]);
  237. }
  238. }
  239. int meth_reset(struct net_device *dev)
  240. {
  241. struct meth_private *priv = (struct meth_private *) dev->priv;
  242. /* Reset card */
  243. mace->eth.mac_ctrl = SGI_MAC_RESET;
  244. udelay(1);
  245. mace->eth.mac_ctrl = 0;
  246. udelay(25);
  247. /* Load ethernet address */
  248. load_eaddr(dev);
  249. /* Should load some "errata", but later */
  250. /* Check for device */
  251. if (mdio_probe(priv) < 0) {
  252. DPRINTK("Unable to find PHY\n");
  253. return -ENODEV;
  254. }
  255. /* Initial mode: 10 | Half-duplex | Accept normal packets */
  256. priv->mac_ctrl = METH_ACCEPT_MCAST | METH_DEFAULT_IPG;
  257. if (dev->flags | IFF_PROMISC)
  258. priv->mac_ctrl |= METH_PROMISC;
  259. mace->eth.mac_ctrl = priv->mac_ctrl;
  260. /* Autonegotiate speed and duplex mode */
  261. meth_check_link(dev);
  262. /* Now set dma control, but don't enable DMA, yet */
  263. priv->dma_ctrl = (4 << METH_RX_OFFSET_SHIFT) |
  264. (RX_RING_ENTRIES << METH_RX_DEPTH_SHIFT);
  265. mace->eth.dma_ctrl = priv->dma_ctrl;
  266. return 0;
  267. }
  268. /*============End Helper Routines=====================*/
  269. /*
  270. * Open and close
  271. */
  272. static int meth_open(struct net_device *dev)
  273. {
  274. struct meth_private *priv = dev->priv;
  275. int ret;
  276. priv->phy_addr = -1; /* No PHY is known yet... */
  277. /* Initialize the hardware */
  278. ret = meth_reset(dev);
  279. if (ret < 0)
  280. return ret;
  281. /* Allocate the ring buffers */
  282. ret = meth_init_tx_ring(priv);
  283. if (ret < 0)
  284. return ret;
  285. ret = meth_init_rx_ring(priv);
  286. if (ret < 0)
  287. goto out_free_tx_ring;
  288. ret = request_irq(dev->irq, meth_interrupt, 0, meth_str, dev);
  289. if (ret) {
  290. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  291. goto out_free_rx_ring;
  292. }
  293. /* Start DMA */
  294. priv->dma_ctrl |= METH_DMA_TX_EN | /*METH_DMA_TX_INT_EN |*/
  295. METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  296. mace->eth.dma_ctrl = priv->dma_ctrl;
  297. DPRINTK("About to start queue\n");
  298. netif_start_queue(dev);
  299. return 0;
  300. out_free_rx_ring:
  301. meth_free_rx_ring(priv);
  302. out_free_tx_ring:
  303. meth_free_tx_ring(priv);
  304. return ret;
  305. }
  306. static int meth_release(struct net_device *dev)
  307. {
  308. struct meth_private *priv = dev->priv;
  309. DPRINTK("Stopping queue\n");
  310. netif_stop_queue(dev); /* can't transmit any more */
  311. /* shut down DMA */
  312. priv->dma_ctrl &= ~(METH_DMA_TX_EN | METH_DMA_TX_INT_EN |
  313. METH_DMA_RX_EN | METH_DMA_RX_INT_EN);
  314. mace->eth.dma_ctrl = priv->dma_ctrl;
  315. free_irq(dev->irq, dev);
  316. meth_free_tx_ring(priv);
  317. meth_free_rx_ring(priv);
  318. return 0;
  319. }
  320. /*
  321. * Receive a packet: retrieve, encapsulate and pass over to upper levels
  322. */
  323. static void meth_rx(struct net_device* dev, unsigned long int_status)
  324. {
  325. struct sk_buff *skb;
  326. unsigned long status;
  327. struct meth_private *priv = (struct meth_private *) dev->priv;
  328. unsigned long fifo_rptr = (int_status & METH_INT_RX_RPTR_MASK) >> 8;
  329. spin_lock(&priv->meth_lock);
  330. priv->dma_ctrl &= ~METH_DMA_RX_INT_EN;
  331. mace->eth.dma_ctrl = priv->dma_ctrl;
  332. spin_unlock(&priv->meth_lock);
  333. if (int_status & METH_INT_RX_UNDERFLOW) {
  334. fifo_rptr = (fifo_rptr - 1) & 0x0f;
  335. }
  336. while (priv->rx_write != fifo_rptr) {
  337. dma_unmap_single(NULL, priv->rx_ring_dmas[priv->rx_write],
  338. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  339. status = priv->rx_ring[priv->rx_write]->status.raw;
  340. #if MFE_DEBUG
  341. if (!(status & METH_RX_ST_VALID)) {
  342. DPRINTK("Not received? status=%016lx\n",status);
  343. }
  344. #endif
  345. if ((!(status & METH_RX_STATUS_ERRORS)) && (status & METH_RX_ST_VALID)) {
  346. int len = (status & 0xffff) - 4; /* omit CRC */
  347. /* length sanity check */
  348. if (len < 60 || len > 1518) {
  349. printk(KERN_DEBUG "%s: bogus packet size: %ld, status=%#2lx.\n",
  350. dev->name, priv->rx_write,
  351. priv->rx_ring[priv->rx_write]->status.raw);
  352. priv->stats.rx_errors++;
  353. priv->stats.rx_length_errors++;
  354. skb = priv->rx_skbs[priv->rx_write];
  355. } else {
  356. skb = alloc_skb(METH_RX_BUFF_SIZE, GFP_ATOMIC | GFP_DMA);
  357. if (!skb) {
  358. /* Ouch! No memory! Drop packet on the floor */
  359. DPRINTK("No mem: dropping packet\n");
  360. priv->stats.rx_dropped++;
  361. skb = priv->rx_skbs[priv->rx_write];
  362. } else {
  363. struct sk_buff *skb_c = priv->rx_skbs[priv->rx_write];
  364. /* 8byte status vector + 3quad padding + 2byte padding,
  365. * to put data on 64bit aligned boundary */
  366. skb_reserve(skb, METH_RX_HEAD);
  367. /* Write metadata, and then pass to the receive level */
  368. skb_put(skb_c, len);
  369. priv->rx_skbs[priv->rx_write] = skb;
  370. skb_c->dev = dev;
  371. skb_c->protocol = eth_type_trans(skb_c, dev);
  372. dev->last_rx = jiffies;
  373. priv->stats.rx_packets++;
  374. priv->stats.rx_bytes += len;
  375. netif_rx(skb_c);
  376. }
  377. }
  378. } else {
  379. priv->stats.rx_errors++;
  380. skb=priv->rx_skbs[priv->rx_write];
  381. #if MFE_DEBUG>0
  382. printk(KERN_WARNING "meth: RX error: status=0x%016lx\n",status);
  383. if(status&METH_RX_ST_RCV_CODE_VIOLATION)
  384. printk(KERN_WARNING "Receive Code Violation\n");
  385. if(status&METH_RX_ST_CRC_ERR)
  386. printk(KERN_WARNING "CRC error\n");
  387. if(status&METH_RX_ST_INV_PREAMBLE_CTX)
  388. printk(KERN_WARNING "Invalid Preamble Context\n");
  389. if(status&METH_RX_ST_LONG_EVT_SEEN)
  390. printk(KERN_WARNING "Long Event Seen...\n");
  391. if(status&METH_RX_ST_BAD_PACKET)
  392. printk(KERN_WARNING "Bad Packet\n");
  393. if(status&METH_RX_ST_CARRIER_EVT_SEEN)
  394. printk(KERN_WARNING "Carrier Event Seen\n");
  395. #endif
  396. }
  397. priv->rx_ring[priv->rx_write] = (rx_packet*)skb->head;
  398. priv->rx_ring[priv->rx_write]->status.raw = 0;
  399. priv->rx_ring_dmas[priv->rx_write] =
  400. dma_map_single(NULL, priv->rx_ring[priv->rx_write],
  401. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  402. mace->eth.rx_fifo = priv->rx_ring_dmas[priv->rx_write];
  403. ADVANCE_RX_PTR(priv->rx_write);
  404. }
  405. spin_lock(&priv->meth_lock);
  406. /* In case there was underflow, and Rx DMA was disabled */
  407. priv->dma_ctrl |= METH_DMA_RX_INT_EN | METH_DMA_RX_EN;
  408. mace->eth.dma_ctrl = priv->dma_ctrl;
  409. mace->eth.int_stat = METH_INT_RX_THRESHOLD;
  410. spin_unlock(&priv->meth_lock);
  411. }
  412. static int meth_tx_full(struct net_device *dev)
  413. {
  414. struct meth_private *priv = (struct meth_private *) dev->priv;
  415. return (priv->tx_count >= TX_RING_ENTRIES - 1);
  416. }
  417. static void meth_tx_cleanup(struct net_device* dev, unsigned long int_status)
  418. {
  419. struct meth_private *priv = dev->priv;
  420. unsigned long status;
  421. struct sk_buff *skb;
  422. unsigned long rptr = (int_status&TX_INFO_RPTR) >> 16;
  423. spin_lock(&priv->meth_lock);
  424. /* Stop DMA notification */
  425. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  426. mace->eth.dma_ctrl = priv->dma_ctrl;
  427. while (priv->tx_read != rptr) {
  428. skb = priv->tx_skbs[priv->tx_read];
  429. status = priv->tx_ring[priv->tx_read].header.raw;
  430. #if MFE_DEBUG>=1
  431. if (priv->tx_read == priv->tx_write)
  432. DPRINTK("Auchi! tx_read=%d,tx_write=%d,rptr=%d?\n", priv->tx_read, priv->tx_write,rptr);
  433. #endif
  434. if (status & METH_TX_ST_DONE) {
  435. if (status & METH_TX_ST_SUCCESS){
  436. priv->stats.tx_packets++;
  437. priv->stats.tx_bytes += skb->len;
  438. } else {
  439. priv->stats.tx_errors++;
  440. #if MFE_DEBUG>=1
  441. DPRINTK("TX error: status=%016lx <",status);
  442. if(status & METH_TX_ST_SUCCESS)
  443. printk(" SUCCESS");
  444. if(status & METH_TX_ST_TOOLONG)
  445. printk(" TOOLONG");
  446. if(status & METH_TX_ST_UNDERRUN)
  447. printk(" UNDERRUN");
  448. if(status & METH_TX_ST_EXCCOLL)
  449. printk(" EXCCOLL");
  450. if(status & METH_TX_ST_DEFER)
  451. printk(" DEFER");
  452. if(status & METH_TX_ST_LATECOLL)
  453. printk(" LATECOLL");
  454. printk(" >\n");
  455. #endif
  456. }
  457. } else {
  458. DPRINTK("RPTR points us here, but packet not done?\n");
  459. break;
  460. }
  461. dev_kfree_skb_irq(skb);
  462. priv->tx_skbs[priv->tx_read] = NULL;
  463. priv->tx_ring[priv->tx_read].header.raw = 0;
  464. priv->tx_read = (priv->tx_read+1)&(TX_RING_ENTRIES-1);
  465. priv->tx_count--;
  466. }
  467. /* wake up queue if it was stopped */
  468. if (netif_queue_stopped(dev) && !meth_tx_full(dev)) {
  469. netif_wake_queue(dev);
  470. }
  471. mace->eth.int_stat = METH_INT_TX_EMPTY | METH_INT_TX_PKT;
  472. spin_unlock(&priv->meth_lock);
  473. }
  474. static void meth_error(struct net_device* dev, unsigned status)
  475. {
  476. struct meth_private *priv = (struct meth_private *) dev->priv;
  477. printk(KERN_WARNING "meth: error status: 0x%08x\n",status);
  478. /* check for errors too... */
  479. if (status & (METH_INT_TX_LINK_FAIL))
  480. printk(KERN_WARNING "meth: link failure\n");
  481. /* Should I do full reset in this case? */
  482. if (status & (METH_INT_MEM_ERROR))
  483. printk(KERN_WARNING "meth: memory error\n");
  484. if (status & (METH_INT_TX_ABORT))
  485. printk(KERN_WARNING "meth: aborted\n");
  486. if (status & (METH_INT_RX_OVERFLOW))
  487. printk(KERN_WARNING "meth: Rx overflow\n");
  488. if (status & (METH_INT_RX_UNDERFLOW)) {
  489. printk(KERN_WARNING "meth: Rx underflow\n");
  490. spin_lock(&priv->meth_lock);
  491. mace->eth.int_stat = METH_INT_RX_UNDERFLOW;
  492. /* more underflow interrupts will be delivered,
  493. * effectively throwing us into an infinite loop.
  494. * Thus I stop processing Rx in this case. */
  495. priv->dma_ctrl &= ~METH_DMA_RX_EN;
  496. mace->eth.dma_ctrl = priv->dma_ctrl;
  497. DPRINTK("Disabled meth Rx DMA temporarily\n");
  498. spin_unlock(&priv->meth_lock);
  499. }
  500. mace->eth.int_stat = METH_INT_ERROR;
  501. }
  502. /*
  503. * The typical interrupt entry point
  504. */
  505. static irqreturn_t meth_interrupt(int irq, void *dev_id, struct pt_regs *pregs)
  506. {
  507. struct net_device *dev = (struct net_device *)dev_id;
  508. struct meth_private *priv = (struct meth_private *) dev->priv;
  509. unsigned long status;
  510. status = mace->eth.int_stat;
  511. while (status & 0xff) {
  512. /* First handle errors - if we get Rx underflow,
  513. * Rx DMA will be disabled, and Rx handler will reenable
  514. * it. I don't think it's possible to get Rx underflow,
  515. * without getting Rx interrupt */
  516. if (status & METH_INT_ERROR) {
  517. meth_error(dev, status);
  518. }
  519. if (status & (METH_INT_TX_EMPTY | METH_INT_TX_PKT)) {
  520. /* a transmission is over: free the skb */
  521. meth_tx_cleanup(dev, status);
  522. }
  523. if (status & METH_INT_RX_THRESHOLD) {
  524. if (!(priv->dma_ctrl & METH_DMA_RX_INT_EN))
  525. break;
  526. /* send it to meth_rx for handling */
  527. meth_rx(dev, status);
  528. }
  529. status = mace->eth.int_stat;
  530. }
  531. return IRQ_HANDLED;
  532. }
  533. /*
  534. * Transmits packets that fit into TX descriptor (are <=120B)
  535. */
  536. static void meth_tx_short_prepare(struct meth_private *priv,
  537. struct sk_buff *skb)
  538. {
  539. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  540. int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  541. desc->header.raw = METH_TX_CMD_INT_EN | (len-1) | ((128-len) << 16);
  542. /* maybe I should set whole thing to 0 first... */
  543. memcpy(desc->data.dt + (120 - len), skb->data, skb->len);
  544. if (skb->len < len)
  545. memset(desc->data.dt + 120 - len + skb->len, 0, len-skb->len);
  546. }
  547. #define TX_CATBUF1 BIT(25)
  548. static void meth_tx_1page_prepare(struct meth_private *priv,
  549. struct sk_buff *skb)
  550. {
  551. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  552. void *buffer_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  553. int unaligned_len = (int)((unsigned long)buffer_data - (unsigned long)skb->data);
  554. int buffer_len = skb->len - unaligned_len;
  555. dma_addr_t catbuf;
  556. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | (skb->len - 1);
  557. /* unaligned part */
  558. if (unaligned_len) {
  559. memcpy(desc->data.dt + (120 - unaligned_len),
  560. skb->data, unaligned_len);
  561. desc->header.raw |= (128 - unaligned_len) << 16;
  562. }
  563. /* first page */
  564. catbuf = dma_map_single(NULL, buffer_data, buffer_len,
  565. DMA_TO_DEVICE);
  566. desc->data.cat_buf[0].form.start_addr = catbuf >> 3;
  567. desc->data.cat_buf[0].form.len = buffer_len - 1;
  568. }
  569. #define TX_CATBUF2 BIT(26)
  570. static void meth_tx_2page_prepare(struct meth_private *priv,
  571. struct sk_buff *skb)
  572. {
  573. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  574. void *buffer1_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  575. void *buffer2_data = (void *)PAGE_ALIGN((unsigned long)skb->data);
  576. int unaligned_len = (int)((unsigned long)buffer1_data - (unsigned long)skb->data);
  577. int buffer1_len = (int)((unsigned long)buffer2_data - (unsigned long)buffer1_data);
  578. int buffer2_len = skb->len - buffer1_len - unaligned_len;
  579. dma_addr_t catbuf1, catbuf2;
  580. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | TX_CATBUF2| (skb->len - 1);
  581. /* unaligned part */
  582. if (unaligned_len){
  583. memcpy(desc->data.dt + (120 - unaligned_len),
  584. skb->data, unaligned_len);
  585. desc->header.raw |= (128 - unaligned_len) << 16;
  586. }
  587. /* first page */
  588. catbuf1 = dma_map_single(NULL, buffer1_data, buffer1_len,
  589. DMA_TO_DEVICE);
  590. desc->data.cat_buf[0].form.start_addr = catbuf1 >> 3;
  591. desc->data.cat_buf[0].form.len = buffer1_len - 1;
  592. /* second page */
  593. catbuf2 = dma_map_single(NULL, buffer2_data, buffer2_len,
  594. DMA_TO_DEVICE);
  595. desc->data.cat_buf[1].form.start_addr = catbuf2 >> 3;
  596. desc->data.cat_buf[1].form.len = buffer2_len - 1;
  597. }
  598. static void meth_add_to_tx_ring(struct meth_private *priv, struct sk_buff *skb)
  599. {
  600. /* Remember the skb, so we can free it at interrupt time */
  601. priv->tx_skbs[priv->tx_write] = skb;
  602. if (skb->len <= 120) {
  603. /* Whole packet fits into descriptor */
  604. meth_tx_short_prepare(priv, skb);
  605. } else if (PAGE_ALIGN((unsigned long)skb->data) !=
  606. PAGE_ALIGN((unsigned long)skb->data + skb->len - 1)) {
  607. /* Packet crosses page boundary */
  608. meth_tx_2page_prepare(priv, skb);
  609. } else {
  610. /* Packet is in one page */
  611. meth_tx_1page_prepare(priv, skb);
  612. }
  613. priv->tx_write = (priv->tx_write + 1) & (TX_RING_ENTRIES - 1);
  614. mace->eth.tx_info = priv->tx_write;
  615. priv->tx_count++;
  616. }
  617. /*
  618. * Transmit a packet (called by the kernel)
  619. */
  620. static int meth_tx(struct sk_buff *skb, struct net_device *dev)
  621. {
  622. struct meth_private *priv = (struct meth_private *) dev->priv;
  623. unsigned long flags;
  624. spin_lock_irqsave(&priv->meth_lock, flags);
  625. /* Stop DMA notification */
  626. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  627. mace->eth.dma_ctrl = priv->dma_ctrl;
  628. meth_add_to_tx_ring(priv, skb);
  629. dev->trans_start = jiffies; /* save the timestamp */
  630. /* If TX ring is full, tell the upper layer to stop sending packets */
  631. if (meth_tx_full(dev)) {
  632. printk(KERN_DEBUG "TX full: stopping\n");
  633. netif_stop_queue(dev);
  634. }
  635. /* Restart DMA notification */
  636. priv->dma_ctrl |= METH_DMA_TX_INT_EN;
  637. mace->eth.dma_ctrl = priv->dma_ctrl;
  638. spin_unlock_irqrestore(&priv->meth_lock, flags);
  639. return 0;
  640. }
  641. /*
  642. * Deal with a transmit timeout.
  643. */
  644. static void meth_tx_timeout(struct net_device *dev)
  645. {
  646. struct meth_private *priv = (struct meth_private *) dev->priv;
  647. unsigned long flags;
  648. printk(KERN_WARNING "%s: transmit timed out\n", dev->name);
  649. /* Protect against concurrent rx interrupts */
  650. spin_lock_irqsave(&priv->meth_lock,flags);
  651. /* Try to reset the interface. */
  652. meth_reset(dev);
  653. priv->stats.tx_errors++;
  654. /* Clear all rings */
  655. meth_free_tx_ring(priv);
  656. meth_free_rx_ring(priv);
  657. meth_init_tx_ring(priv);
  658. meth_init_rx_ring(priv);
  659. /* Restart dma */
  660. priv->dma_ctrl |= METH_DMA_TX_EN | METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  661. mace->eth.dma_ctrl = priv->dma_ctrl;
  662. /* Enable interrupt */
  663. spin_unlock_irqrestore(&priv->meth_lock, flags);
  664. dev->trans_start = jiffies;
  665. netif_wake_queue(dev);
  666. return;
  667. }
  668. /*
  669. * Ioctl commands
  670. */
  671. static int meth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  672. {
  673. /* XXX Not yet implemented */
  674. switch(cmd) {
  675. case SIOCGMIIPHY:
  676. case SIOCGMIIREG:
  677. case SIOCSMIIREG:
  678. default:
  679. return -EOPNOTSUPP;
  680. }
  681. }
  682. /*
  683. * Return statistics to the caller
  684. */
  685. static struct net_device_stats *meth_stats(struct net_device *dev)
  686. {
  687. struct meth_private *priv = (struct meth_private *) dev->priv;
  688. return &priv->stats;
  689. }
  690. /*
  691. * The init function.
  692. */
  693. static struct net_device *meth_init(void)
  694. {
  695. struct net_device *dev;
  696. struct meth_private *priv;
  697. int ret;
  698. dev = alloc_etherdev(sizeof(struct meth_private));
  699. if (!dev)
  700. return ERR_PTR(-ENOMEM);
  701. dev->open = meth_open;
  702. dev->stop = meth_release;
  703. dev->hard_start_xmit = meth_tx;
  704. dev->do_ioctl = meth_ioctl;
  705. dev->get_stats = meth_stats;
  706. #ifdef HAVE_TX_TIMEOUT
  707. dev->tx_timeout = meth_tx_timeout;
  708. dev->watchdog_timeo = timeout;
  709. #endif
  710. dev->irq = MACE_ETHERNET_IRQ;
  711. dev->base_addr = (unsigned long)&mace->eth;
  712. priv = (struct meth_private *) dev->priv;
  713. spin_lock_init(&priv->meth_lock);
  714. ret = register_netdev(dev);
  715. if (ret) {
  716. free_netdev(dev);
  717. return ERR_PTR(ret);
  718. }
  719. printk(KERN_INFO "%s: SGI MACE Ethernet rev. %d\n",
  720. dev->name, (unsigned int)(mace->eth.mac_ctrl >> 29));
  721. return 0;
  722. }
  723. static struct net_device *meth_dev;
  724. static int __init meth_init_module(void)
  725. {
  726. meth_dev = meth_init();
  727. if (IS_ERR(meth_dev))
  728. return PTR_ERR(meth_dev);
  729. return 0;
  730. }
  731. static void __exit meth_exit_module(void)
  732. {
  733. unregister_netdev(meth_dev);
  734. free_netdev(meth_dev);
  735. }
  736. module_init(meth_init_module);
  737. module_exit(meth_exit_module);