mii-bitbang.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Combined Ethernet driver for Motorola MPC8xx and MPC82xx.
  3. *
  4. * Copyright (c) 2003 Intracom S.A.
  5. * by Pantelis Antoniou <panto@intracom.gr>
  6. *
  7. * 2005 (c) MontaVista Software, Inc.
  8. * Vitaly Bordug <vbordug@ru.mvista.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public License
  11. * version 2. This program is licensed "as is" without any warranty of any
  12. * kind, whether express or implied.
  13. */
  14. #include <linux/config.h>
  15. #include <linux/module.h>
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/sched.h>
  19. #include <linux/string.h>
  20. #include <linux/ptrace.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/slab.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/pci.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/bitops.h>
  35. #include <asm/pgtable.h>
  36. #include <asm/irq.h>
  37. #include <asm/uaccess.h>
  38. #include "fs_enet.h"
  39. #ifdef CONFIG_8xx
  40. static int bitbang_prep_bit(u8 **dirp, u8 **datp, u8 *mskp, int port, int bit)
  41. {
  42. immap_t *im = (immap_t *)fs_enet_immap;
  43. void *dir, *dat, *ppar;
  44. int adv;
  45. u8 msk;
  46. switch (port) {
  47. case fsiop_porta:
  48. dir = &im->im_ioport.iop_padir;
  49. dat = &im->im_ioport.iop_padat;
  50. ppar = &im->im_ioport.iop_papar;
  51. break;
  52. case fsiop_portb:
  53. dir = &im->im_cpm.cp_pbdir;
  54. dat = &im->im_cpm.cp_pbdat;
  55. ppar = &im->im_cpm.cp_pbpar;
  56. break;
  57. case fsiop_portc:
  58. dir = &im->im_ioport.iop_pcdir;
  59. dat = &im->im_ioport.iop_pcdat;
  60. ppar = &im->im_ioport.iop_pcpar;
  61. break;
  62. case fsiop_portd:
  63. dir = &im->im_ioport.iop_pddir;
  64. dat = &im->im_ioport.iop_pddat;
  65. ppar = &im->im_ioport.iop_pdpar;
  66. break;
  67. case fsiop_porte:
  68. dir = &im->im_cpm.cp_pedir;
  69. dat = &im->im_cpm.cp_pedat;
  70. ppar = &im->im_cpm.cp_pepar;
  71. break;
  72. default:
  73. printk(KERN_ERR DRV_MODULE_NAME
  74. "Illegal port value %d!\n", port);
  75. return -EINVAL;
  76. }
  77. adv = bit >> 3;
  78. dir = (char *)dir + adv;
  79. dat = (char *)dat + adv;
  80. ppar = (char *)ppar + adv;
  81. msk = 1 << (7 - (bit & 7));
  82. if ((in_8(ppar) & msk) != 0) {
  83. printk(KERN_ERR DRV_MODULE_NAME
  84. "pin %d on port %d is not general purpose!\n", bit, port);
  85. return -EINVAL;
  86. }
  87. *dirp = dir;
  88. *datp = dat;
  89. *mskp = msk;
  90. return 0;
  91. }
  92. #endif
  93. #ifdef CONFIG_8260
  94. static int bitbang_prep_bit(u8 **dirp, u8 **datp, u8 *mskp, int port, int bit)
  95. {
  96. iop_cpm2_t *io = &((cpm2_map_t *)fs_enet_immap)->im_ioport;
  97. void *dir, *dat, *ppar;
  98. int adv;
  99. u8 msk;
  100. switch (port) {
  101. case fsiop_porta:
  102. dir = &io->iop_pdira;
  103. dat = &io->iop_pdata;
  104. ppar = &io->iop_ppara;
  105. break;
  106. case fsiop_portb:
  107. dir = &io->iop_pdirb;
  108. dat = &io->iop_pdatb;
  109. ppar = &io->iop_pparb;
  110. break;
  111. case fsiop_portc:
  112. dir = &io->iop_pdirc;
  113. dat = &io->iop_pdatc;
  114. ppar = &io->iop_pparc;
  115. break;
  116. case fsiop_portd:
  117. dir = &io->iop_pdird;
  118. dat = &io->iop_pdatd;
  119. ppar = &io->iop_ppard;
  120. break;
  121. default:
  122. printk(KERN_ERR DRV_MODULE_NAME
  123. "Illegal port value %d!\n", port);
  124. return -EINVAL;
  125. }
  126. adv = bit >> 3;
  127. dir = (char *)dir + adv;
  128. dat = (char *)dat + adv;
  129. ppar = (char *)ppar + adv;
  130. msk = 1 << (7 - (bit & 7));
  131. if ((in_8(ppar) & msk) != 0) {
  132. printk(KERN_ERR DRV_MODULE_NAME
  133. "pin %d on port %d is not general purpose!\n", bit, port);
  134. return -EINVAL;
  135. }
  136. *dirp = dir;
  137. *datp = dat;
  138. *mskp = msk;
  139. return 0;
  140. }
  141. #endif
  142. static inline void bb_set(u8 *p, u8 m)
  143. {
  144. out_8(p, in_8(p) | m);
  145. }
  146. static inline void bb_clr(u8 *p, u8 m)
  147. {
  148. out_8(p, in_8(p) & ~m);
  149. }
  150. static inline int bb_read(u8 *p, u8 m)
  151. {
  152. return (in_8(p) & m) != 0;
  153. }
  154. static inline void mdio_active(struct fs_enet_mii_bus *bus)
  155. {
  156. bb_set(bus->bitbang.mdio_dir, bus->bitbang.mdio_msk);
  157. }
  158. static inline void mdio_tristate(struct fs_enet_mii_bus *bus)
  159. {
  160. bb_clr(bus->bitbang.mdio_dir, bus->bitbang.mdio_msk);
  161. }
  162. static inline int mdio_read(struct fs_enet_mii_bus *bus)
  163. {
  164. return bb_read(bus->bitbang.mdio_dat, bus->bitbang.mdio_msk);
  165. }
  166. static inline void mdio(struct fs_enet_mii_bus *bus, int what)
  167. {
  168. if (what)
  169. bb_set(bus->bitbang.mdio_dat, bus->bitbang.mdio_msk);
  170. else
  171. bb_clr(bus->bitbang.mdio_dat, bus->bitbang.mdio_msk);
  172. }
  173. static inline void mdc(struct fs_enet_mii_bus *bus, int what)
  174. {
  175. if (what)
  176. bb_set(bus->bitbang.mdc_dat, bus->bitbang.mdc_msk);
  177. else
  178. bb_clr(bus->bitbang.mdc_dat, bus->bitbang.mdc_msk);
  179. }
  180. static inline void mii_delay(struct fs_enet_mii_bus *bus)
  181. {
  182. udelay(bus->bus_info->i.bitbang.delay);
  183. }
  184. /* Utility to send the preamble, address, and register (common to read and write). */
  185. static void bitbang_pre(struct fs_enet_mii_bus *bus, int read, u8 addr, u8 reg)
  186. {
  187. int j;
  188. /*
  189. * Send a 32 bit preamble ('1's) with an extra '1' bit for good measure.
  190. * The IEEE spec says this is a PHY optional requirement. The AMD
  191. * 79C874 requires one after power up and one after a MII communications
  192. * error. This means that we are doing more preambles than we need,
  193. * but it is safer and will be much more robust.
  194. */
  195. mdio_active(bus);
  196. mdio(bus, 1);
  197. for (j = 0; j < 32; j++) {
  198. mdc(bus, 0);
  199. mii_delay(bus);
  200. mdc(bus, 1);
  201. mii_delay(bus);
  202. }
  203. /* send the start bit (01) and the read opcode (10) or write (10) */
  204. mdc(bus, 0);
  205. mdio(bus, 0);
  206. mii_delay(bus);
  207. mdc(bus, 1);
  208. mii_delay(bus);
  209. mdc(bus, 0);
  210. mdio(bus, 1);
  211. mii_delay(bus);
  212. mdc(bus, 1);
  213. mii_delay(bus);
  214. mdc(bus, 0);
  215. mdio(bus, read);
  216. mii_delay(bus);
  217. mdc(bus, 1);
  218. mii_delay(bus);
  219. mdc(bus, 0);
  220. mdio(bus, !read);
  221. mii_delay(bus);
  222. mdc(bus, 1);
  223. mii_delay(bus);
  224. /* send the PHY address */
  225. for (j = 0; j < 5; j++) {
  226. mdc(bus, 0);
  227. mdio(bus, (addr & 0x10) != 0);
  228. mii_delay(bus);
  229. mdc(bus, 1);
  230. mii_delay(bus);
  231. addr <<= 1;
  232. }
  233. /* send the register address */
  234. for (j = 0; j < 5; j++) {
  235. mdc(bus, 0);
  236. mdio(bus, (reg & 0x10) != 0);
  237. mii_delay(bus);
  238. mdc(bus, 1);
  239. mii_delay(bus);
  240. reg <<= 1;
  241. }
  242. }
  243. static int mii_read(struct fs_enet_mii_bus *bus, int phy_id, int location)
  244. {
  245. u16 rdreg;
  246. int ret, j;
  247. u8 addr = phy_id & 0xff;
  248. u8 reg = location & 0xff;
  249. bitbang_pre(bus, 1, addr, reg);
  250. /* tri-state our MDIO I/O pin so we can read */
  251. mdc(bus, 0);
  252. mdio_tristate(bus);
  253. mii_delay(bus);
  254. mdc(bus, 1);
  255. mii_delay(bus);
  256. /* check the turnaround bit: the PHY should be driving it to zero */
  257. if (mdio_read(bus) != 0) {
  258. /* PHY didn't drive TA low */
  259. for (j = 0; j < 32; j++) {
  260. mdc(bus, 0);
  261. mii_delay(bus);
  262. mdc(bus, 1);
  263. mii_delay(bus);
  264. }
  265. ret = -1;
  266. goto out;
  267. }
  268. mdc(bus, 0);
  269. mii_delay(bus);
  270. /* read 16 bits of register data, MSB first */
  271. rdreg = 0;
  272. for (j = 0; j < 16; j++) {
  273. mdc(bus, 1);
  274. mii_delay(bus);
  275. rdreg <<= 1;
  276. rdreg |= mdio_read(bus);
  277. mdc(bus, 0);
  278. mii_delay(bus);
  279. }
  280. mdc(bus, 1);
  281. mii_delay(bus);
  282. mdc(bus, 0);
  283. mii_delay(bus);
  284. mdc(bus, 1);
  285. mii_delay(bus);
  286. ret = rdreg;
  287. out:
  288. return ret;
  289. }
  290. static void mii_write(struct fs_enet_mii_bus *bus, int phy_id, int location, int val)
  291. {
  292. int j;
  293. u8 addr = phy_id & 0xff;
  294. u8 reg = location & 0xff;
  295. u16 value = val & 0xffff;
  296. bitbang_pre(bus, 0, addr, reg);
  297. /* send the turnaround (10) */
  298. mdc(bus, 0);
  299. mdio(bus, 1);
  300. mii_delay(bus);
  301. mdc(bus, 1);
  302. mii_delay(bus);
  303. mdc(bus, 0);
  304. mdio(bus, 0);
  305. mii_delay(bus);
  306. mdc(bus, 1);
  307. mii_delay(bus);
  308. /* write 16 bits of register data, MSB first */
  309. for (j = 0; j < 16; j++) {
  310. mdc(bus, 0);
  311. mdio(bus, (value & 0x8000) != 0);
  312. mii_delay(bus);
  313. mdc(bus, 1);
  314. mii_delay(bus);
  315. value <<= 1;
  316. }
  317. /*
  318. * Tri-state the MDIO line.
  319. */
  320. mdio_tristate(bus);
  321. mdc(bus, 0);
  322. mii_delay(bus);
  323. mdc(bus, 1);
  324. mii_delay(bus);
  325. }
  326. int fs_mii_bitbang_init(struct fs_enet_mii_bus *bus)
  327. {
  328. const struct fs_mii_bus_info *bi = bus->bus_info;
  329. int r;
  330. r = bitbang_prep_bit(&bus->bitbang.mdio_dir,
  331. &bus->bitbang.mdio_dat,
  332. &bus->bitbang.mdio_msk,
  333. bi->i.bitbang.mdio_port,
  334. bi->i.bitbang.mdio_bit);
  335. if (r != 0)
  336. return r;
  337. r = bitbang_prep_bit(&bus->bitbang.mdc_dir,
  338. &bus->bitbang.mdc_dat,
  339. &bus->bitbang.mdc_msk,
  340. bi->i.bitbang.mdc_port,
  341. bi->i.bitbang.mdc_bit);
  342. if (r != 0)
  343. return r;
  344. bus->mii_read = mii_read;
  345. bus->mii_write = mii_write;
  346. return 0;
  347. }