suni1x10gexp_regs.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*****************************************************************************
  2. * *
  3. * File: suni1x10gexp_regs.h *
  4. * $Revision: 1.9 $ *
  5. * $Date: 2005/06/22 00:17:04 $ *
  6. * Description: *
  7. * PMC/SIERRA (pm3393) MAC-PHY functionality. *
  8. * part of the Chelsio 10Gb Ethernet Driver. *
  9. * *
  10. * This program is free software; you can redistribute it and/or modify *
  11. * it under the terms of the GNU General Public License, version 2, as *
  12. * published by the Free Software Foundation. *
  13. * *
  14. * You should have received a copy of the GNU General Public License along *
  15. * with this program; if not, write to the Free Software Foundation, Inc., *
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  17. * *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
  19. * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
  21. * *
  22. * http://www.chelsio.com *
  23. * *
  24. * Maintainers: maintainers@chelsio.com *
  25. * *
  26. * Authors: PMC/SIERRA *
  27. * *
  28. * History: *
  29. * *
  30. ****************************************************************************/
  31. #ifndef _CXGB_SUNI1x10GEXP_REGS_H_
  32. #define _CXGB_SUNI1x10GEXP_REGS_H_
  33. /******************************************************************************/
  34. /** S/UNI-1x10GE-XP REGISTER ADDRESS MAP **/
  35. /******************************************************************************/
  36. /* Refer to the Register Bit Masks bellow for the naming of each register and */
  37. /* to the S/UNI-1x10GE-XP Data Sheet for the signification of each bit */
  38. /******************************************************************************/
  39. #define SUNI1x10GEXP_REG_DEVICE_STATUS 0x0004
  40. #define SUNI1x10GEXP_REG_MASTER_INTERRUPT_STATUS 0x000D
  41. #define SUNI1x10GEXP_REG_GLOBAL_INTERRUPT_ENABLE 0x000E
  42. #define SUNI1x10GEXP_REG_SERDES_3125_INTERRUPT_ENABLE 0x0102
  43. #define SUNI1x10GEXP_REG_SERDES_3125_INTERRUPT_STATUS 0x0104
  44. #define SUNI1x10GEXP_REG_RXXG_CONFIG_1 0x2040
  45. #define SUNI1x10GEXP_REG_RXXG_CONFIG_3 0x2042
  46. #define SUNI1x10GEXP_REG_RXXG_INTERRUPT 0x2043
  47. #define SUNI1x10GEXP_REG_RXXG_MAX_FRAME_LENGTH 0x2045
  48. #define SUNI1x10GEXP_REG_RXXG_SA_15_0 0x2046
  49. #define SUNI1x10GEXP_REG_RXXG_SA_31_16 0x2047
  50. #define SUNI1x10GEXP_REG_RXXG_SA_47_32 0x2048
  51. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_1_LOW 0x204D
  52. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_1_MID 0x204E
  53. #define SUNI1x10GEXP_REG_RXXG_EXACT_MATCH_ADDR_1_HIGH 0x204F
  54. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_LOW 0x206A
  55. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_MIDLOW 0x206B
  56. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_MIDHIGH 0x206C
  57. #define SUNI1x10GEXP_REG_RXXG_MULTICAST_HASH_HIGH 0x206D
  58. #define SUNI1x10GEXP_REG_RXXG_ADDRESS_FILTER_CONTROL_0 0x206E
  59. #define SUNI1x10GEXP_REG_RXXG_ADDRESS_FILTER_CONTROL_2 0x2070
  60. #define SUNI1x10GEXP_REG_XRF_INTERRUPT_ENABLE 0x2088
  61. #define SUNI1x10GEXP_REG_XRF_INTERRUPT_STATUS 0x2089
  62. #define SUNI1x10GEXP_REG_XRF_DIAG_INTERRUPT_ENABLE 0x208B
  63. #define SUNI1x10GEXP_REG_XRF_DIAG_INTERRUPT_STATUS 0x208C
  64. #define SUNI1x10GEXP_REG_RXOAM_INTERRUPT_ENABLE 0x20C7
  65. #define SUNI1x10GEXP_REG_RXOAM_INTERRUPT_STATUS 0x20C8
  66. #define SUNI1x10GEXP_REG_MSTAT_CONTROL 0x2100
  67. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_0 0x2101
  68. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_1 0x2102
  69. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_2 0x2103
  70. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_ROLLOVER_3 0x2104
  71. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_0 0x2105
  72. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_1 0x2106
  73. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_2 0x2107
  74. #define SUNI1x10GEXP_REG_MSTAT_INTERRUPT_MASK_3 0x2108
  75. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_0_LOW 0x2110
  76. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_1_LOW 0x2114
  77. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_4_LOW 0x2120
  78. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_5_LOW 0x2124
  79. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_6_LOW 0x2128
  80. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_8_LOW 0x2130
  81. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_10_LOW 0x2138
  82. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_11_LOW 0x213C
  83. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_12_LOW 0x2140
  84. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_13_LOW 0x2144
  85. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_15_LOW 0x214C
  86. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_16_LOW 0x2150
  87. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_17_LOW 0x2154
  88. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_18_LOW 0x2158
  89. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_33_LOW 0x2194
  90. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_35_LOW 0x219C
  91. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_36_LOW 0x21A0
  92. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_38_LOW 0x21A8
  93. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_40_LOW 0x21B0
  94. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_42_LOW 0x21B8
  95. #define SUNI1x10GEXP_REG_MSTAT_COUNTER_43_LOW 0x21BC
  96. #define SUNI1x10GEXP_REG_IFLX_FIFO_OVERFLOW_ENABLE 0x2209
  97. #define SUNI1x10GEXP_REG_IFLX_FIFO_OVERFLOW_INTERRUPT 0x220A
  98. #define SUNI1x10GEXP_REG_PL4ODP_INTERRUPT_MASK 0x2282
  99. #define SUNI1x10GEXP_REG_PL4ODP_INTERRUPT 0x2283
  100. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_STATUS 0x2300
  101. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_CHANGE 0x2301
  102. #define SUNI1x10GEXP_REG_PL4IO_LOCK_DETECT_MASK 0x2302
  103. #define SUNI1x10GEXP_REG_TXXG_CONFIG_1 0x3040
  104. #define SUNI1x10GEXP_REG_TXXG_CONFIG_3 0x3042
  105. #define SUNI1x10GEXP_REG_TXXG_INTERRUPT 0x3043
  106. #define SUNI1x10GEXP_REG_TXXG_MAX_FRAME_SIZE 0x3045
  107. #define SUNI1x10GEXP_REG_TXXG_SA_15_0 0x3047
  108. #define SUNI1x10GEXP_REG_TXXG_SA_31_16 0x3048
  109. #define SUNI1x10GEXP_REG_TXXG_SA_47_32 0x3049
  110. #define SUNI1x10GEXP_REG_XTEF_INTERRUPT_STATUS 0x3084
  111. #define SUNI1x10GEXP_REG_XTEF_INTERRUPT_ENABLE 0x3085
  112. #define SUNI1x10GEXP_REG_TXOAM_INTERRUPT_ENABLE 0x30C6
  113. #define SUNI1x10GEXP_REG_TXOAM_INTERRUPT_STATUS 0x30C7
  114. #define SUNI1x10GEXP_REG_EFLX_FIFO_OVERFLOW_ERROR_ENABLE 0x320C
  115. #define SUNI1x10GEXP_REG_EFLX_FIFO_OVERFLOW_ERROR_INDICATION 0x320D
  116. #define SUNI1x10GEXP_REG_PL4IDU_INTERRUPT_MASK 0x3282
  117. #define SUNI1x10GEXP_REG_PL4IDU_INTERRUPT 0x3283
  118. /******************************************************************************/
  119. /* -- End register offset definitions -- */
  120. /******************************************************************************/
  121. /******************************************************************************/
  122. /** SUNI-1x10GE-XP REGISTER BIT MASKS **/
  123. /******************************************************************************/
  124. /*----------------------------------------------------------------------------
  125. * Register 0x0004: S/UNI-1x10GE-XP Device Status
  126. * Bit 9 TOP_SXRA_EXPIRED
  127. * Bit 8 TOP_MDIO_BUSY
  128. * Bit 7 TOP_DTRB
  129. * Bit 6 TOP_EXPIRED
  130. * Bit 5 TOP_PAUSED
  131. * Bit 4 TOP_PL4_ID_DOOL
  132. * Bit 3 TOP_PL4_IS_DOOL
  133. * Bit 2 TOP_PL4_ID_ROOL
  134. * Bit 1 TOP_PL4_IS_ROOL
  135. * Bit 0 TOP_PL4_OUT_ROOL
  136. *----------------------------------------------------------------------------*/
  137. #define SUNI1x10GEXP_BITMSK_TOP_SXRA_EXPIRED 0x0200
  138. #define SUNI1x10GEXP_BITMSK_TOP_EXPIRED 0x0040
  139. #define SUNI1x10GEXP_BITMSK_TOP_PL4_ID_DOOL 0x0010
  140. #define SUNI1x10GEXP_BITMSK_TOP_PL4_IS_DOOL 0x0008
  141. #define SUNI1x10GEXP_BITMSK_TOP_PL4_ID_ROOL 0x0004
  142. #define SUNI1x10GEXP_BITMSK_TOP_PL4_IS_ROOL 0x0002
  143. #define SUNI1x10GEXP_BITMSK_TOP_PL4_OUT_ROOL 0x0001
  144. /*----------------------------------------------------------------------------
  145. * Register 0x000E:PM3393 Global interrupt enable
  146. * Bit 15 TOP_INTE
  147. *----------------------------------------------------------------------------*/
  148. #define SUNI1x10GEXP_BITMSK_TOP_INTE 0x8000
  149. /*----------------------------------------------------------------------------
  150. * Register 0x2040: RXXG Configuration 1
  151. * Bit 15 RXXG_RXEN
  152. * Bit 14 RXXG_ROCF
  153. * Bit 13 RXXG_PAD_STRIP
  154. * Bit 10 RXXG_PUREP
  155. * Bit 9 RXXG_LONGP
  156. * Bit 8 RXXG_PARF
  157. * Bit 7 RXXG_FLCHK
  158. * Bit 5 RXXG_PASS_CTRL
  159. * Bit 3 RXXG_CRC_STRIP
  160. * Bit 2-0 RXXG_MIFG
  161. *----------------------------------------------------------------------------*/
  162. #define SUNI1x10GEXP_BITMSK_RXXG_RXEN 0x8000
  163. #define SUNI1x10GEXP_BITMSK_RXXG_PUREP 0x0400
  164. #define SUNI1x10GEXP_BITMSK_RXXG_FLCHK 0x0080
  165. #define SUNI1x10GEXP_BITMSK_RXXG_CRC_STRIP 0x0008
  166. /*----------------------------------------------------------------------------
  167. * Register 0x2070: RXXG Address Filter Control 2
  168. * Bit 1 RXXG_PMODE
  169. * Bit 0 RXXG_MHASH_EN
  170. *----------------------------------------------------------------------------*/
  171. #define SUNI1x10GEXP_BITMSK_RXXG_PMODE 0x0002
  172. #define SUNI1x10GEXP_BITMSK_RXXG_MHASH_EN 0x0001
  173. /*----------------------------------------------------------------------------
  174. * Register 0x2100: MSTAT Control
  175. * Bit 2 MSTAT_WRITE
  176. * Bit 1 MSTAT_CLEAR
  177. * Bit 0 MSTAT_SNAP
  178. *----------------------------------------------------------------------------*/
  179. #define SUNI1x10GEXP_BITMSK_MSTAT_CLEAR 0x0002
  180. #define SUNI1x10GEXP_BITMSK_MSTAT_SNAP 0x0001
  181. /*----------------------------------------------------------------------------
  182. * Register 0x3040: TXXG Configuration Register 1
  183. * Bit 15 TXXG_TXEN0
  184. * Bit 13 TXXG_HOSTPAUSE
  185. * Bit 12-7 TXXG_IPGT
  186. * Bit 5 TXXG_32BIT_ALIGN
  187. * Bit 4 TXXG_CRCEN
  188. * Bit 3 TXXG_FCTX
  189. * Bit 2 TXXG_FCRX
  190. * Bit 1 TXXG_PADEN
  191. * Bit 0 TXXG_SPRE
  192. *----------------------------------------------------------------------------*/
  193. #define SUNI1x10GEXP_BITMSK_TXXG_TXEN0 0x8000
  194. #define SUNI1x10GEXP_BITOFF_TXXG_IPGT 7
  195. #define SUNI1x10GEXP_BITMSK_TXXG_32BIT_ALIGN 0x0020
  196. #define SUNI1x10GEXP_BITMSK_TXXG_CRCEN 0x0010
  197. #define SUNI1x10GEXP_BITMSK_TXXG_FCTX 0x0008
  198. #define SUNI1x10GEXP_BITMSK_TXXG_FCRX 0x0004
  199. #define SUNI1x10GEXP_BITMSK_TXXG_PADEN 0x0002
  200. #endif /* _CXGB_SUNI1x10GEXP_REGS_H_ */