s3c2410.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /* linux/drivers/mtd/nand/s3c2410.c
  2. *
  3. * Copyright (c) 2004,2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * Samsung S3C2410/S3C240 NAND driver
  8. *
  9. * Changelog:
  10. * 21-Sep-2004 BJD Initial version
  11. * 23-Sep-2004 BJD Mulitple device support
  12. * 28-Sep-2004 BJD Fixed ECC placement for Hardware mode
  13. * 12-Oct-2004 BJD Fixed errors in use of platform data
  14. * 18-Feb-2005 BJD Fix sparse errors
  15. * 14-Mar-2005 BJD Applied tglx's code reduction patch
  16. * 02-May-2005 BJD Fixed s3c2440 support
  17. * 02-May-2005 BJD Reduced hwcontrol decode
  18. * 20-Jun-2005 BJD Updated s3c2440 support, fixed timing bug
  19. * 08-Jul-2005 BJD Fix OOPS when no platform data supplied
  20. * 20-Oct-2005 BJD Fix timing calculation bug
  21. *
  22. * $Id: s3c2410.c,v 1.20 2005/11/07 11:14:31 gleixner Exp $
  23. *
  24. * This program is free software; you can redistribute it and/or modify
  25. * it under the terms of the GNU General Public License as published by
  26. * the Free Software Foundation; either version 2 of the License, or
  27. * (at your option) any later version.
  28. *
  29. * This program is distributed in the hope that it will be useful,
  30. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  31. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  32. * GNU General Public License for more details.
  33. *
  34. * You should have received a copy of the GNU General Public License
  35. * along with this program; if not, write to the Free Software
  36. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  37. */
  38. #include <config/mtd/nand/s3c2410/hwecc.h>
  39. #include <config/mtd/nand/s3c2410/debug.h>
  40. #ifdef CONFIG_MTD_NAND_S3C2410_DEBUG
  41. #define DEBUG
  42. #endif
  43. #include <linux/module.h>
  44. #include <linux/types.h>
  45. #include <linux/init.h>
  46. #include <linux/kernel.h>
  47. #include <linux/string.h>
  48. #include <linux/ioport.h>
  49. #include <linux/platform_device.h>
  50. #include <linux/delay.h>
  51. #include <linux/err.h>
  52. #include <linux/slab.h>
  53. #include <linux/clk.h>
  54. #include <linux/mtd/mtd.h>
  55. #include <linux/mtd/nand.h>
  56. #include <linux/mtd/nand_ecc.h>
  57. #include <linux/mtd/partitions.h>
  58. #include <asm/io.h>
  59. #include <asm/arch/regs-nand.h>
  60. #include <asm/arch/nand.h>
  61. #define PFX "s3c2410-nand: "
  62. #ifdef CONFIG_MTD_NAND_S3C2410_HWECC
  63. static int hardware_ecc = 1;
  64. #else
  65. static int hardware_ecc = 0;
  66. #endif
  67. /* new oob placement block for use with hardware ecc generation
  68. */
  69. static struct nand_oobinfo nand_hw_eccoob = {
  70. .useecc = MTD_NANDECC_AUTOPLACE,
  71. .eccbytes = 3,
  72. .eccpos = {0, 1, 2 },
  73. .oobfree = { {8, 8} }
  74. };
  75. /* controller and mtd information */
  76. struct s3c2410_nand_info;
  77. struct s3c2410_nand_mtd {
  78. struct mtd_info mtd;
  79. struct nand_chip chip;
  80. struct s3c2410_nand_set *set;
  81. struct s3c2410_nand_info *info;
  82. int scan_res;
  83. };
  84. /* overview of the s3c2410 nand state */
  85. struct s3c2410_nand_info {
  86. /* mtd info */
  87. struct nand_hw_control controller;
  88. struct s3c2410_nand_mtd *mtds;
  89. struct s3c2410_platform_nand *platform;
  90. /* device info */
  91. struct device *device;
  92. struct resource *area;
  93. struct clk *clk;
  94. void __iomem *regs;
  95. int mtd_count;
  96. unsigned char is_s3c2440;
  97. };
  98. /* conversion functions */
  99. static struct s3c2410_nand_mtd *s3c2410_nand_mtd_toours(struct mtd_info *mtd)
  100. {
  101. return container_of(mtd, struct s3c2410_nand_mtd, mtd);
  102. }
  103. static struct s3c2410_nand_info *s3c2410_nand_mtd_toinfo(struct mtd_info *mtd)
  104. {
  105. return s3c2410_nand_mtd_toours(mtd)->info;
  106. }
  107. static struct s3c2410_nand_info *to_nand_info(struct platform_device *dev)
  108. {
  109. return platform_get_drvdata(dev);
  110. }
  111. static struct s3c2410_platform_nand *to_nand_plat(struct platform_device *dev)
  112. {
  113. return dev->dev.platform_data;
  114. }
  115. /* timing calculations */
  116. #define NS_IN_KHZ 1000000
  117. static int s3c2410_nand_calc_rate(int wanted, unsigned long clk, int max)
  118. {
  119. int result;
  120. result = (wanted * clk) / NS_IN_KHZ;
  121. result++;
  122. pr_debug("result %d from %ld, %d\n", result, clk, wanted);
  123. if (result > max) {
  124. printk("%d ns is too big for current clock rate %ld\n",
  125. wanted, clk);
  126. return -1;
  127. }
  128. if (result < 1)
  129. result = 1;
  130. return result;
  131. }
  132. #define to_ns(ticks,clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk))
  133. /* controller setup */
  134. static int s3c2410_nand_inithw(struct s3c2410_nand_info *info,
  135. struct platform_device *pdev)
  136. {
  137. struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
  138. unsigned long clkrate = clk_get_rate(info->clk);
  139. int tacls, twrph0, twrph1;
  140. unsigned long cfg;
  141. /* calculate the timing information for the controller */
  142. clkrate /= 1000; /* turn clock into kHz for ease of use */
  143. if (plat != NULL) {
  144. tacls = s3c2410_nand_calc_rate(plat->tacls, clkrate, 4);
  145. twrph0 = s3c2410_nand_calc_rate(plat->twrph0, clkrate, 8);
  146. twrph1 = s3c2410_nand_calc_rate(plat->twrph1, clkrate, 8);
  147. } else {
  148. /* default timings */
  149. tacls = 4;
  150. twrph0 = 8;
  151. twrph1 = 8;
  152. }
  153. if (tacls < 0 || twrph0 < 0 || twrph1 < 0) {
  154. printk(KERN_ERR PFX "cannot get timings suitable for board\n");
  155. return -EINVAL;
  156. }
  157. printk(KERN_INFO PFX "Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns\n",
  158. tacls, to_ns(tacls, clkrate),
  159. twrph0, to_ns(twrph0, clkrate),
  160. twrph1, to_ns(twrph1, clkrate));
  161. if (!info->is_s3c2440) {
  162. cfg = S3C2410_NFCONF_EN;
  163. cfg |= S3C2410_NFCONF_TACLS(tacls-1);
  164. cfg |= S3C2410_NFCONF_TWRPH0(twrph0-1);
  165. cfg |= S3C2410_NFCONF_TWRPH1(twrph1-1);
  166. } else {
  167. cfg = S3C2440_NFCONF_TACLS(tacls-1);
  168. cfg |= S3C2440_NFCONF_TWRPH0(twrph0-1);
  169. cfg |= S3C2440_NFCONF_TWRPH1(twrph1-1);
  170. }
  171. pr_debug(PFX "NF_CONF is 0x%lx\n", cfg);
  172. writel(cfg, info->regs + S3C2410_NFCONF);
  173. return 0;
  174. }
  175. /* select chip */
  176. static void s3c2410_nand_select_chip(struct mtd_info *mtd, int chip)
  177. {
  178. struct s3c2410_nand_info *info;
  179. struct s3c2410_nand_mtd *nmtd;
  180. struct nand_chip *this = mtd->priv;
  181. void __iomem *reg;
  182. unsigned long cur;
  183. unsigned long bit;
  184. nmtd = this->priv;
  185. info = nmtd->info;
  186. bit = (info->is_s3c2440) ? S3C2440_NFCONT_nFCE : S3C2410_NFCONF_nFCE;
  187. reg = info->regs+((info->is_s3c2440) ? S3C2440_NFCONT:S3C2410_NFCONF);
  188. cur = readl(reg);
  189. if (chip == -1) {
  190. cur |= bit;
  191. } else {
  192. if (nmtd->set != NULL && chip > nmtd->set->nr_chips) {
  193. printk(KERN_ERR PFX "chip %d out of range\n", chip);
  194. return;
  195. }
  196. if (info->platform != NULL) {
  197. if (info->platform->select_chip != NULL)
  198. (info->platform->select_chip)(nmtd->set, chip);
  199. }
  200. cur &= ~bit;
  201. }
  202. writel(cur, reg);
  203. }
  204. /* command and control functions
  205. *
  206. * Note, these all use tglx's method of changing the IO_ADDR_W field
  207. * to make the code simpler, and use the nand layer's code to issue the
  208. * command and address sequences via the proper IO ports.
  209. *
  210. */
  211. static void s3c2410_nand_hwcontrol(struct mtd_info *mtd, int cmd)
  212. {
  213. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  214. struct nand_chip *chip = mtd->priv;
  215. switch (cmd) {
  216. case NAND_CTL_SETNCE:
  217. case NAND_CTL_CLRNCE:
  218. printk(KERN_ERR "%s: called for NCE\n", __FUNCTION__);
  219. break;
  220. case NAND_CTL_SETCLE:
  221. chip->IO_ADDR_W = info->regs + S3C2410_NFCMD;
  222. break;
  223. case NAND_CTL_SETALE:
  224. chip->IO_ADDR_W = info->regs + S3C2410_NFADDR;
  225. break;
  226. /* NAND_CTL_CLRCLE: */
  227. /* NAND_CTL_CLRALE: */
  228. default:
  229. chip->IO_ADDR_W = info->regs + S3C2410_NFDATA;
  230. break;
  231. }
  232. }
  233. /* command and control functions */
  234. static void s3c2440_nand_hwcontrol(struct mtd_info *mtd, int cmd)
  235. {
  236. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  237. struct nand_chip *chip = mtd->priv;
  238. switch (cmd) {
  239. case NAND_CTL_SETNCE:
  240. case NAND_CTL_CLRNCE:
  241. printk(KERN_ERR "%s: called for NCE\n", __FUNCTION__);
  242. break;
  243. case NAND_CTL_SETCLE:
  244. chip->IO_ADDR_W = info->regs + S3C2440_NFCMD;
  245. break;
  246. case NAND_CTL_SETALE:
  247. chip->IO_ADDR_W = info->regs + S3C2440_NFADDR;
  248. break;
  249. /* NAND_CTL_CLRCLE: */
  250. /* NAND_CTL_CLRALE: */
  251. default:
  252. chip->IO_ADDR_W = info->regs + S3C2440_NFDATA;
  253. break;
  254. }
  255. }
  256. /* s3c2410_nand_devready()
  257. *
  258. * returns 0 if the nand is busy, 1 if it is ready
  259. */
  260. static int s3c2410_nand_devready(struct mtd_info *mtd)
  261. {
  262. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  263. if (info->is_s3c2440)
  264. return readb(info->regs + S3C2440_NFSTAT) & S3C2440_NFSTAT_READY;
  265. return readb(info->regs + S3C2410_NFSTAT) & S3C2410_NFSTAT_BUSY;
  266. }
  267. /* ECC handling functions */
  268. static int s3c2410_nand_correct_data(struct mtd_info *mtd, u_char *dat,
  269. u_char *read_ecc, u_char *calc_ecc)
  270. {
  271. pr_debug("s3c2410_nand_correct_data(%p,%p,%p,%p)\n",
  272. mtd, dat, read_ecc, calc_ecc);
  273. pr_debug("eccs: read %02x,%02x,%02x vs calc %02x,%02x,%02x\n",
  274. read_ecc[0], read_ecc[1], read_ecc[2],
  275. calc_ecc[0], calc_ecc[1], calc_ecc[2]);
  276. if (read_ecc[0] == calc_ecc[0] &&
  277. read_ecc[1] == calc_ecc[1] &&
  278. read_ecc[2] == calc_ecc[2])
  279. return 0;
  280. /* we curently have no method for correcting the error */
  281. return -1;
  282. }
  283. /* ECC functions
  284. *
  285. * These allow the s3c2410 and s3c2440 to use the controller's ECC
  286. * generator block to ECC the data as it passes through]
  287. */
  288. static void s3c2410_nand_enable_hwecc(struct mtd_info *mtd, int mode)
  289. {
  290. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  291. unsigned long ctrl;
  292. ctrl = readl(info->regs + S3C2410_NFCONF);
  293. ctrl |= S3C2410_NFCONF_INITECC;
  294. writel(ctrl, info->regs + S3C2410_NFCONF);
  295. }
  296. static void s3c2440_nand_enable_hwecc(struct mtd_info *mtd, int mode)
  297. {
  298. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  299. unsigned long ctrl;
  300. ctrl = readl(info->regs + S3C2440_NFCONT);
  301. writel(ctrl | S3C2440_NFCONT_INITECC, info->regs + S3C2440_NFCONT);
  302. }
  303. static int s3c2410_nand_calculate_ecc(struct mtd_info *mtd,
  304. const u_char *dat, u_char *ecc_code)
  305. {
  306. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  307. ecc_code[0] = readb(info->regs + S3C2410_NFECC + 0);
  308. ecc_code[1] = readb(info->regs + S3C2410_NFECC + 1);
  309. ecc_code[2] = readb(info->regs + S3C2410_NFECC + 2);
  310. pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n",
  311. ecc_code[0], ecc_code[1], ecc_code[2]);
  312. return 0;
  313. }
  314. static int s3c2440_nand_calculate_ecc(struct mtd_info *mtd,
  315. const u_char *dat, u_char *ecc_code)
  316. {
  317. struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
  318. unsigned long ecc = readl(info->regs + S3C2440_NFMECC0);
  319. ecc_code[0] = ecc;
  320. ecc_code[1] = ecc >> 8;
  321. ecc_code[2] = ecc >> 16;
  322. pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n",
  323. ecc_code[0], ecc_code[1], ecc_code[2]);
  324. return 0;
  325. }
  326. /* over-ride the standard functions for a little more speed. We can
  327. * use read/write block to move the data buffers to/from the controller
  328. */
  329. static void s3c2410_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
  330. {
  331. struct nand_chip *this = mtd->priv;
  332. readsb(this->IO_ADDR_R, buf, len);
  333. }
  334. static void s3c2410_nand_write_buf(struct mtd_info *mtd,
  335. const u_char *buf, int len)
  336. {
  337. struct nand_chip *this = mtd->priv;
  338. writesb(this->IO_ADDR_W, buf, len);
  339. }
  340. /* device management functions */
  341. static int s3c2410_nand_remove(struct platform_device *pdev)
  342. {
  343. struct s3c2410_nand_info *info = to_nand_info(pdev);
  344. platform_set_drvdata(pdev, NULL);
  345. if (info == NULL)
  346. return 0;
  347. /* first thing we need to do is release all our mtds
  348. * and their partitions, then go through freeing the
  349. * resources used
  350. */
  351. if (info->mtds != NULL) {
  352. struct s3c2410_nand_mtd *ptr = info->mtds;
  353. int mtdno;
  354. for (mtdno = 0; mtdno < info->mtd_count; mtdno++, ptr++) {
  355. pr_debug("releasing mtd %d (%p)\n", mtdno, ptr);
  356. nand_release(&ptr->mtd);
  357. }
  358. kfree(info->mtds);
  359. }
  360. /* free the common resources */
  361. if (info->clk != NULL && !IS_ERR(info->clk)) {
  362. clk_disable(info->clk);
  363. clk_put(info->clk);
  364. }
  365. if (info->regs != NULL) {
  366. iounmap(info->regs);
  367. info->regs = NULL;
  368. }
  369. if (info->area != NULL) {
  370. release_resource(info->area);
  371. kfree(info->area);
  372. info->area = NULL;
  373. }
  374. kfree(info);
  375. return 0;
  376. }
  377. #ifdef CONFIG_MTD_PARTITIONS
  378. static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
  379. struct s3c2410_nand_mtd *mtd,
  380. struct s3c2410_nand_set *set)
  381. {
  382. if (set == NULL)
  383. return add_mtd_device(&mtd->mtd);
  384. if (set->nr_partitions > 0 && set->partitions != NULL) {
  385. return add_mtd_partitions(&mtd->mtd,
  386. set->partitions,
  387. set->nr_partitions);
  388. }
  389. return add_mtd_device(&mtd->mtd);
  390. }
  391. #else
  392. static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
  393. struct s3c2410_nand_mtd *mtd,
  394. struct s3c2410_nand_set *set)
  395. {
  396. return add_mtd_device(&mtd->mtd);
  397. }
  398. #endif
  399. /* s3c2410_nand_init_chip
  400. *
  401. * init a single instance of an chip
  402. */
  403. static void s3c2410_nand_init_chip(struct s3c2410_nand_info *info,
  404. struct s3c2410_nand_mtd *nmtd,
  405. struct s3c2410_nand_set *set)
  406. {
  407. struct nand_chip *chip = &nmtd->chip;
  408. chip->IO_ADDR_R = info->regs + S3C2410_NFDATA;
  409. chip->IO_ADDR_W = info->regs + S3C2410_NFDATA;
  410. chip->hwcontrol = s3c2410_nand_hwcontrol;
  411. chip->dev_ready = s3c2410_nand_devready;
  412. chip->write_buf = s3c2410_nand_write_buf;
  413. chip->read_buf = s3c2410_nand_read_buf;
  414. chip->select_chip = s3c2410_nand_select_chip;
  415. chip->chip_delay = 50;
  416. chip->priv = nmtd;
  417. chip->options = 0;
  418. chip->controller = &info->controller;
  419. if (info->is_s3c2440) {
  420. chip->IO_ADDR_R = info->regs + S3C2440_NFDATA;
  421. chip->IO_ADDR_W = info->regs + S3C2440_NFDATA;
  422. chip->hwcontrol = s3c2440_nand_hwcontrol;
  423. }
  424. nmtd->info = info;
  425. nmtd->mtd.priv = chip;
  426. nmtd->set = set;
  427. if (hardware_ecc) {
  428. chip->correct_data = s3c2410_nand_correct_data;
  429. chip->enable_hwecc = s3c2410_nand_enable_hwecc;
  430. chip->calculate_ecc = s3c2410_nand_calculate_ecc;
  431. chip->eccmode = NAND_ECC_HW3_512;
  432. chip->autooob = &nand_hw_eccoob;
  433. if (info->is_s3c2440) {
  434. chip->enable_hwecc = s3c2440_nand_enable_hwecc;
  435. chip->calculate_ecc = s3c2440_nand_calculate_ecc;
  436. }
  437. } else {
  438. chip->eccmode = NAND_ECC_SOFT;
  439. }
  440. }
  441. /* s3c2410_nand_probe
  442. *
  443. * called by device layer when it finds a device matching
  444. * one our driver can handled. This code checks to see if
  445. * it can allocate all necessary resources then calls the
  446. * nand layer to look for devices
  447. */
  448. static int s3c24xx_nand_probe(struct platform_device *pdev, int is_s3c2440)
  449. {
  450. struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
  451. struct s3c2410_nand_info *info;
  452. struct s3c2410_nand_mtd *nmtd;
  453. struct s3c2410_nand_set *sets;
  454. struct resource *res;
  455. int err = 0;
  456. int size;
  457. int nr_sets;
  458. int setno;
  459. pr_debug("s3c2410_nand_probe(%p)\n", pdev);
  460. info = kmalloc(sizeof(*info), GFP_KERNEL);
  461. if (info == NULL) {
  462. dev_err(&pdev->dev, "no memory for flash info\n");
  463. err = -ENOMEM;
  464. goto exit_error;
  465. }
  466. memzero(info, sizeof(*info));
  467. platform_set_drvdata(pdev, info);
  468. spin_lock_init(&info->controller.lock);
  469. init_waitqueue_head(&info->controller.wq);
  470. /* get the clock source and enable it */
  471. info->clk = clk_get(&pdev->dev, "nand");
  472. if (IS_ERR(info->clk)) {
  473. dev_err(&pdev->dev, "failed to get clock");
  474. err = -ENOENT;
  475. goto exit_error;
  476. }
  477. clk_enable(info->clk);
  478. /* allocate and map the resource */
  479. /* currently we assume we have the one resource */
  480. res = pdev->resource;
  481. size = res->end - res->start + 1;
  482. info->area = request_mem_region(res->start, size, pdev->name);
  483. if (info->area == NULL) {
  484. dev_err(&pdev->dev, "cannot reserve register region\n");
  485. err = -ENOENT;
  486. goto exit_error;
  487. }
  488. info->device = &pdev->dev;
  489. info->platform = plat;
  490. info->regs = ioremap(res->start, size);
  491. info->is_s3c2440 = is_s3c2440;
  492. if (info->regs == NULL) {
  493. dev_err(&pdev->dev, "cannot reserve register region\n");
  494. err = -EIO;
  495. goto exit_error;
  496. }
  497. dev_dbg(&pdev->dev, "mapped registers at %p\n", info->regs);
  498. /* initialise the hardware */
  499. err = s3c2410_nand_inithw(info, pdev);
  500. if (err != 0)
  501. goto exit_error;
  502. sets = (plat != NULL) ? plat->sets : NULL;
  503. nr_sets = (plat != NULL) ? plat->nr_sets : 1;
  504. info->mtd_count = nr_sets;
  505. /* allocate our information */
  506. size = nr_sets * sizeof(*info->mtds);
  507. info->mtds = kmalloc(size, GFP_KERNEL);
  508. if (info->mtds == NULL) {
  509. dev_err(&pdev->dev, "failed to allocate mtd storage\n");
  510. err = -ENOMEM;
  511. goto exit_error;
  512. }
  513. memzero(info->mtds, size);
  514. /* initialise all possible chips */
  515. nmtd = info->mtds;
  516. for (setno = 0; setno < nr_sets; setno++, nmtd++) {
  517. pr_debug("initialising set %d (%p, info %p)\n",
  518. setno, nmtd, info);
  519. s3c2410_nand_init_chip(info, nmtd, sets);
  520. nmtd->scan_res = nand_scan(&nmtd->mtd,
  521. (sets) ? sets->nr_chips : 1);
  522. if (nmtd->scan_res == 0) {
  523. s3c2410_nand_add_partition(info, nmtd, sets);
  524. }
  525. if (sets != NULL)
  526. sets++;
  527. }
  528. pr_debug("initialised ok\n");
  529. return 0;
  530. exit_error:
  531. s3c2410_nand_remove(pdev);
  532. if (err == 0)
  533. err = -EINVAL;
  534. return err;
  535. }
  536. /* driver device registration */
  537. static int s3c2410_nand_probe(struct platform_device *dev)
  538. {
  539. return s3c24xx_nand_probe(dev, 0);
  540. }
  541. static int s3c2440_nand_probe(struct platform_device *dev)
  542. {
  543. return s3c24xx_nand_probe(dev, 1);
  544. }
  545. static struct platform_driver s3c2410_nand_driver = {
  546. .probe = s3c2410_nand_probe,
  547. .remove = s3c2410_nand_remove,
  548. .driver = {
  549. .name = "s3c2410-nand",
  550. .owner = THIS_MODULE,
  551. },
  552. };
  553. static struct platform_driver s3c2440_nand_driver = {
  554. .probe = s3c2440_nand_probe,
  555. .remove = s3c2410_nand_remove,
  556. .driver = {
  557. .name = "s3c2440-nand",
  558. .owner = THIS_MODULE,
  559. },
  560. };
  561. static int __init s3c2410_nand_init(void)
  562. {
  563. printk("S3C24XX NAND Driver, (c) 2004 Simtec Electronics\n");
  564. platform_driver_register(&s3c2440_nand_driver);
  565. return platform_driver_register(&s3c2410_nand_driver);
  566. }
  567. static void __exit s3c2410_nand_exit(void)
  568. {
  569. platform_driver_unregister(&s3c2440_nand_driver);
  570. platform_driver_unregister(&s3c2410_nand_driver);
  571. }
  572. module_init(s3c2410_nand_init);
  573. module_exit(s3c2410_nand_exit);
  574. MODULE_LICENSE("GPL");
  575. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  576. MODULE_DESCRIPTION("S3C24XX MTD NAND driver");