jedec_probe.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.66 2005/11/07 11:14:23 gleixner Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/config.h>
  10. #include <linux/module.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/kernel.h>
  14. #include <asm/io.h>
  15. #include <asm/byteorder.h>
  16. #include <linux/errno.h>
  17. #include <linux/slab.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/init.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/map.h>
  22. #include <linux/mtd/cfi.h>
  23. #include <linux/mtd/gen_probe.h>
  24. /* Manufacturers */
  25. #define MANUFACTURER_AMD 0x0001
  26. #define MANUFACTURER_ATMEL 0x001f
  27. #define MANUFACTURER_FUJITSU 0x0004
  28. #define MANUFACTURER_HYUNDAI 0x00AD
  29. #define MANUFACTURER_INTEL 0x0089
  30. #define MANUFACTURER_MACRONIX 0x00C2
  31. #define MANUFACTURER_NEC 0x0010
  32. #define MANUFACTURER_PMC 0x009D
  33. #define MANUFACTURER_SHARP 0x00b0
  34. #define MANUFACTURER_SST 0x00BF
  35. #define MANUFACTURER_ST 0x0020
  36. #define MANUFACTURER_TOSHIBA 0x0098
  37. #define MANUFACTURER_WINBOND 0x00da
  38. /* AMD */
  39. #define AM29DL800BB 0x22C8
  40. #define AM29DL800BT 0x224A
  41. #define AM29F800BB 0x2258
  42. #define AM29F800BT 0x22D6
  43. #define AM29LV400BB 0x22BA
  44. #define AM29LV400BT 0x22B9
  45. #define AM29LV800BB 0x225B
  46. #define AM29LV800BT 0x22DA
  47. #define AM29LV160DT 0x22C4
  48. #define AM29LV160DB 0x2249
  49. #define AM29F017D 0x003D
  50. #define AM29F016D 0x00AD
  51. #define AM29F080 0x00D5
  52. #define AM29F040 0x00A4
  53. #define AM29LV040B 0x004F
  54. #define AM29F032B 0x0041
  55. #define AM29F002T 0x00B0
  56. /* Atmel */
  57. #define AT49BV512 0x0003
  58. #define AT29LV512 0x003d
  59. #define AT49BV16X 0x00C0
  60. #define AT49BV16XT 0x00C2
  61. #define AT49BV32X 0x00C8
  62. #define AT49BV32XT 0x00C9
  63. /* Fujitsu */
  64. #define MBM29F040C 0x00A4
  65. #define MBM29LV650UE 0x22D7
  66. #define MBM29LV320TE 0x22F6
  67. #define MBM29LV320BE 0x22F9
  68. #define MBM29LV160TE 0x22C4
  69. #define MBM29LV160BE 0x2249
  70. #define MBM29LV800BA 0x225B
  71. #define MBM29LV800TA 0x22DA
  72. #define MBM29LV400TC 0x22B9
  73. #define MBM29LV400BC 0x22BA
  74. /* Hyundai */
  75. #define HY29F002T 0x00B0
  76. /* Intel */
  77. #define I28F004B3T 0x00d4
  78. #define I28F004B3B 0x00d5
  79. #define I28F400B3T 0x8894
  80. #define I28F400B3B 0x8895
  81. #define I28F008S5 0x00a6
  82. #define I28F016S5 0x00a0
  83. #define I28F008SA 0x00a2
  84. #define I28F008B3T 0x00d2
  85. #define I28F008B3B 0x00d3
  86. #define I28F800B3T 0x8892
  87. #define I28F800B3B 0x8893
  88. #define I28F016S3 0x00aa
  89. #define I28F016B3T 0x00d0
  90. #define I28F016B3B 0x00d1
  91. #define I28F160B3T 0x8890
  92. #define I28F160B3B 0x8891
  93. #define I28F320B3T 0x8896
  94. #define I28F320B3B 0x8897
  95. #define I28F640B3T 0x8898
  96. #define I28F640B3B 0x8899
  97. #define I82802AB 0x00ad
  98. #define I82802AC 0x00ac
  99. /* Macronix */
  100. #define MX29LV040C 0x004F
  101. #define MX29LV160T 0x22C4
  102. #define MX29LV160B 0x2249
  103. #define MX29F016 0x00AD
  104. #define MX29F002T 0x00B0
  105. #define MX29F004T 0x0045
  106. #define MX29F004B 0x0046
  107. /* NEC */
  108. #define UPD29F064115 0x221C
  109. /* PMC */
  110. #define PM49FL002 0x006D
  111. #define PM49FL004 0x006E
  112. #define PM49FL008 0x006A
  113. /* Sharp */
  114. #define LH28F640BF 0x00b0
  115. /* ST - www.st.com */
  116. #define M29W800DT 0x00D7
  117. #define M29W800DB 0x005B
  118. #define M29W160DT 0x22C4
  119. #define M29W160DB 0x2249
  120. #define M29W040B 0x00E3
  121. #define M50FW040 0x002C
  122. #define M50FW080 0x002D
  123. #define M50FW016 0x002E
  124. #define M50LPW080 0x002F
  125. /* SST */
  126. #define SST29EE020 0x0010
  127. #define SST29LE020 0x0012
  128. #define SST29EE512 0x005d
  129. #define SST29LE512 0x003d
  130. #define SST39LF800 0x2781
  131. #define SST39LF160 0x2782
  132. #define SST39VF1601 0x234b
  133. #define SST39LF512 0x00D4
  134. #define SST39LF010 0x00D5
  135. #define SST39LF020 0x00D6
  136. #define SST39LF040 0x00D7
  137. #define SST39SF010A 0x00B5
  138. #define SST39SF020A 0x00B6
  139. #define SST49LF004B 0x0060
  140. #define SST49LF008A 0x005a
  141. #define SST49LF030A 0x001C
  142. #define SST49LF040A 0x0051
  143. #define SST49LF080A 0x005B
  144. /* Toshiba */
  145. #define TC58FVT160 0x00C2
  146. #define TC58FVB160 0x0043
  147. #define TC58FVT321 0x009A
  148. #define TC58FVB321 0x009C
  149. #define TC58FVT641 0x0093
  150. #define TC58FVB641 0x0095
  151. /* Winbond */
  152. #define W49V002A 0x00b0
  153. /*
  154. * Unlock address sets for AMD command sets.
  155. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  156. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  157. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  158. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  159. * initialization need not require initializing all of the
  160. * unlock addresses for all bit widths.
  161. */
  162. enum uaddr {
  163. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  164. MTD_UADDR_0x0555_0x02AA,
  165. MTD_UADDR_0x0555_0x0AAA,
  166. MTD_UADDR_0x5555_0x2AAA,
  167. MTD_UADDR_0x0AAA_0x0555,
  168. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  169. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  170. };
  171. struct unlock_addr {
  172. u32 addr1;
  173. u32 addr2;
  174. };
  175. /*
  176. * I don't like the fact that the first entry in unlock_addrs[]
  177. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  178. * should not be used. The problem is that structures with
  179. * initializers have extra fields initialized to 0. It is _very_
  180. * desireable to have the unlock address entries for unsupported
  181. * data widths automatically initialized - that means that
  182. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  183. * must go unused.
  184. */
  185. static const struct unlock_addr unlock_addrs[] = {
  186. [MTD_UADDR_NOT_SUPPORTED] = {
  187. .addr1 = 0xffff,
  188. .addr2 = 0xffff
  189. },
  190. [MTD_UADDR_0x0555_0x02AA] = {
  191. .addr1 = 0x0555,
  192. .addr2 = 0x02aa
  193. },
  194. [MTD_UADDR_0x0555_0x0AAA] = {
  195. .addr1 = 0x0555,
  196. .addr2 = 0x0aaa
  197. },
  198. [MTD_UADDR_0x5555_0x2AAA] = {
  199. .addr1 = 0x5555,
  200. .addr2 = 0x2aaa
  201. },
  202. [MTD_UADDR_0x0AAA_0x0555] = {
  203. .addr1 = 0x0AAA,
  204. .addr2 = 0x0555
  205. },
  206. [MTD_UADDR_DONT_CARE] = {
  207. .addr1 = 0x0000, /* Doesn't matter which address */
  208. .addr2 = 0x0000 /* is used - must be last entry */
  209. },
  210. [MTD_UADDR_UNNECESSARY] = {
  211. .addr1 = 0x0000,
  212. .addr2 = 0x0000
  213. }
  214. };
  215. struct amd_flash_info {
  216. const __u16 mfr_id;
  217. const __u16 dev_id;
  218. const char *name;
  219. const int DevSize;
  220. const int NumEraseRegions;
  221. const int CmdSet;
  222. const __u8 uaddr[4]; /* unlock addrs for 8, 16, 32, 64 */
  223. const ulong regions[6];
  224. };
  225. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  226. #define SIZE_64KiB 16
  227. #define SIZE_128KiB 17
  228. #define SIZE_256KiB 18
  229. #define SIZE_512KiB 19
  230. #define SIZE_1MiB 20
  231. #define SIZE_2MiB 21
  232. #define SIZE_4MiB 22
  233. #define SIZE_8MiB 23
  234. /*
  235. * Please keep this list ordered by manufacturer!
  236. * Fortunately, the list isn't searched often and so a
  237. * slow, linear search isn't so bad.
  238. */
  239. static const struct amd_flash_info jedec_table[] = {
  240. {
  241. .mfr_id = MANUFACTURER_AMD,
  242. .dev_id = AM29F032B,
  243. .name = "AMD AM29F032B",
  244. .uaddr = {
  245. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  246. },
  247. .DevSize = SIZE_4MiB,
  248. .CmdSet = P_ID_AMD_STD,
  249. .NumEraseRegions= 1,
  250. .regions = {
  251. ERASEINFO(0x10000,64)
  252. }
  253. }, {
  254. .mfr_id = MANUFACTURER_AMD,
  255. .dev_id = AM29LV160DT,
  256. .name = "AMD AM29LV160DT",
  257. .uaddr = {
  258. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  259. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  260. },
  261. .DevSize = SIZE_2MiB,
  262. .CmdSet = P_ID_AMD_STD,
  263. .NumEraseRegions= 4,
  264. .regions = {
  265. ERASEINFO(0x10000,31),
  266. ERASEINFO(0x08000,1),
  267. ERASEINFO(0x02000,2),
  268. ERASEINFO(0x04000,1)
  269. }
  270. }, {
  271. .mfr_id = MANUFACTURER_AMD,
  272. .dev_id = AM29LV160DB,
  273. .name = "AMD AM29LV160DB",
  274. .uaddr = {
  275. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  276. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  277. },
  278. .DevSize = SIZE_2MiB,
  279. .CmdSet = P_ID_AMD_STD,
  280. .NumEraseRegions= 4,
  281. .regions = {
  282. ERASEINFO(0x04000,1),
  283. ERASEINFO(0x02000,2),
  284. ERASEINFO(0x08000,1),
  285. ERASEINFO(0x10000,31)
  286. }
  287. }, {
  288. .mfr_id = MANUFACTURER_AMD,
  289. .dev_id = AM29LV400BB,
  290. .name = "AMD AM29LV400BB",
  291. .uaddr = {
  292. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  293. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  294. },
  295. .DevSize = SIZE_512KiB,
  296. .CmdSet = P_ID_AMD_STD,
  297. .NumEraseRegions= 4,
  298. .regions = {
  299. ERASEINFO(0x04000,1),
  300. ERASEINFO(0x02000,2),
  301. ERASEINFO(0x08000,1),
  302. ERASEINFO(0x10000,7)
  303. }
  304. }, {
  305. .mfr_id = MANUFACTURER_AMD,
  306. .dev_id = AM29LV400BT,
  307. .name = "AMD AM29LV400BT",
  308. .uaddr = {
  309. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  310. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  311. },
  312. .DevSize = SIZE_512KiB,
  313. .CmdSet = P_ID_AMD_STD,
  314. .NumEraseRegions= 4,
  315. .regions = {
  316. ERASEINFO(0x10000,7),
  317. ERASEINFO(0x08000,1),
  318. ERASEINFO(0x02000,2),
  319. ERASEINFO(0x04000,1)
  320. }
  321. }, {
  322. .mfr_id = MANUFACTURER_AMD,
  323. .dev_id = AM29LV800BB,
  324. .name = "AMD AM29LV800BB",
  325. .uaddr = {
  326. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  327. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  328. },
  329. .DevSize = SIZE_1MiB,
  330. .CmdSet = P_ID_AMD_STD,
  331. .NumEraseRegions= 4,
  332. .regions = {
  333. ERASEINFO(0x04000,1),
  334. ERASEINFO(0x02000,2),
  335. ERASEINFO(0x08000,1),
  336. ERASEINFO(0x10000,15),
  337. }
  338. }, {
  339. /* add DL */
  340. .mfr_id = MANUFACTURER_AMD,
  341. .dev_id = AM29DL800BB,
  342. .name = "AMD AM29DL800BB",
  343. .uaddr = {
  344. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  345. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  346. },
  347. .DevSize = SIZE_1MiB,
  348. .CmdSet = P_ID_AMD_STD,
  349. .NumEraseRegions= 6,
  350. .regions = {
  351. ERASEINFO(0x04000,1),
  352. ERASEINFO(0x08000,1),
  353. ERASEINFO(0x02000,4),
  354. ERASEINFO(0x08000,1),
  355. ERASEINFO(0x04000,1),
  356. ERASEINFO(0x10000,14)
  357. }
  358. }, {
  359. .mfr_id = MANUFACTURER_AMD,
  360. .dev_id = AM29DL800BT,
  361. .name = "AMD AM29DL800BT",
  362. .uaddr = {
  363. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  364. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  365. },
  366. .DevSize = SIZE_1MiB,
  367. .CmdSet = P_ID_AMD_STD,
  368. .NumEraseRegions= 6,
  369. .regions = {
  370. ERASEINFO(0x10000,14),
  371. ERASEINFO(0x04000,1),
  372. ERASEINFO(0x08000,1),
  373. ERASEINFO(0x02000,4),
  374. ERASEINFO(0x08000,1),
  375. ERASEINFO(0x04000,1)
  376. }
  377. }, {
  378. .mfr_id = MANUFACTURER_AMD,
  379. .dev_id = AM29F800BB,
  380. .name = "AMD AM29F800BB",
  381. .uaddr = {
  382. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  383. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  384. },
  385. .DevSize = SIZE_1MiB,
  386. .CmdSet = P_ID_AMD_STD,
  387. .NumEraseRegions= 4,
  388. .regions = {
  389. ERASEINFO(0x04000,1),
  390. ERASEINFO(0x02000,2),
  391. ERASEINFO(0x08000,1),
  392. ERASEINFO(0x10000,15),
  393. }
  394. }, {
  395. .mfr_id = MANUFACTURER_AMD,
  396. .dev_id = AM29LV800BT,
  397. .name = "AMD AM29LV800BT",
  398. .uaddr = {
  399. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  400. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  401. },
  402. .DevSize = SIZE_1MiB,
  403. .CmdSet = P_ID_AMD_STD,
  404. .NumEraseRegions= 4,
  405. .regions = {
  406. ERASEINFO(0x10000,15),
  407. ERASEINFO(0x08000,1),
  408. ERASEINFO(0x02000,2),
  409. ERASEINFO(0x04000,1)
  410. }
  411. }, {
  412. .mfr_id = MANUFACTURER_AMD,
  413. .dev_id = AM29F800BT,
  414. .name = "AMD AM29F800BT",
  415. .uaddr = {
  416. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  417. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  418. },
  419. .DevSize = SIZE_1MiB,
  420. .CmdSet = P_ID_AMD_STD,
  421. .NumEraseRegions= 4,
  422. .regions = {
  423. ERASEINFO(0x10000,15),
  424. ERASEINFO(0x08000,1),
  425. ERASEINFO(0x02000,2),
  426. ERASEINFO(0x04000,1)
  427. }
  428. }, {
  429. .mfr_id = MANUFACTURER_AMD,
  430. .dev_id = AM29F017D,
  431. .name = "AMD AM29F017D",
  432. .uaddr = {
  433. [0] = MTD_UADDR_DONT_CARE /* x8 */
  434. },
  435. .DevSize = SIZE_2MiB,
  436. .CmdSet = P_ID_AMD_STD,
  437. .NumEraseRegions= 1,
  438. .regions = {
  439. ERASEINFO(0x10000,32),
  440. }
  441. }, {
  442. .mfr_id = MANUFACTURER_AMD,
  443. .dev_id = AM29F016D,
  444. .name = "AMD AM29F016D",
  445. .uaddr = {
  446. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  447. },
  448. .DevSize = SIZE_2MiB,
  449. .CmdSet = P_ID_AMD_STD,
  450. .NumEraseRegions= 1,
  451. .regions = {
  452. ERASEINFO(0x10000,32),
  453. }
  454. }, {
  455. .mfr_id = MANUFACTURER_AMD,
  456. .dev_id = AM29F080,
  457. .name = "AMD AM29F080",
  458. .uaddr = {
  459. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  460. },
  461. .DevSize = SIZE_1MiB,
  462. .CmdSet = P_ID_AMD_STD,
  463. .NumEraseRegions= 1,
  464. .regions = {
  465. ERASEINFO(0x10000,16),
  466. }
  467. }, {
  468. .mfr_id = MANUFACTURER_AMD,
  469. .dev_id = AM29F040,
  470. .name = "AMD AM29F040",
  471. .uaddr = {
  472. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  473. },
  474. .DevSize = SIZE_512KiB,
  475. .CmdSet = P_ID_AMD_STD,
  476. .NumEraseRegions= 1,
  477. .regions = {
  478. ERASEINFO(0x10000,8),
  479. }
  480. }, {
  481. .mfr_id = MANUFACTURER_AMD,
  482. .dev_id = AM29LV040B,
  483. .name = "AMD AM29LV040B",
  484. .uaddr = {
  485. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  486. },
  487. .DevSize = SIZE_512KiB,
  488. .CmdSet = P_ID_AMD_STD,
  489. .NumEraseRegions= 1,
  490. .regions = {
  491. ERASEINFO(0x10000,8),
  492. }
  493. }, {
  494. .mfr_id = MANUFACTURER_AMD,
  495. .dev_id = AM29F002T,
  496. .name = "AMD AM29F002T",
  497. .uaddr = {
  498. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  499. },
  500. .DevSize = SIZE_256KiB,
  501. .CmdSet = P_ID_AMD_STD,
  502. .NumEraseRegions= 4,
  503. .regions = {
  504. ERASEINFO(0x10000,3),
  505. ERASEINFO(0x08000,1),
  506. ERASEINFO(0x02000,2),
  507. ERASEINFO(0x04000,1),
  508. }
  509. }, {
  510. .mfr_id = MANUFACTURER_ATMEL,
  511. .dev_id = AT49BV512,
  512. .name = "Atmel AT49BV512",
  513. .uaddr = {
  514. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  515. },
  516. .DevSize = SIZE_64KiB,
  517. .CmdSet = P_ID_AMD_STD,
  518. .NumEraseRegions= 1,
  519. .regions = {
  520. ERASEINFO(0x10000,1)
  521. }
  522. }, {
  523. .mfr_id = MANUFACTURER_ATMEL,
  524. .dev_id = AT29LV512,
  525. .name = "Atmel AT29LV512",
  526. .uaddr = {
  527. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  528. },
  529. .DevSize = SIZE_64KiB,
  530. .CmdSet = P_ID_AMD_STD,
  531. .NumEraseRegions= 1,
  532. .regions = {
  533. ERASEINFO(0x80,256),
  534. ERASEINFO(0x80,256)
  535. }
  536. }, {
  537. .mfr_id = MANUFACTURER_ATMEL,
  538. .dev_id = AT49BV16X,
  539. .name = "Atmel AT49BV16X",
  540. .uaddr = {
  541. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  542. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  543. },
  544. .DevSize = SIZE_2MiB,
  545. .CmdSet = P_ID_AMD_STD,
  546. .NumEraseRegions= 2,
  547. .regions = {
  548. ERASEINFO(0x02000,8),
  549. ERASEINFO(0x10000,31)
  550. }
  551. }, {
  552. .mfr_id = MANUFACTURER_ATMEL,
  553. .dev_id = AT49BV16XT,
  554. .name = "Atmel AT49BV16XT",
  555. .uaddr = {
  556. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  557. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  558. },
  559. .DevSize = SIZE_2MiB,
  560. .CmdSet = P_ID_AMD_STD,
  561. .NumEraseRegions= 2,
  562. .regions = {
  563. ERASEINFO(0x10000,31),
  564. ERASEINFO(0x02000,8)
  565. }
  566. }, {
  567. .mfr_id = MANUFACTURER_ATMEL,
  568. .dev_id = AT49BV32X,
  569. .name = "Atmel AT49BV32X",
  570. .uaddr = {
  571. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  572. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  573. },
  574. .DevSize = SIZE_4MiB,
  575. .CmdSet = P_ID_AMD_STD,
  576. .NumEraseRegions= 2,
  577. .regions = {
  578. ERASEINFO(0x02000,8),
  579. ERASEINFO(0x10000,63)
  580. }
  581. }, {
  582. .mfr_id = MANUFACTURER_ATMEL,
  583. .dev_id = AT49BV32XT,
  584. .name = "Atmel AT49BV32XT",
  585. .uaddr = {
  586. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  587. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  588. },
  589. .DevSize = SIZE_4MiB,
  590. .CmdSet = P_ID_AMD_STD,
  591. .NumEraseRegions= 2,
  592. .regions = {
  593. ERASEINFO(0x10000,63),
  594. ERASEINFO(0x02000,8)
  595. }
  596. }, {
  597. .mfr_id = MANUFACTURER_FUJITSU,
  598. .dev_id = MBM29F040C,
  599. .name = "Fujitsu MBM29F040C",
  600. .uaddr = {
  601. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  602. },
  603. .DevSize = SIZE_512KiB,
  604. .CmdSet = P_ID_AMD_STD,
  605. .NumEraseRegions= 1,
  606. .regions = {
  607. ERASEINFO(0x10000,8)
  608. }
  609. }, {
  610. .mfr_id = MANUFACTURER_FUJITSU,
  611. .dev_id = MBM29LV650UE,
  612. .name = "Fujitsu MBM29LV650UE",
  613. .uaddr = {
  614. [0] = MTD_UADDR_DONT_CARE /* x16 */
  615. },
  616. .DevSize = SIZE_8MiB,
  617. .CmdSet = P_ID_AMD_STD,
  618. .NumEraseRegions= 1,
  619. .regions = {
  620. ERASEINFO(0x10000,128)
  621. }
  622. }, {
  623. .mfr_id = MANUFACTURER_FUJITSU,
  624. .dev_id = MBM29LV320TE,
  625. .name = "Fujitsu MBM29LV320TE",
  626. .uaddr = {
  627. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  628. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  629. },
  630. .DevSize = SIZE_4MiB,
  631. .CmdSet = P_ID_AMD_STD,
  632. .NumEraseRegions= 2,
  633. .regions = {
  634. ERASEINFO(0x10000,63),
  635. ERASEINFO(0x02000,8)
  636. }
  637. }, {
  638. .mfr_id = MANUFACTURER_FUJITSU,
  639. .dev_id = MBM29LV320BE,
  640. .name = "Fujitsu MBM29LV320BE",
  641. .uaddr = {
  642. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  643. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  644. },
  645. .DevSize = SIZE_4MiB,
  646. .CmdSet = P_ID_AMD_STD,
  647. .NumEraseRegions= 2,
  648. .regions = {
  649. ERASEINFO(0x02000,8),
  650. ERASEINFO(0x10000,63)
  651. }
  652. }, {
  653. .mfr_id = MANUFACTURER_FUJITSU,
  654. .dev_id = MBM29LV160TE,
  655. .name = "Fujitsu MBM29LV160TE",
  656. .uaddr = {
  657. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  658. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  659. },
  660. .DevSize = SIZE_2MiB,
  661. .CmdSet = P_ID_AMD_STD,
  662. .NumEraseRegions= 4,
  663. .regions = {
  664. ERASEINFO(0x10000,31),
  665. ERASEINFO(0x08000,1),
  666. ERASEINFO(0x02000,2),
  667. ERASEINFO(0x04000,1)
  668. }
  669. }, {
  670. .mfr_id = MANUFACTURER_FUJITSU,
  671. .dev_id = MBM29LV160BE,
  672. .name = "Fujitsu MBM29LV160BE",
  673. .uaddr = {
  674. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  675. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  676. },
  677. .DevSize = SIZE_2MiB,
  678. .CmdSet = P_ID_AMD_STD,
  679. .NumEraseRegions= 4,
  680. .regions = {
  681. ERASEINFO(0x04000,1),
  682. ERASEINFO(0x02000,2),
  683. ERASEINFO(0x08000,1),
  684. ERASEINFO(0x10000,31)
  685. }
  686. }, {
  687. .mfr_id = MANUFACTURER_FUJITSU,
  688. .dev_id = MBM29LV800BA,
  689. .name = "Fujitsu MBM29LV800BA",
  690. .uaddr = {
  691. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  692. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  693. },
  694. .DevSize = SIZE_1MiB,
  695. .CmdSet = P_ID_AMD_STD,
  696. .NumEraseRegions= 4,
  697. .regions = {
  698. ERASEINFO(0x04000,1),
  699. ERASEINFO(0x02000,2),
  700. ERASEINFO(0x08000,1),
  701. ERASEINFO(0x10000,15)
  702. }
  703. }, {
  704. .mfr_id = MANUFACTURER_FUJITSU,
  705. .dev_id = MBM29LV800TA,
  706. .name = "Fujitsu MBM29LV800TA",
  707. .uaddr = {
  708. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  709. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  710. },
  711. .DevSize = SIZE_1MiB,
  712. .CmdSet = P_ID_AMD_STD,
  713. .NumEraseRegions= 4,
  714. .regions = {
  715. ERASEINFO(0x10000,15),
  716. ERASEINFO(0x08000,1),
  717. ERASEINFO(0x02000,2),
  718. ERASEINFO(0x04000,1)
  719. }
  720. }, {
  721. .mfr_id = MANUFACTURER_FUJITSU,
  722. .dev_id = MBM29LV400BC,
  723. .name = "Fujitsu MBM29LV400BC",
  724. .uaddr = {
  725. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  726. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  727. },
  728. .DevSize = SIZE_512KiB,
  729. .CmdSet = P_ID_AMD_STD,
  730. .NumEraseRegions= 4,
  731. .regions = {
  732. ERASEINFO(0x04000,1),
  733. ERASEINFO(0x02000,2),
  734. ERASEINFO(0x08000,1),
  735. ERASEINFO(0x10000,7)
  736. }
  737. }, {
  738. .mfr_id = MANUFACTURER_FUJITSU,
  739. .dev_id = MBM29LV400TC,
  740. .name = "Fujitsu MBM29LV400TC",
  741. .uaddr = {
  742. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  743. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  744. },
  745. .DevSize = SIZE_512KiB,
  746. .CmdSet = P_ID_AMD_STD,
  747. .NumEraseRegions= 4,
  748. .regions = {
  749. ERASEINFO(0x10000,7),
  750. ERASEINFO(0x08000,1),
  751. ERASEINFO(0x02000,2),
  752. ERASEINFO(0x04000,1)
  753. }
  754. }, {
  755. .mfr_id = MANUFACTURER_HYUNDAI,
  756. .dev_id = HY29F002T,
  757. .name = "Hyundai HY29F002T",
  758. .uaddr = {
  759. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  760. },
  761. .DevSize = SIZE_256KiB,
  762. .CmdSet = P_ID_AMD_STD,
  763. .NumEraseRegions= 4,
  764. .regions = {
  765. ERASEINFO(0x10000,3),
  766. ERASEINFO(0x08000,1),
  767. ERASEINFO(0x02000,2),
  768. ERASEINFO(0x04000,1),
  769. }
  770. }, {
  771. .mfr_id = MANUFACTURER_INTEL,
  772. .dev_id = I28F004B3B,
  773. .name = "Intel 28F004B3B",
  774. .uaddr = {
  775. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  776. },
  777. .DevSize = SIZE_512KiB,
  778. .CmdSet = P_ID_INTEL_STD,
  779. .NumEraseRegions= 2,
  780. .regions = {
  781. ERASEINFO(0x02000, 8),
  782. ERASEINFO(0x10000, 7),
  783. }
  784. }, {
  785. .mfr_id = MANUFACTURER_INTEL,
  786. .dev_id = I28F004B3T,
  787. .name = "Intel 28F004B3T",
  788. .uaddr = {
  789. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  790. },
  791. .DevSize = SIZE_512KiB,
  792. .CmdSet = P_ID_INTEL_STD,
  793. .NumEraseRegions= 2,
  794. .regions = {
  795. ERASEINFO(0x10000, 7),
  796. ERASEINFO(0x02000, 8),
  797. }
  798. }, {
  799. .mfr_id = MANUFACTURER_INTEL,
  800. .dev_id = I28F400B3B,
  801. .name = "Intel 28F400B3B",
  802. .uaddr = {
  803. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  804. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  805. },
  806. .DevSize = SIZE_512KiB,
  807. .CmdSet = P_ID_INTEL_STD,
  808. .NumEraseRegions= 2,
  809. .regions = {
  810. ERASEINFO(0x02000, 8),
  811. ERASEINFO(0x10000, 7),
  812. }
  813. }, {
  814. .mfr_id = MANUFACTURER_INTEL,
  815. .dev_id = I28F400B3T,
  816. .name = "Intel 28F400B3T",
  817. .uaddr = {
  818. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  819. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  820. },
  821. .DevSize = SIZE_512KiB,
  822. .CmdSet = P_ID_INTEL_STD,
  823. .NumEraseRegions= 2,
  824. .regions = {
  825. ERASEINFO(0x10000, 7),
  826. ERASEINFO(0x02000, 8),
  827. }
  828. }, {
  829. .mfr_id = MANUFACTURER_INTEL,
  830. .dev_id = I28F008B3B,
  831. .name = "Intel 28F008B3B",
  832. .uaddr = {
  833. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  834. },
  835. .DevSize = SIZE_1MiB,
  836. .CmdSet = P_ID_INTEL_STD,
  837. .NumEraseRegions= 2,
  838. .regions = {
  839. ERASEINFO(0x02000, 8),
  840. ERASEINFO(0x10000, 15),
  841. }
  842. }, {
  843. .mfr_id = MANUFACTURER_INTEL,
  844. .dev_id = I28F008B3T,
  845. .name = "Intel 28F008B3T",
  846. .uaddr = {
  847. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  848. },
  849. .DevSize = SIZE_1MiB,
  850. .CmdSet = P_ID_INTEL_STD,
  851. .NumEraseRegions= 2,
  852. .regions = {
  853. ERASEINFO(0x10000, 15),
  854. ERASEINFO(0x02000, 8),
  855. }
  856. }, {
  857. .mfr_id = MANUFACTURER_INTEL,
  858. .dev_id = I28F008S5,
  859. .name = "Intel 28F008S5",
  860. .uaddr = {
  861. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  862. },
  863. .DevSize = SIZE_1MiB,
  864. .CmdSet = P_ID_INTEL_EXT,
  865. .NumEraseRegions= 1,
  866. .regions = {
  867. ERASEINFO(0x10000,16),
  868. }
  869. }, {
  870. .mfr_id = MANUFACTURER_INTEL,
  871. .dev_id = I28F016S5,
  872. .name = "Intel 28F016S5",
  873. .uaddr = {
  874. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  875. },
  876. .DevSize = SIZE_2MiB,
  877. .CmdSet = P_ID_INTEL_EXT,
  878. .NumEraseRegions= 1,
  879. .regions = {
  880. ERASEINFO(0x10000,32),
  881. }
  882. }, {
  883. .mfr_id = MANUFACTURER_INTEL,
  884. .dev_id = I28F008SA,
  885. .name = "Intel 28F008SA",
  886. .uaddr = {
  887. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  888. },
  889. .DevSize = SIZE_1MiB,
  890. .CmdSet = P_ID_INTEL_STD,
  891. .NumEraseRegions= 1,
  892. .regions = {
  893. ERASEINFO(0x10000, 16),
  894. }
  895. }, {
  896. .mfr_id = MANUFACTURER_INTEL,
  897. .dev_id = I28F800B3B,
  898. .name = "Intel 28F800B3B",
  899. .uaddr = {
  900. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  901. },
  902. .DevSize = SIZE_1MiB,
  903. .CmdSet = P_ID_INTEL_STD,
  904. .NumEraseRegions= 2,
  905. .regions = {
  906. ERASEINFO(0x02000, 8),
  907. ERASEINFO(0x10000, 15),
  908. }
  909. }, {
  910. .mfr_id = MANUFACTURER_INTEL,
  911. .dev_id = I28F800B3T,
  912. .name = "Intel 28F800B3T",
  913. .uaddr = {
  914. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  915. },
  916. .DevSize = SIZE_1MiB,
  917. .CmdSet = P_ID_INTEL_STD,
  918. .NumEraseRegions= 2,
  919. .regions = {
  920. ERASEINFO(0x10000, 15),
  921. ERASEINFO(0x02000, 8),
  922. }
  923. }, {
  924. .mfr_id = MANUFACTURER_INTEL,
  925. .dev_id = I28F016B3B,
  926. .name = "Intel 28F016B3B",
  927. .uaddr = {
  928. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  929. },
  930. .DevSize = SIZE_2MiB,
  931. .CmdSet = P_ID_INTEL_STD,
  932. .NumEraseRegions= 2,
  933. .regions = {
  934. ERASEINFO(0x02000, 8),
  935. ERASEINFO(0x10000, 31),
  936. }
  937. }, {
  938. .mfr_id = MANUFACTURER_INTEL,
  939. .dev_id = I28F016S3,
  940. .name = "Intel I28F016S3",
  941. .uaddr = {
  942. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  943. },
  944. .DevSize = SIZE_2MiB,
  945. .CmdSet = P_ID_INTEL_STD,
  946. .NumEraseRegions= 1,
  947. .regions = {
  948. ERASEINFO(0x10000, 32),
  949. }
  950. }, {
  951. .mfr_id = MANUFACTURER_INTEL,
  952. .dev_id = I28F016B3T,
  953. .name = "Intel 28F016B3T",
  954. .uaddr = {
  955. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  956. },
  957. .DevSize = SIZE_2MiB,
  958. .CmdSet = P_ID_INTEL_STD,
  959. .NumEraseRegions= 2,
  960. .regions = {
  961. ERASEINFO(0x10000, 31),
  962. ERASEINFO(0x02000, 8),
  963. }
  964. }, {
  965. .mfr_id = MANUFACTURER_INTEL,
  966. .dev_id = I28F160B3B,
  967. .name = "Intel 28F160B3B",
  968. .uaddr = {
  969. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  970. },
  971. .DevSize = SIZE_2MiB,
  972. .CmdSet = P_ID_INTEL_STD,
  973. .NumEraseRegions= 2,
  974. .regions = {
  975. ERASEINFO(0x02000, 8),
  976. ERASEINFO(0x10000, 31),
  977. }
  978. }, {
  979. .mfr_id = MANUFACTURER_INTEL,
  980. .dev_id = I28F160B3T,
  981. .name = "Intel 28F160B3T",
  982. .uaddr = {
  983. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  984. },
  985. .DevSize = SIZE_2MiB,
  986. .CmdSet = P_ID_INTEL_STD,
  987. .NumEraseRegions= 2,
  988. .regions = {
  989. ERASEINFO(0x10000, 31),
  990. ERASEINFO(0x02000, 8),
  991. }
  992. }, {
  993. .mfr_id = MANUFACTURER_INTEL,
  994. .dev_id = I28F320B3B,
  995. .name = "Intel 28F320B3B",
  996. .uaddr = {
  997. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  998. },
  999. .DevSize = SIZE_4MiB,
  1000. .CmdSet = P_ID_INTEL_STD,
  1001. .NumEraseRegions= 2,
  1002. .regions = {
  1003. ERASEINFO(0x02000, 8),
  1004. ERASEINFO(0x10000, 63),
  1005. }
  1006. }, {
  1007. .mfr_id = MANUFACTURER_INTEL,
  1008. .dev_id = I28F320B3T,
  1009. .name = "Intel 28F320B3T",
  1010. .uaddr = {
  1011. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1012. },
  1013. .DevSize = SIZE_4MiB,
  1014. .CmdSet = P_ID_INTEL_STD,
  1015. .NumEraseRegions= 2,
  1016. .regions = {
  1017. ERASEINFO(0x10000, 63),
  1018. ERASEINFO(0x02000, 8),
  1019. }
  1020. }, {
  1021. .mfr_id = MANUFACTURER_INTEL,
  1022. .dev_id = I28F640B3B,
  1023. .name = "Intel 28F640B3B",
  1024. .uaddr = {
  1025. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1026. },
  1027. .DevSize = SIZE_8MiB,
  1028. .CmdSet = P_ID_INTEL_STD,
  1029. .NumEraseRegions= 2,
  1030. .regions = {
  1031. ERASEINFO(0x02000, 8),
  1032. ERASEINFO(0x10000, 127),
  1033. }
  1034. }, {
  1035. .mfr_id = MANUFACTURER_INTEL,
  1036. .dev_id = I28F640B3T,
  1037. .name = "Intel 28F640B3T",
  1038. .uaddr = {
  1039. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1040. },
  1041. .DevSize = SIZE_8MiB,
  1042. .CmdSet = P_ID_INTEL_STD,
  1043. .NumEraseRegions= 2,
  1044. .regions = {
  1045. ERASEINFO(0x10000, 127),
  1046. ERASEINFO(0x02000, 8),
  1047. }
  1048. }, {
  1049. .mfr_id = MANUFACTURER_INTEL,
  1050. .dev_id = I82802AB,
  1051. .name = "Intel 82802AB",
  1052. .uaddr = {
  1053. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1054. },
  1055. .DevSize = SIZE_512KiB,
  1056. .CmdSet = P_ID_INTEL_EXT,
  1057. .NumEraseRegions= 1,
  1058. .regions = {
  1059. ERASEINFO(0x10000,8),
  1060. }
  1061. }, {
  1062. .mfr_id = MANUFACTURER_INTEL,
  1063. .dev_id = I82802AC,
  1064. .name = "Intel 82802AC",
  1065. .uaddr = {
  1066. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1067. },
  1068. .DevSize = SIZE_1MiB,
  1069. .CmdSet = P_ID_INTEL_EXT,
  1070. .NumEraseRegions= 1,
  1071. .regions = {
  1072. ERASEINFO(0x10000,16),
  1073. }
  1074. }, {
  1075. .mfr_id = MANUFACTURER_MACRONIX,
  1076. .dev_id = MX29LV040C,
  1077. .name = "Macronix MX29LV040C",
  1078. .uaddr = {
  1079. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1080. },
  1081. .DevSize = SIZE_512KiB,
  1082. .CmdSet = P_ID_AMD_STD,
  1083. .NumEraseRegions= 1,
  1084. .regions = {
  1085. ERASEINFO(0x10000,8),
  1086. }
  1087. }, {
  1088. .mfr_id = MANUFACTURER_MACRONIX,
  1089. .dev_id = MX29LV160T,
  1090. .name = "MXIC MX29LV160T",
  1091. .uaddr = {
  1092. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1093. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1094. },
  1095. .DevSize = SIZE_2MiB,
  1096. .CmdSet = P_ID_AMD_STD,
  1097. .NumEraseRegions= 4,
  1098. .regions = {
  1099. ERASEINFO(0x10000,31),
  1100. ERASEINFO(0x08000,1),
  1101. ERASEINFO(0x02000,2),
  1102. ERASEINFO(0x04000,1)
  1103. }
  1104. }, {
  1105. .mfr_id = MANUFACTURER_NEC,
  1106. .dev_id = UPD29F064115,
  1107. .name = "NEC uPD29F064115",
  1108. .uaddr = {
  1109. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1110. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1111. },
  1112. .DevSize = SIZE_8MiB,
  1113. .CmdSet = P_ID_AMD_STD,
  1114. .NumEraseRegions= 3,
  1115. .regions = {
  1116. ERASEINFO(0x2000,8),
  1117. ERASEINFO(0x10000,126),
  1118. ERASEINFO(0x2000,8),
  1119. }
  1120. }, {
  1121. .mfr_id = MANUFACTURER_MACRONIX,
  1122. .dev_id = MX29LV160B,
  1123. .name = "MXIC MX29LV160B",
  1124. .uaddr = {
  1125. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1126. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1127. },
  1128. .DevSize = SIZE_2MiB,
  1129. .CmdSet = P_ID_AMD_STD,
  1130. .NumEraseRegions= 4,
  1131. .regions = {
  1132. ERASEINFO(0x04000,1),
  1133. ERASEINFO(0x02000,2),
  1134. ERASEINFO(0x08000,1),
  1135. ERASEINFO(0x10000,31)
  1136. }
  1137. }, {
  1138. .mfr_id = MANUFACTURER_MACRONIX,
  1139. .dev_id = MX29F016,
  1140. .name = "Macronix MX29F016",
  1141. .uaddr = {
  1142. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1143. },
  1144. .DevSize = SIZE_2MiB,
  1145. .CmdSet = P_ID_AMD_STD,
  1146. .NumEraseRegions= 1,
  1147. .regions = {
  1148. ERASEINFO(0x10000,32),
  1149. }
  1150. }, {
  1151. .mfr_id = MANUFACTURER_MACRONIX,
  1152. .dev_id = MX29F004T,
  1153. .name = "Macronix MX29F004T",
  1154. .uaddr = {
  1155. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1156. },
  1157. .DevSize = SIZE_512KiB,
  1158. .CmdSet = P_ID_AMD_STD,
  1159. .NumEraseRegions= 4,
  1160. .regions = {
  1161. ERASEINFO(0x10000,7),
  1162. ERASEINFO(0x08000,1),
  1163. ERASEINFO(0x02000,2),
  1164. ERASEINFO(0x04000,1),
  1165. }
  1166. }, {
  1167. .mfr_id = MANUFACTURER_MACRONIX,
  1168. .dev_id = MX29F004B,
  1169. .name = "Macronix MX29F004B",
  1170. .uaddr = {
  1171. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1172. },
  1173. .DevSize = SIZE_512KiB,
  1174. .CmdSet = P_ID_AMD_STD,
  1175. .NumEraseRegions= 4,
  1176. .regions = {
  1177. ERASEINFO(0x04000,1),
  1178. ERASEINFO(0x02000,2),
  1179. ERASEINFO(0x08000,1),
  1180. ERASEINFO(0x10000,7),
  1181. }
  1182. }, {
  1183. .mfr_id = MANUFACTURER_MACRONIX,
  1184. .dev_id = MX29F002T,
  1185. .name = "Macronix MX29F002T",
  1186. .uaddr = {
  1187. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1188. },
  1189. .DevSize = SIZE_256KiB,
  1190. .CmdSet = P_ID_AMD_STD,
  1191. .NumEraseRegions= 4,
  1192. .regions = {
  1193. ERASEINFO(0x10000,3),
  1194. ERASEINFO(0x08000,1),
  1195. ERASEINFO(0x02000,2),
  1196. ERASEINFO(0x04000,1),
  1197. }
  1198. }, {
  1199. .mfr_id = MANUFACTURER_PMC,
  1200. .dev_id = PM49FL002,
  1201. .name = "PMC Pm49FL002",
  1202. .uaddr = {
  1203. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1204. },
  1205. .DevSize = SIZE_256KiB,
  1206. .CmdSet = P_ID_AMD_STD,
  1207. .NumEraseRegions= 1,
  1208. .regions = {
  1209. ERASEINFO( 0x01000, 64 )
  1210. }
  1211. }, {
  1212. .mfr_id = MANUFACTURER_PMC,
  1213. .dev_id = PM49FL004,
  1214. .name = "PMC Pm49FL004",
  1215. .uaddr = {
  1216. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1217. },
  1218. .DevSize = SIZE_512KiB,
  1219. .CmdSet = P_ID_AMD_STD,
  1220. .NumEraseRegions= 1,
  1221. .regions = {
  1222. ERASEINFO( 0x01000, 128 )
  1223. }
  1224. }, {
  1225. .mfr_id = MANUFACTURER_PMC,
  1226. .dev_id = PM49FL008,
  1227. .name = "PMC Pm49FL008",
  1228. .uaddr = {
  1229. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1230. },
  1231. .DevSize = SIZE_1MiB,
  1232. .CmdSet = P_ID_AMD_STD,
  1233. .NumEraseRegions= 1,
  1234. .regions = {
  1235. ERASEINFO( 0x01000, 256 )
  1236. }
  1237. }, {
  1238. .mfr_id = MANUFACTURER_SHARP,
  1239. .dev_id = LH28F640BF,
  1240. .name = "LH28F640BF",
  1241. .uaddr = {
  1242. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1243. },
  1244. .DevSize = SIZE_4MiB,
  1245. .CmdSet = P_ID_INTEL_STD,
  1246. .NumEraseRegions= 1,
  1247. .regions = {
  1248. ERASEINFO(0x40000,16),
  1249. }
  1250. }, {
  1251. .mfr_id = MANUFACTURER_SST,
  1252. .dev_id = SST39LF512,
  1253. .name = "SST 39LF512",
  1254. .uaddr = {
  1255. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1256. },
  1257. .DevSize = SIZE_64KiB,
  1258. .CmdSet = P_ID_AMD_STD,
  1259. .NumEraseRegions= 1,
  1260. .regions = {
  1261. ERASEINFO(0x01000,16),
  1262. }
  1263. }, {
  1264. .mfr_id = MANUFACTURER_SST,
  1265. .dev_id = SST39LF010,
  1266. .name = "SST 39LF010",
  1267. .uaddr = {
  1268. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1269. },
  1270. .DevSize = SIZE_128KiB,
  1271. .CmdSet = P_ID_AMD_STD,
  1272. .NumEraseRegions= 1,
  1273. .regions = {
  1274. ERASEINFO(0x01000,32),
  1275. }
  1276. }, {
  1277. .mfr_id = MANUFACTURER_SST,
  1278. .dev_id = SST29EE020,
  1279. .name = "SST 29EE020",
  1280. .uaddr = {
  1281. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1282. },
  1283. .DevSize = SIZE_256KiB,
  1284. .CmdSet = P_ID_SST_PAGE,
  1285. .NumEraseRegions= 1,
  1286. .regions = {ERASEINFO(0x01000,64),
  1287. }
  1288. }, {
  1289. .mfr_id = MANUFACTURER_SST,
  1290. .dev_id = SST29LE020,
  1291. .name = "SST 29LE020",
  1292. .uaddr = {
  1293. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1294. },
  1295. .DevSize = SIZE_256KiB,
  1296. .CmdSet = P_ID_SST_PAGE,
  1297. .NumEraseRegions= 1,
  1298. .regions = {ERASEINFO(0x01000,64),
  1299. }
  1300. }, {
  1301. .mfr_id = MANUFACTURER_SST,
  1302. .dev_id = SST39LF020,
  1303. .name = "SST 39LF020",
  1304. .uaddr = {
  1305. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1306. },
  1307. .DevSize = SIZE_256KiB,
  1308. .CmdSet = P_ID_AMD_STD,
  1309. .NumEraseRegions= 1,
  1310. .regions = {
  1311. ERASEINFO(0x01000,64),
  1312. }
  1313. }, {
  1314. .mfr_id = MANUFACTURER_SST,
  1315. .dev_id = SST39LF040,
  1316. .name = "SST 39LF040",
  1317. .uaddr = {
  1318. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1319. },
  1320. .DevSize = SIZE_512KiB,
  1321. .CmdSet = P_ID_AMD_STD,
  1322. .NumEraseRegions= 1,
  1323. .regions = {
  1324. ERASEINFO(0x01000,128),
  1325. }
  1326. }, {
  1327. .mfr_id = MANUFACTURER_SST,
  1328. .dev_id = SST39SF010A,
  1329. .name = "SST 39SF010A",
  1330. .uaddr = {
  1331. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1332. },
  1333. .DevSize = SIZE_128KiB,
  1334. .CmdSet = P_ID_AMD_STD,
  1335. .NumEraseRegions= 1,
  1336. .regions = {
  1337. ERASEINFO(0x01000,32),
  1338. }
  1339. }, {
  1340. .mfr_id = MANUFACTURER_SST,
  1341. .dev_id = SST39SF020A,
  1342. .name = "SST 39SF020A",
  1343. .uaddr = {
  1344. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1345. },
  1346. .DevSize = SIZE_256KiB,
  1347. .CmdSet = P_ID_AMD_STD,
  1348. .NumEraseRegions= 1,
  1349. .regions = {
  1350. ERASEINFO(0x01000,64),
  1351. }
  1352. }, {
  1353. .mfr_id = MANUFACTURER_SST,
  1354. .dev_id = SST49LF004B,
  1355. .name = "SST 49LF004B",
  1356. .uaddr = {
  1357. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1358. },
  1359. .DevSize = SIZE_512KiB,
  1360. .CmdSet = P_ID_AMD_STD,
  1361. .NumEraseRegions= 1,
  1362. .regions = {
  1363. ERASEINFO(0x01000,128),
  1364. }
  1365. }, {
  1366. .mfr_id = MANUFACTURER_SST,
  1367. .dev_id = SST49LF008A,
  1368. .name = "SST 49LF008A",
  1369. .uaddr = {
  1370. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1371. },
  1372. .DevSize = SIZE_1MiB,
  1373. .CmdSet = P_ID_AMD_STD,
  1374. .NumEraseRegions= 1,
  1375. .regions = {
  1376. ERASEINFO(0x01000,256),
  1377. }
  1378. }, {
  1379. .mfr_id = MANUFACTURER_SST,
  1380. .dev_id = SST49LF030A,
  1381. .name = "SST 49LF030A",
  1382. .uaddr = {
  1383. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1384. },
  1385. .DevSize = SIZE_512KiB,
  1386. .CmdSet = P_ID_AMD_STD,
  1387. .NumEraseRegions= 1,
  1388. .regions = {
  1389. ERASEINFO(0x01000,96),
  1390. }
  1391. }, {
  1392. .mfr_id = MANUFACTURER_SST,
  1393. .dev_id = SST49LF040A,
  1394. .name = "SST 49LF040A",
  1395. .uaddr = {
  1396. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1397. },
  1398. .DevSize = SIZE_512KiB,
  1399. .CmdSet = P_ID_AMD_STD,
  1400. .NumEraseRegions= 1,
  1401. .regions = {
  1402. ERASEINFO(0x01000,128),
  1403. }
  1404. }, {
  1405. .mfr_id = MANUFACTURER_SST,
  1406. .dev_id = SST49LF080A,
  1407. .name = "SST 49LF080A",
  1408. .uaddr = {
  1409. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1410. },
  1411. .DevSize = SIZE_1MiB,
  1412. .CmdSet = P_ID_AMD_STD,
  1413. .NumEraseRegions= 1,
  1414. .regions = {
  1415. ERASEINFO(0x01000,256),
  1416. }
  1417. }, {
  1418. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1419. .dev_id = SST39LF160,
  1420. .name = "SST 39LF160",
  1421. .uaddr = {
  1422. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1423. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1424. },
  1425. .DevSize = SIZE_2MiB,
  1426. .CmdSet = P_ID_AMD_STD,
  1427. .NumEraseRegions= 2,
  1428. .regions = {
  1429. ERASEINFO(0x1000,256),
  1430. ERASEINFO(0x1000,256)
  1431. }
  1432. }, {
  1433. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1434. .dev_id = SST39VF1601,
  1435. .name = "SST 39VF1601",
  1436. .uaddr = {
  1437. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1438. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1439. },
  1440. .DevSize = SIZE_2MiB,
  1441. .CmdSet = P_ID_AMD_STD,
  1442. .NumEraseRegions= 2,
  1443. .regions = {
  1444. ERASEINFO(0x1000,256),
  1445. ERASEINFO(0x1000,256)
  1446. }
  1447. }, {
  1448. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1449. .dev_id = M29W800DT,
  1450. .name = "ST M29W800DT",
  1451. .uaddr = {
  1452. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1453. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1454. },
  1455. .DevSize = SIZE_1MiB,
  1456. .CmdSet = P_ID_AMD_STD,
  1457. .NumEraseRegions= 4,
  1458. .regions = {
  1459. ERASEINFO(0x10000,15),
  1460. ERASEINFO(0x08000,1),
  1461. ERASEINFO(0x02000,2),
  1462. ERASEINFO(0x04000,1)
  1463. }
  1464. }, {
  1465. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1466. .dev_id = M29W800DB,
  1467. .name = "ST M29W800DB",
  1468. .uaddr = {
  1469. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1470. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1471. },
  1472. .DevSize = SIZE_1MiB,
  1473. .CmdSet = P_ID_AMD_STD,
  1474. .NumEraseRegions= 4,
  1475. .regions = {
  1476. ERASEINFO(0x04000,1),
  1477. ERASEINFO(0x02000,2),
  1478. ERASEINFO(0x08000,1),
  1479. ERASEINFO(0x10000,15)
  1480. }
  1481. }, {
  1482. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1483. .dev_id = M29W160DT,
  1484. .name = "ST M29W160DT",
  1485. .uaddr = {
  1486. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1487. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1488. },
  1489. .DevSize = SIZE_2MiB,
  1490. .CmdSet = P_ID_AMD_STD,
  1491. .NumEraseRegions= 4,
  1492. .regions = {
  1493. ERASEINFO(0x10000,31),
  1494. ERASEINFO(0x08000,1),
  1495. ERASEINFO(0x02000,2),
  1496. ERASEINFO(0x04000,1)
  1497. }
  1498. }, {
  1499. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1500. .dev_id = M29W160DB,
  1501. .name = "ST M29W160DB",
  1502. .uaddr = {
  1503. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1504. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1505. },
  1506. .DevSize = SIZE_2MiB,
  1507. .CmdSet = P_ID_AMD_STD,
  1508. .NumEraseRegions= 4,
  1509. .regions = {
  1510. ERASEINFO(0x04000,1),
  1511. ERASEINFO(0x02000,2),
  1512. ERASEINFO(0x08000,1),
  1513. ERASEINFO(0x10000,31)
  1514. }
  1515. }, {
  1516. .mfr_id = MANUFACTURER_ST,
  1517. .dev_id = M29W040B,
  1518. .name = "ST M29W040B",
  1519. .uaddr = {
  1520. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1521. },
  1522. .DevSize = SIZE_512KiB,
  1523. .CmdSet = P_ID_AMD_STD,
  1524. .NumEraseRegions= 1,
  1525. .regions = {
  1526. ERASEINFO(0x10000,8),
  1527. }
  1528. }, {
  1529. .mfr_id = MANUFACTURER_ST,
  1530. .dev_id = M50FW040,
  1531. .name = "ST M50FW040",
  1532. .uaddr = {
  1533. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1534. },
  1535. .DevSize = SIZE_512KiB,
  1536. .CmdSet = P_ID_INTEL_EXT,
  1537. .NumEraseRegions= 1,
  1538. .regions = {
  1539. ERASEINFO(0x10000,8),
  1540. }
  1541. }, {
  1542. .mfr_id = MANUFACTURER_ST,
  1543. .dev_id = M50FW080,
  1544. .name = "ST M50FW080",
  1545. .uaddr = {
  1546. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1547. },
  1548. .DevSize = SIZE_1MiB,
  1549. .CmdSet = P_ID_INTEL_EXT,
  1550. .NumEraseRegions= 1,
  1551. .regions = {
  1552. ERASEINFO(0x10000,16),
  1553. }
  1554. }, {
  1555. .mfr_id = MANUFACTURER_ST,
  1556. .dev_id = M50FW016,
  1557. .name = "ST M50FW016",
  1558. .uaddr = {
  1559. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1560. },
  1561. .DevSize = SIZE_2MiB,
  1562. .CmdSet = P_ID_INTEL_EXT,
  1563. .NumEraseRegions= 1,
  1564. .regions = {
  1565. ERASEINFO(0x10000,32),
  1566. }
  1567. }, {
  1568. .mfr_id = MANUFACTURER_ST,
  1569. .dev_id = M50LPW080,
  1570. .name = "ST M50LPW080",
  1571. .uaddr = {
  1572. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1573. },
  1574. .DevSize = SIZE_1MiB,
  1575. .CmdSet = P_ID_INTEL_EXT,
  1576. .NumEraseRegions= 1,
  1577. .regions = {
  1578. ERASEINFO(0x10000,16),
  1579. }
  1580. }, {
  1581. .mfr_id = MANUFACTURER_TOSHIBA,
  1582. .dev_id = TC58FVT160,
  1583. .name = "Toshiba TC58FVT160",
  1584. .uaddr = {
  1585. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1586. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1587. },
  1588. .DevSize = SIZE_2MiB,
  1589. .CmdSet = P_ID_AMD_STD,
  1590. .NumEraseRegions= 4,
  1591. .regions = {
  1592. ERASEINFO(0x10000,31),
  1593. ERASEINFO(0x08000,1),
  1594. ERASEINFO(0x02000,2),
  1595. ERASEINFO(0x04000,1)
  1596. }
  1597. }, {
  1598. .mfr_id = MANUFACTURER_TOSHIBA,
  1599. .dev_id = TC58FVB160,
  1600. .name = "Toshiba TC58FVB160",
  1601. .uaddr = {
  1602. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1603. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1604. },
  1605. .DevSize = SIZE_2MiB,
  1606. .CmdSet = P_ID_AMD_STD,
  1607. .NumEraseRegions= 4,
  1608. .regions = {
  1609. ERASEINFO(0x04000,1),
  1610. ERASEINFO(0x02000,2),
  1611. ERASEINFO(0x08000,1),
  1612. ERASEINFO(0x10000,31)
  1613. }
  1614. }, {
  1615. .mfr_id = MANUFACTURER_TOSHIBA,
  1616. .dev_id = TC58FVB321,
  1617. .name = "Toshiba TC58FVB321",
  1618. .uaddr = {
  1619. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1620. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1621. },
  1622. .DevSize = SIZE_4MiB,
  1623. .CmdSet = P_ID_AMD_STD,
  1624. .NumEraseRegions= 2,
  1625. .regions = {
  1626. ERASEINFO(0x02000,8),
  1627. ERASEINFO(0x10000,63)
  1628. }
  1629. }, {
  1630. .mfr_id = MANUFACTURER_TOSHIBA,
  1631. .dev_id = TC58FVT321,
  1632. .name = "Toshiba TC58FVT321",
  1633. .uaddr = {
  1634. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1635. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1636. },
  1637. .DevSize = SIZE_4MiB,
  1638. .CmdSet = P_ID_AMD_STD,
  1639. .NumEraseRegions= 2,
  1640. .regions = {
  1641. ERASEINFO(0x10000,63),
  1642. ERASEINFO(0x02000,8)
  1643. }
  1644. }, {
  1645. .mfr_id = MANUFACTURER_TOSHIBA,
  1646. .dev_id = TC58FVB641,
  1647. .name = "Toshiba TC58FVB641",
  1648. .uaddr = {
  1649. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1650. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1651. },
  1652. .DevSize = SIZE_8MiB,
  1653. .CmdSet = P_ID_AMD_STD,
  1654. .NumEraseRegions= 2,
  1655. .regions = {
  1656. ERASEINFO(0x02000,8),
  1657. ERASEINFO(0x10000,127)
  1658. }
  1659. }, {
  1660. .mfr_id = MANUFACTURER_TOSHIBA,
  1661. .dev_id = TC58FVT641,
  1662. .name = "Toshiba TC58FVT641",
  1663. .uaddr = {
  1664. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1665. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1666. },
  1667. .DevSize = SIZE_8MiB,
  1668. .CmdSet = P_ID_AMD_STD,
  1669. .NumEraseRegions= 2,
  1670. .regions = {
  1671. ERASEINFO(0x10000,127),
  1672. ERASEINFO(0x02000,8)
  1673. }
  1674. }, {
  1675. .mfr_id = MANUFACTURER_WINBOND,
  1676. .dev_id = W49V002A,
  1677. .name = "Winbond W49V002A",
  1678. .uaddr = {
  1679. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1680. },
  1681. .DevSize = SIZE_256KiB,
  1682. .CmdSet = P_ID_AMD_STD,
  1683. .NumEraseRegions= 4,
  1684. .regions = {
  1685. ERASEINFO(0x10000, 3),
  1686. ERASEINFO(0x08000, 1),
  1687. ERASEINFO(0x02000, 2),
  1688. ERASEINFO(0x04000, 1),
  1689. }
  1690. }
  1691. };
  1692. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index);
  1693. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1694. unsigned long *chip_map, struct cfi_private *cfi);
  1695. static struct mtd_info *jedec_probe(struct map_info *map);
  1696. static inline u32 jedec_read_mfr(struct map_info *map, __u32 base,
  1697. struct cfi_private *cfi)
  1698. {
  1699. map_word result;
  1700. unsigned long mask;
  1701. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1702. mask = (1 << (cfi->device_type * 8)) -1;
  1703. result = map_read(map, base + ofs);
  1704. return result.x[0] & mask;
  1705. }
  1706. static inline u32 jedec_read_id(struct map_info *map, __u32 base,
  1707. struct cfi_private *cfi)
  1708. {
  1709. map_word result;
  1710. unsigned long mask;
  1711. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1712. mask = (1 << (cfi->device_type * 8)) -1;
  1713. result = map_read(map, base + ofs);
  1714. return result.x[0] & mask;
  1715. }
  1716. static inline void jedec_reset(u32 base, struct map_info *map,
  1717. struct cfi_private *cfi)
  1718. {
  1719. /* Reset */
  1720. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1721. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1722. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1723. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1724. * as they will ignore the writes and dont care what address
  1725. * the F0 is written to */
  1726. if(cfi->addr_unlock1) {
  1727. DEBUG( MTD_DEBUG_LEVEL3,
  1728. "reset unlock called %x %x \n",
  1729. cfi->addr_unlock1,cfi->addr_unlock2);
  1730. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1731. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1732. }
  1733. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1734. /* Some misdesigned intel chips do not respond for 0xF0 for a reset,
  1735. * so ensure we're in read mode. Send both the Intel and the AMD command
  1736. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1737. * this should be safe.
  1738. */
  1739. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1740. /* FIXME - should have reset delay before continuing */
  1741. }
  1742. static inline __u8 finfo_uaddr(const struct amd_flash_info *finfo, int device_type)
  1743. {
  1744. int uaddr_idx;
  1745. __u8 uaddr = MTD_UADDR_NOT_SUPPORTED;
  1746. switch ( device_type ) {
  1747. case CFI_DEVICETYPE_X8: uaddr_idx = 0; break;
  1748. case CFI_DEVICETYPE_X16: uaddr_idx = 1; break;
  1749. case CFI_DEVICETYPE_X32: uaddr_idx = 2; break;
  1750. default:
  1751. printk(KERN_NOTICE "MTD: %s(): unknown device_type %d\n",
  1752. __func__, device_type);
  1753. goto uaddr_done;
  1754. }
  1755. uaddr = finfo->uaddr[uaddr_idx];
  1756. if (uaddr != MTD_UADDR_NOT_SUPPORTED ) {
  1757. /* ASSERT("The unlock addresses for non-8-bit mode
  1758. are bollocks. We don't really need an array."); */
  1759. uaddr = finfo->uaddr[0];
  1760. }
  1761. uaddr_done:
  1762. return uaddr;
  1763. }
  1764. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1765. {
  1766. int i,num_erase_regions;
  1767. __u8 uaddr;
  1768. printk("Found: %s\n",jedec_table[index].name);
  1769. num_erase_regions = jedec_table[index].NumEraseRegions;
  1770. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1771. if (!p_cfi->cfiq) {
  1772. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1773. return 0;
  1774. }
  1775. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1776. p_cfi->cfiq->P_ID = jedec_table[index].CmdSet;
  1777. p_cfi->cfiq->NumEraseRegions = jedec_table[index].NumEraseRegions;
  1778. p_cfi->cfiq->DevSize = jedec_table[index].DevSize;
  1779. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1780. for (i=0; i<num_erase_regions; i++){
  1781. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1782. }
  1783. p_cfi->cmdset_priv = NULL;
  1784. /* This may be redundant for some cases, but it doesn't hurt */
  1785. p_cfi->mfr = jedec_table[index].mfr_id;
  1786. p_cfi->id = jedec_table[index].dev_id;
  1787. uaddr = finfo_uaddr(&jedec_table[index], p_cfi->device_type);
  1788. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1789. kfree( p_cfi->cfiq );
  1790. return 0;
  1791. }
  1792. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1;
  1793. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2;
  1794. return 1; /* ok */
  1795. }
  1796. /*
  1797. * There is a BIG problem properly ID'ing the JEDEC devic and guaranteeing
  1798. * the mapped address, unlock addresses, and proper chip ID. This function
  1799. * attempts to minimize errors. It is doubtfull that this probe will ever
  1800. * be perfect - consequently there should be some module parameters that
  1801. * could be manually specified to force the chip info.
  1802. */
  1803. static inline int jedec_match( __u32 base,
  1804. struct map_info *map,
  1805. struct cfi_private *cfi,
  1806. const struct amd_flash_info *finfo )
  1807. {
  1808. int rc = 0; /* failure until all tests pass */
  1809. u32 mfr, id;
  1810. __u8 uaddr;
  1811. /*
  1812. * The IDs must match. For X16 and X32 devices operating in
  1813. * a lower width ( X8 or X16 ), the device ID's are usually just
  1814. * the lower byte(s) of the larger device ID for wider mode. If
  1815. * a part is found that doesn't fit this assumption (device id for
  1816. * smaller width mode is completely unrealated to full-width mode)
  1817. * then the jedec_table[] will have to be augmented with the IDs
  1818. * for different widths.
  1819. */
  1820. switch (cfi->device_type) {
  1821. case CFI_DEVICETYPE_X8:
  1822. mfr = (__u8)finfo->mfr_id;
  1823. id = (__u8)finfo->dev_id;
  1824. /* bjd: it seems that if we do this, we can end up
  1825. * detecting 16bit flashes as an 8bit device, even though
  1826. * there aren't.
  1827. */
  1828. if (finfo->dev_id > 0xff) {
  1829. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1830. __func__);
  1831. goto match_done;
  1832. }
  1833. break;
  1834. case CFI_DEVICETYPE_X16:
  1835. mfr = (__u16)finfo->mfr_id;
  1836. id = (__u16)finfo->dev_id;
  1837. break;
  1838. case CFI_DEVICETYPE_X32:
  1839. mfr = (__u16)finfo->mfr_id;
  1840. id = (__u32)finfo->dev_id;
  1841. break;
  1842. default:
  1843. printk(KERN_WARNING
  1844. "MTD %s(): Unsupported device type %d\n",
  1845. __func__, cfi->device_type);
  1846. goto match_done;
  1847. }
  1848. if ( cfi->mfr != mfr || cfi->id != id ) {
  1849. goto match_done;
  1850. }
  1851. /* the part size must fit in the memory window */
  1852. DEBUG( MTD_DEBUG_LEVEL3,
  1853. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1854. __func__, base, 1 << finfo->DevSize, base + (1 << finfo->DevSize) );
  1855. if ( base + cfi_interleave(cfi) * ( 1 << finfo->DevSize ) > map->size ) {
  1856. DEBUG( MTD_DEBUG_LEVEL3,
  1857. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1858. __func__, finfo->mfr_id, finfo->dev_id,
  1859. 1 << finfo->DevSize );
  1860. goto match_done;
  1861. }
  1862. uaddr = finfo_uaddr(finfo, cfi->device_type);
  1863. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1864. goto match_done;
  1865. }
  1866. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1867. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1868. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1869. && ( unlock_addrs[uaddr].addr1 != cfi->addr_unlock1 ||
  1870. unlock_addrs[uaddr].addr2 != cfi->addr_unlock2 ) ) {
  1871. DEBUG( MTD_DEBUG_LEVEL3,
  1872. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1873. __func__,
  1874. unlock_addrs[uaddr].addr1,
  1875. unlock_addrs[uaddr].addr2);
  1876. goto match_done;
  1877. }
  1878. /*
  1879. * Make sure the ID's dissappear when the device is taken out of
  1880. * ID mode. The only time this should fail when it should succeed
  1881. * is when the ID's are written as data to the same
  1882. * addresses. For this rare and unfortunate case the chip
  1883. * cannot be probed correctly.
  1884. * FIXME - write a driver that takes all of the chip info as
  1885. * module parameters, doesn't probe but forces a load.
  1886. */
  1887. DEBUG( MTD_DEBUG_LEVEL3,
  1888. "MTD %s(): check ID's disappear when not in ID mode\n",
  1889. __func__ );
  1890. jedec_reset( base, map, cfi );
  1891. mfr = jedec_read_mfr( map, base, cfi );
  1892. id = jedec_read_id( map, base, cfi );
  1893. if ( mfr == cfi->mfr && id == cfi->id ) {
  1894. DEBUG( MTD_DEBUG_LEVEL3,
  1895. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1896. "You might need to manually specify JEDEC parameters.\n",
  1897. __func__, cfi->mfr, cfi->id );
  1898. goto match_done;
  1899. }
  1900. /* all tests passed - mark as success */
  1901. rc = 1;
  1902. /*
  1903. * Put the device back in ID mode - only need to do this if we
  1904. * were truly frobbing a real device.
  1905. */
  1906. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1907. if(cfi->addr_unlock1) {
  1908. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1909. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1910. }
  1911. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1912. /* FIXME - should have a delay before continuing */
  1913. match_done:
  1914. return rc;
  1915. }
  1916. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1917. unsigned long *chip_map, struct cfi_private *cfi)
  1918. {
  1919. int i;
  1920. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1921. u32 probe_offset1, probe_offset2;
  1922. retry:
  1923. if (!cfi->numchips) {
  1924. uaddr_idx++;
  1925. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1926. return 0;
  1927. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1;
  1928. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2;
  1929. }
  1930. /* Make certain we aren't probing past the end of map */
  1931. if (base >= map->size) {
  1932. printk(KERN_NOTICE
  1933. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1934. base, map->size -1);
  1935. return 0;
  1936. }
  1937. /* Ensure the unlock addresses we try stay inside the map */
  1938. probe_offset1 = cfi_build_cmd_addr(
  1939. cfi->addr_unlock1,
  1940. cfi_interleave(cfi),
  1941. cfi->device_type);
  1942. probe_offset2 = cfi_build_cmd_addr(
  1943. cfi->addr_unlock1,
  1944. cfi_interleave(cfi),
  1945. cfi->device_type);
  1946. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1947. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1948. {
  1949. goto retry;
  1950. }
  1951. /* Reset */
  1952. jedec_reset(base, map, cfi);
  1953. /* Autoselect Mode */
  1954. if(cfi->addr_unlock1) {
  1955. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1956. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1957. }
  1958. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1959. /* FIXME - should have a delay before continuing */
  1960. if (!cfi->numchips) {
  1961. /* This is the first time we're called. Set up the CFI
  1962. stuff accordingly and return */
  1963. cfi->mfr = jedec_read_mfr(map, base, cfi);
  1964. cfi->id = jedec_read_id(map, base, cfi);
  1965. DEBUG(MTD_DEBUG_LEVEL3,
  1966. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  1967. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  1968. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  1969. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  1970. DEBUG( MTD_DEBUG_LEVEL3,
  1971. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  1972. __func__, cfi->mfr, cfi->id,
  1973. cfi->addr_unlock1, cfi->addr_unlock2 );
  1974. if (!cfi_jedec_setup(cfi, i))
  1975. return 0;
  1976. goto ok_out;
  1977. }
  1978. }
  1979. goto retry;
  1980. } else {
  1981. __u16 mfr;
  1982. __u16 id;
  1983. /* Make sure it is a chip of the same manufacturer and id */
  1984. mfr = jedec_read_mfr(map, base, cfi);
  1985. id = jedec_read_id(map, base, cfi);
  1986. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  1987. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  1988. map->name, mfr, id, base);
  1989. jedec_reset(base, map, cfi);
  1990. return 0;
  1991. }
  1992. }
  1993. /* Check each previous chip locations to see if it's an alias */
  1994. for (i=0; i < (base >> cfi->chipshift); i++) {
  1995. unsigned long start;
  1996. if(!test_bit(i, chip_map)) {
  1997. continue; /* Skip location; no valid chip at this address */
  1998. }
  1999. start = i << cfi->chipshift;
  2000. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2001. jedec_read_id(map, start, cfi) == cfi->id) {
  2002. /* Eep. This chip also looks like it's in autoselect mode.
  2003. Is it an alias for the new one? */
  2004. jedec_reset(start, map, cfi);
  2005. /* If the device IDs go away, it's an alias */
  2006. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2007. jedec_read_id(map, base, cfi) != cfi->id) {
  2008. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2009. map->name, base, start);
  2010. return 0;
  2011. }
  2012. /* Yes, it's actually got the device IDs as data. Most
  2013. * unfortunate. Stick the new chip in read mode
  2014. * too and if it's the same, assume it's an alias. */
  2015. /* FIXME: Use other modes to do a proper check */
  2016. jedec_reset(base, map, cfi);
  2017. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2018. jedec_read_id(map, base, cfi) == cfi->id) {
  2019. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2020. map->name, base, start);
  2021. return 0;
  2022. }
  2023. }
  2024. }
  2025. /* OK, if we got to here, then none of the previous chips appear to
  2026. be aliases for the current one. */
  2027. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2028. cfi->numchips++;
  2029. ok_out:
  2030. /* Put it back into Read Mode */
  2031. jedec_reset(base, map, cfi);
  2032. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2033. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2034. map->bankwidth*8);
  2035. return 1;
  2036. }
  2037. static struct chip_probe jedec_chip_probe = {
  2038. .name = "JEDEC",
  2039. .probe_chip = jedec_probe_chip
  2040. };
  2041. static struct mtd_info *jedec_probe(struct map_info *map)
  2042. {
  2043. /*
  2044. * Just use the generic probe stuff to call our CFI-specific
  2045. * chip_probe routine in all the possible permutations, etc.
  2046. */
  2047. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2048. }
  2049. static struct mtd_chip_driver jedec_chipdrv = {
  2050. .probe = jedec_probe,
  2051. .name = "jedec_probe",
  2052. .module = THIS_MODULE
  2053. };
  2054. static int __init jedec_probe_init(void)
  2055. {
  2056. register_mtd_chip_driver(&jedec_chipdrv);
  2057. return 0;
  2058. }
  2059. static void __exit jedec_probe_exit(void)
  2060. {
  2061. unregister_mtd_chip_driver(&jedec_chipdrv);
  2062. }
  2063. module_init(jedec_probe_init);
  2064. module_exit(jedec_probe_exit);
  2065. MODULE_LICENSE("GPL");
  2066. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2067. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");