stv0297.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. Driver for STV0297 demodulator
  3. Copyright (C) 2004 Andrew de Quincey <adq_dvb@lidskialf.net>
  4. Copyright (C) 2003-2004 Dennis Noermann <dennis.noermann@noernet.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/string.h>
  21. #include <linux/delay.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/slab.h>
  24. #include "dvb_frontend.h"
  25. #include "stv0297.h"
  26. struct stv0297_state {
  27. struct i2c_adapter *i2c;
  28. struct dvb_frontend_ops ops;
  29. const struct stv0297_config *config;
  30. struct dvb_frontend frontend;
  31. unsigned long base_freq;
  32. };
  33. #if 1
  34. #define dprintk(x...) printk(x)
  35. #else
  36. #define dprintk(x...)
  37. #endif
  38. #define STV0297_CLOCK_KHZ 28900
  39. static int stv0297_writereg(struct stv0297_state *state, u8 reg, u8 data)
  40. {
  41. int ret;
  42. u8 buf[] = { reg, data };
  43. struct i2c_msg msg = {.addr = state->config->demod_address,.flags = 0,.buf = buf,.len = 2 };
  44. ret = i2c_transfer(state->i2c, &msg, 1);
  45. if (ret != 1)
  46. dprintk("%s: writereg error (reg == 0x%02x, val == 0x%02x, "
  47. "ret == %i)\n", __FUNCTION__, reg, data, ret);
  48. return (ret != 1) ? -1 : 0;
  49. }
  50. static int stv0297_readreg(struct stv0297_state *state, u8 reg)
  51. {
  52. int ret;
  53. u8 b0[] = { reg };
  54. u8 b1[] = { 0 };
  55. struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf = b0,.len =
  56. 1},
  57. {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b1,.len = 1}
  58. };
  59. // this device needs a STOP between the register and data
  60. if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
  61. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg, ret);
  62. return -1;
  63. }
  64. if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
  65. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg, ret);
  66. return -1;
  67. }
  68. return b1[0];
  69. }
  70. static int stv0297_writereg_mask(struct stv0297_state *state, u8 reg, u8 mask, u8 data)
  71. {
  72. int val;
  73. val = stv0297_readreg(state, reg);
  74. val &= ~mask;
  75. val |= (data & mask);
  76. stv0297_writereg(state, reg, val);
  77. return 0;
  78. }
  79. static int stv0297_readregs(struct stv0297_state *state, u8 reg1, u8 * b, u8 len)
  80. {
  81. int ret;
  82. struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf =
  83. &reg1,.len = 1},
  84. {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b,.len = len}
  85. };
  86. // this device needs a STOP between the register and data
  87. if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
  88. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg1, ret);
  89. return -1;
  90. }
  91. if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
  92. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg1, ret);
  93. return -1;
  94. }
  95. return 0;
  96. }
  97. static u32 stv0297_get_symbolrate(struct stv0297_state *state)
  98. {
  99. u64 tmp;
  100. tmp = stv0297_readreg(state, 0x55);
  101. tmp |= stv0297_readreg(state, 0x56) << 8;
  102. tmp |= stv0297_readreg(state, 0x57) << 16;
  103. tmp |= stv0297_readreg(state, 0x58) << 24;
  104. tmp *= STV0297_CLOCK_KHZ;
  105. tmp >>= 32;
  106. return (u32) tmp;
  107. }
  108. static void stv0297_set_symbolrate(struct stv0297_state *state, u32 srate)
  109. {
  110. long tmp;
  111. tmp = 131072L * srate; /* 131072 = 2^17 */
  112. tmp = tmp / (STV0297_CLOCK_KHZ / 4); /* 1/4 = 2^-2 */
  113. tmp = tmp * 8192L; /* 8192 = 2^13 */
  114. stv0297_writereg(state, 0x55, (unsigned char) (tmp & 0xFF));
  115. stv0297_writereg(state, 0x56, (unsigned char) (tmp >> 8));
  116. stv0297_writereg(state, 0x57, (unsigned char) (tmp >> 16));
  117. stv0297_writereg(state, 0x58, (unsigned char) (tmp >> 24));
  118. }
  119. static void stv0297_set_sweeprate(struct stv0297_state *state, short fshift, long symrate)
  120. {
  121. long tmp;
  122. tmp = (long) fshift *262144L; /* 262144 = 2*18 */
  123. tmp /= symrate;
  124. tmp *= 1024; /* 1024 = 2*10 */
  125. // adjust
  126. if (tmp >= 0) {
  127. tmp += 500000;
  128. } else {
  129. tmp -= 500000;
  130. }
  131. tmp /= 1000000;
  132. stv0297_writereg(state, 0x60, tmp & 0xFF);
  133. stv0297_writereg_mask(state, 0x69, 0xF0, (tmp >> 4) & 0xf0);
  134. }
  135. static void stv0297_set_carrieroffset(struct stv0297_state *state, long offset)
  136. {
  137. long tmp;
  138. /* symrate is hardcoded to 10000 */
  139. tmp = offset * 26844L; /* (2**28)/10000 */
  140. if (tmp < 0)
  141. tmp += 0x10000000;
  142. tmp &= 0x0FFFFFFF;
  143. stv0297_writereg(state, 0x66, (unsigned char) (tmp & 0xFF));
  144. stv0297_writereg(state, 0x67, (unsigned char) (tmp >> 8));
  145. stv0297_writereg(state, 0x68, (unsigned char) (tmp >> 16));
  146. stv0297_writereg_mask(state, 0x69, 0x0F, (tmp >> 24) & 0x0f);
  147. }
  148. /*
  149. static long stv0297_get_carrieroffset(struct stv0297_state *state)
  150. {
  151. s64 tmp;
  152. stv0297_writereg(state, 0x6B, 0x00);
  153. tmp = stv0297_readreg(state, 0x66);
  154. tmp |= (stv0297_readreg(state, 0x67) << 8);
  155. tmp |= (stv0297_readreg(state, 0x68) << 16);
  156. tmp |= (stv0297_readreg(state, 0x69) & 0x0F) << 24;
  157. tmp *= stv0297_get_symbolrate(state);
  158. tmp >>= 28;
  159. return (s32) tmp;
  160. }
  161. */
  162. static void stv0297_set_initialdemodfreq(struct stv0297_state *state, long freq)
  163. {
  164. s32 tmp;
  165. if (freq > 10000)
  166. freq -= STV0297_CLOCK_KHZ;
  167. tmp = (STV0297_CLOCK_KHZ * 1000) / (1 << 16);
  168. tmp = (freq * 1000) / tmp;
  169. if (tmp > 0xffff)
  170. tmp = 0xffff;
  171. stv0297_writereg_mask(state, 0x25, 0x80, 0x80);
  172. stv0297_writereg(state, 0x21, tmp >> 8);
  173. stv0297_writereg(state, 0x20, tmp);
  174. }
  175. static int stv0297_set_qam(struct stv0297_state *state, fe_modulation_t modulation)
  176. {
  177. int val = 0;
  178. switch (modulation) {
  179. case QAM_16:
  180. val = 0;
  181. break;
  182. case QAM_32:
  183. val = 1;
  184. break;
  185. case QAM_64:
  186. val = 4;
  187. break;
  188. case QAM_128:
  189. val = 2;
  190. break;
  191. case QAM_256:
  192. val = 3;
  193. break;
  194. default:
  195. return -EINVAL;
  196. }
  197. stv0297_writereg_mask(state, 0x00, 0x70, val << 4);
  198. return 0;
  199. }
  200. static int stv0297_set_inversion(struct stv0297_state *state, fe_spectral_inversion_t inversion)
  201. {
  202. int val = 0;
  203. switch (inversion) {
  204. case INVERSION_OFF:
  205. val = 0;
  206. break;
  207. case INVERSION_ON:
  208. val = 1;
  209. break;
  210. default:
  211. return -EINVAL;
  212. }
  213. stv0297_writereg_mask(state, 0x83, 0x08, val << 3);
  214. return 0;
  215. }
  216. int stv0297_enable_plli2c(struct dvb_frontend *fe)
  217. {
  218. struct stv0297_state *state = fe->demodulator_priv;
  219. stv0297_writereg(state, 0x87, 0x78);
  220. stv0297_writereg(state, 0x86, 0xc8);
  221. return 0;
  222. }
  223. static int stv0297_init(struct dvb_frontend *fe)
  224. {
  225. struct stv0297_state *state = fe->demodulator_priv;
  226. int i;
  227. /* load init table */
  228. for (i=0; !(state->config->inittab[i] == 0xff && state->config->inittab[i+1] == 0xff); i+=2)
  229. stv0297_writereg(state, state->config->inittab[i], state->config->inittab[i+1]);
  230. msleep(200);
  231. if (state->config->pll_init)
  232. state->config->pll_init(fe);
  233. return 0;
  234. }
  235. static int stv0297_sleep(struct dvb_frontend *fe)
  236. {
  237. struct stv0297_state *state = fe->demodulator_priv;
  238. stv0297_writereg_mask(state, 0x80, 1, 1);
  239. return 0;
  240. }
  241. static int stv0297_read_status(struct dvb_frontend *fe, fe_status_t * status)
  242. {
  243. struct stv0297_state *state = fe->demodulator_priv;
  244. u8 sync = stv0297_readreg(state, 0xDF);
  245. *status = 0;
  246. if (sync & 0x80)
  247. *status |=
  248. FE_HAS_SYNC | FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_LOCK;
  249. return 0;
  250. }
  251. static int stv0297_read_ber(struct dvb_frontend *fe, u32 * ber)
  252. {
  253. struct stv0297_state *state = fe->demodulator_priv;
  254. u8 BER[3];
  255. stv0297_writereg(state, 0xA0, 0x80); // Start Counting bit errors for 4096 Bytes
  256. mdelay(25); // Hopefully got 4096 Bytes
  257. stv0297_readregs(state, 0xA0, BER, 3);
  258. mdelay(25);
  259. *ber = (BER[2] << 8 | BER[1]) / (8 * 4096);
  260. return 0;
  261. }
  262. static int stv0297_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
  263. {
  264. struct stv0297_state *state = fe->demodulator_priv;
  265. u8 STRENGTH[2];
  266. stv0297_readregs(state, 0x41, STRENGTH, 2);
  267. *strength = (STRENGTH[1] & 0x03) << 8 | STRENGTH[0];
  268. return 0;
  269. }
  270. static int stv0297_read_snr(struct dvb_frontend *fe, u16 * snr)
  271. {
  272. struct stv0297_state *state = fe->demodulator_priv;
  273. u8 SNR[2];
  274. stv0297_readregs(state, 0x07, SNR, 2);
  275. *snr = SNR[1] << 8 | SNR[0];
  276. return 0;
  277. }
  278. static int stv0297_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
  279. {
  280. struct stv0297_state *state = fe->demodulator_priv;
  281. *ucblocks = (stv0297_readreg(state, 0xD5) << 8)
  282. | stv0297_readreg(state, 0xD4);
  283. return 0;
  284. }
  285. static int stv0297_set_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *p)
  286. {
  287. struct stv0297_state *state = fe->demodulator_priv;
  288. int u_threshold;
  289. int initial_u;
  290. int blind_u;
  291. int delay;
  292. int sweeprate;
  293. int carrieroffset;
  294. unsigned long starttime;
  295. unsigned long timeout;
  296. fe_spectral_inversion_t inversion;
  297. switch (p->u.qam.modulation) {
  298. case QAM_16:
  299. case QAM_32:
  300. case QAM_64:
  301. delay = 100;
  302. sweeprate = 1500;
  303. break;
  304. case QAM_128:
  305. case QAM_256:
  306. delay = 200;
  307. sweeprate = 500;
  308. break;
  309. default:
  310. return -EINVAL;
  311. }
  312. // determine inversion dependant parameters
  313. inversion = p->inversion;
  314. if (state->config->invert)
  315. inversion = (inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
  316. carrieroffset = -330;
  317. switch (inversion) {
  318. case INVERSION_OFF:
  319. break;
  320. case INVERSION_ON:
  321. sweeprate = -sweeprate;
  322. carrieroffset = -carrieroffset;
  323. break;
  324. default:
  325. return -EINVAL;
  326. }
  327. stv0297_init(fe);
  328. state->config->pll_set(fe, p);
  329. /* clear software interrupts */
  330. stv0297_writereg(state, 0x82, 0x0);
  331. /* set initial demodulation frequency */
  332. stv0297_set_initialdemodfreq(state, 7250);
  333. /* setup AGC */
  334. stv0297_writereg_mask(state, 0x43, 0x10, 0x00);
  335. stv0297_writereg(state, 0x41, 0x00);
  336. stv0297_writereg_mask(state, 0x42, 0x03, 0x01);
  337. stv0297_writereg_mask(state, 0x36, 0x60, 0x00);
  338. stv0297_writereg_mask(state, 0x36, 0x18, 0x00);
  339. stv0297_writereg_mask(state, 0x71, 0x80, 0x80);
  340. stv0297_writereg(state, 0x72, 0x00);
  341. stv0297_writereg(state, 0x73, 0x00);
  342. stv0297_writereg_mask(state, 0x74, 0x0F, 0x00);
  343. stv0297_writereg_mask(state, 0x43, 0x08, 0x00);
  344. stv0297_writereg_mask(state, 0x71, 0x80, 0x00);
  345. /* setup STL */
  346. stv0297_writereg_mask(state, 0x5a, 0x20, 0x20);
  347. stv0297_writereg_mask(state, 0x5b, 0x02, 0x02);
  348. stv0297_writereg_mask(state, 0x5b, 0x02, 0x00);
  349. stv0297_writereg_mask(state, 0x5b, 0x01, 0x00);
  350. stv0297_writereg_mask(state, 0x5a, 0x40, 0x40);
  351. /* disable frequency sweep */
  352. stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
  353. /* reset deinterleaver */
  354. stv0297_writereg_mask(state, 0x81, 0x01, 0x01);
  355. stv0297_writereg_mask(state, 0x81, 0x01, 0x00);
  356. /* ??? */
  357. stv0297_writereg_mask(state, 0x83, 0x20, 0x20);
  358. stv0297_writereg_mask(state, 0x83, 0x20, 0x00);
  359. /* reset equaliser */
  360. u_threshold = stv0297_readreg(state, 0x00) & 0xf;
  361. initial_u = stv0297_readreg(state, 0x01) >> 4;
  362. blind_u = stv0297_readreg(state, 0x01) & 0xf;
  363. stv0297_writereg_mask(state, 0x84, 0x01, 0x01);
  364. stv0297_writereg_mask(state, 0x84, 0x01, 0x00);
  365. stv0297_writereg_mask(state, 0x00, 0x0f, u_threshold);
  366. stv0297_writereg_mask(state, 0x01, 0xf0, initial_u << 4);
  367. stv0297_writereg_mask(state, 0x01, 0x0f, blind_u);
  368. /* data comes from internal A/D */
  369. stv0297_writereg_mask(state, 0x87, 0x80, 0x00);
  370. /* clear phase registers */
  371. stv0297_writereg(state, 0x63, 0x00);
  372. stv0297_writereg(state, 0x64, 0x00);
  373. stv0297_writereg(state, 0x65, 0x00);
  374. stv0297_writereg(state, 0x66, 0x00);
  375. stv0297_writereg(state, 0x67, 0x00);
  376. stv0297_writereg(state, 0x68, 0x00);
  377. stv0297_writereg_mask(state, 0x69, 0x0f, 0x00);
  378. /* set parameters */
  379. stv0297_set_qam(state, p->u.qam.modulation);
  380. stv0297_set_symbolrate(state, p->u.qam.symbol_rate / 1000);
  381. stv0297_set_sweeprate(state, sweeprate, p->u.qam.symbol_rate / 1000);
  382. stv0297_set_carrieroffset(state, carrieroffset);
  383. stv0297_set_inversion(state, inversion);
  384. /* kick off lock */
  385. /* Disable corner detection for higher QAMs */
  386. if (p->u.qam.modulation == QAM_128 ||
  387. p->u.qam.modulation == QAM_256)
  388. stv0297_writereg_mask(state, 0x88, 0x08, 0x00);
  389. else
  390. stv0297_writereg_mask(state, 0x88, 0x08, 0x08);
  391. stv0297_writereg_mask(state, 0x5a, 0x20, 0x00);
  392. stv0297_writereg_mask(state, 0x6a, 0x01, 0x01);
  393. stv0297_writereg_mask(state, 0x43, 0x40, 0x40);
  394. stv0297_writereg_mask(state, 0x5b, 0x30, 0x00);
  395. stv0297_writereg_mask(state, 0x03, 0x0c, 0x0c);
  396. stv0297_writereg_mask(state, 0x03, 0x03, 0x03);
  397. stv0297_writereg_mask(state, 0x43, 0x10, 0x10);
  398. /* wait for WGAGC lock */
  399. starttime = jiffies;
  400. timeout = jiffies + msecs_to_jiffies(2000);
  401. while (time_before(jiffies, timeout)) {
  402. msleep(10);
  403. if (stv0297_readreg(state, 0x43) & 0x08)
  404. break;
  405. }
  406. if (time_after(jiffies, timeout)) {
  407. goto timeout;
  408. }
  409. msleep(20);
  410. /* wait for equaliser partial convergence */
  411. timeout = jiffies + msecs_to_jiffies(500);
  412. while (time_before(jiffies, timeout)) {
  413. msleep(10);
  414. if (stv0297_readreg(state, 0x82) & 0x04) {
  415. break;
  416. }
  417. }
  418. if (time_after(jiffies, timeout)) {
  419. goto timeout;
  420. }
  421. /* wait for equaliser full convergence */
  422. timeout = jiffies + msecs_to_jiffies(delay);
  423. while (time_before(jiffies, timeout)) {
  424. msleep(10);
  425. if (stv0297_readreg(state, 0x82) & 0x08) {
  426. break;
  427. }
  428. }
  429. if (time_after(jiffies, timeout)) {
  430. goto timeout;
  431. }
  432. /* disable sweep */
  433. stv0297_writereg_mask(state, 0x6a, 1, 0);
  434. stv0297_writereg_mask(state, 0x88, 8, 0);
  435. /* wait for main lock */
  436. timeout = jiffies + msecs_to_jiffies(20);
  437. while (time_before(jiffies, timeout)) {
  438. msleep(10);
  439. if (stv0297_readreg(state, 0xDF) & 0x80) {
  440. break;
  441. }
  442. }
  443. if (time_after(jiffies, timeout)) {
  444. goto timeout;
  445. }
  446. msleep(100);
  447. /* is it still locked after that delay? */
  448. if (!(stv0297_readreg(state, 0xDF) & 0x80)) {
  449. goto timeout;
  450. }
  451. /* success!! */
  452. stv0297_writereg_mask(state, 0x5a, 0x40, 0x00);
  453. state->base_freq = p->frequency;
  454. return 0;
  455. timeout:
  456. stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
  457. return 0;
  458. }
  459. static int stv0297_get_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *p)
  460. {
  461. struct stv0297_state *state = fe->demodulator_priv;
  462. int reg_00, reg_83;
  463. reg_00 = stv0297_readreg(state, 0x00);
  464. reg_83 = stv0297_readreg(state, 0x83);
  465. p->frequency = state->base_freq;
  466. p->inversion = (reg_83 & 0x08) ? INVERSION_ON : INVERSION_OFF;
  467. if (state->config->invert)
  468. p->inversion = (p->inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
  469. p->u.qam.symbol_rate = stv0297_get_symbolrate(state) * 1000;
  470. p->u.qam.fec_inner = FEC_NONE;
  471. switch ((reg_00 >> 4) & 0x7) {
  472. case 0:
  473. p->u.qam.modulation = QAM_16;
  474. break;
  475. case 1:
  476. p->u.qam.modulation = QAM_32;
  477. break;
  478. case 2:
  479. p->u.qam.modulation = QAM_128;
  480. break;
  481. case 3:
  482. p->u.qam.modulation = QAM_256;
  483. break;
  484. case 4:
  485. p->u.qam.modulation = QAM_64;
  486. break;
  487. }
  488. return 0;
  489. }
  490. static void stv0297_release(struct dvb_frontend *fe)
  491. {
  492. struct stv0297_state *state = fe->demodulator_priv;
  493. kfree(state);
  494. }
  495. static struct dvb_frontend_ops stv0297_ops;
  496. struct dvb_frontend *stv0297_attach(const struct stv0297_config *config,
  497. struct i2c_adapter *i2c)
  498. {
  499. struct stv0297_state *state = NULL;
  500. /* allocate memory for the internal state */
  501. state = kmalloc(sizeof(struct stv0297_state), GFP_KERNEL);
  502. if (state == NULL)
  503. goto error;
  504. /* setup the state */
  505. state->config = config;
  506. state->i2c = i2c;
  507. memcpy(&state->ops, &stv0297_ops, sizeof(struct dvb_frontend_ops));
  508. state->base_freq = 0;
  509. /* check if the demod is there */
  510. if ((stv0297_readreg(state, 0x80) & 0x70) != 0x20)
  511. goto error;
  512. /* create dvb_frontend */
  513. state->frontend.ops = &state->ops;
  514. state->frontend.demodulator_priv = state;
  515. return &state->frontend;
  516. error:
  517. kfree(state);
  518. return NULL;
  519. }
  520. static struct dvb_frontend_ops stv0297_ops = {
  521. .info = {
  522. .name = "ST STV0297 DVB-C",
  523. .type = FE_QAM,
  524. .frequency_min = 64000000,
  525. .frequency_max = 1300000000,
  526. .frequency_stepsize = 62500,
  527. .symbol_rate_min = 870000,
  528. .symbol_rate_max = 11700000,
  529. .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
  530. FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO},
  531. .release = stv0297_release,
  532. .init = stv0297_init,
  533. .sleep = stv0297_sleep,
  534. .set_frontend = stv0297_set_frontend,
  535. .get_frontend = stv0297_get_frontend,
  536. .read_status = stv0297_read_status,
  537. .read_ber = stv0297_read_ber,
  538. .read_signal_strength = stv0297_read_signal_strength,
  539. .read_snr = stv0297_read_snr,
  540. .read_ucblocks = stv0297_read_ucblocks,
  541. };
  542. MODULE_DESCRIPTION("ST STV0297 DVB-C Demodulator driver");
  543. MODULE_AUTHOR("Dennis Noermann and Andrew de Quincey");
  544. MODULE_LICENSE("GPL");
  545. EXPORT_SYMBOL(stv0297_attach);
  546. EXPORT_SYMBOL(stv0297_enable_plli2c);