sp887x.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609
  1. /*
  2. Driver for the Spase sp887x demodulator
  3. */
  4. /*
  5. * This driver needs external firmware. Please use the command
  6. * "<kerneldir>/Documentation/dvb/get_dvb_firmware sp887x" to
  7. * download/extract it, and then copy it to /usr/lib/hotplug/firmware
  8. * or /lib/firmware (depending on configuration of firmware hotplug).
  9. */
  10. #define SP887X_DEFAULT_FIRMWARE "dvb-fe-sp887x.fw"
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/device.h>
  15. #include <linux/firmware.h>
  16. #include <linux/string.h>
  17. #include <linux/slab.h>
  18. #include "dvb_frontend.h"
  19. #include "sp887x.h"
  20. struct sp887x_state {
  21. struct i2c_adapter* i2c;
  22. struct dvb_frontend_ops ops;
  23. const struct sp887x_config* config;
  24. struct dvb_frontend frontend;
  25. /* demodulator private data */
  26. u8 initialised:1;
  27. };
  28. static int debug;
  29. #define dprintk(args...) \
  30. do { \
  31. if (debug) printk(KERN_DEBUG "sp887x: " args); \
  32. } while (0)
  33. static int i2c_writebytes (struct sp887x_state* state, u8 *buf, u8 len)
  34. {
  35. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = len };
  36. int err;
  37. if ((err = i2c_transfer (state->i2c, &msg, 1)) != 1) {
  38. printk ("%s: i2c write error (addr %02x, err == %i)\n",
  39. __FUNCTION__, state->config->demod_address, err);
  40. return -EREMOTEIO;
  41. }
  42. return 0;
  43. }
  44. static int sp887x_writereg (struct sp887x_state* state, u16 reg, u16 data)
  45. {
  46. u8 b0 [] = { reg >> 8 , reg & 0xff, data >> 8, data & 0xff };
  47. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 4 };
  48. int ret;
  49. if ((ret = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  50. /**
  51. * in case of soft reset we ignore ACK errors...
  52. */
  53. if (!(reg == 0xf1a && data == 0x000 &&
  54. (ret == -EREMOTEIO || ret == -EFAULT)))
  55. {
  56. printk("%s: writereg error "
  57. "(reg %03x, data %03x, ret == %i)\n",
  58. __FUNCTION__, reg & 0xffff, data & 0xffff, ret);
  59. return ret;
  60. }
  61. }
  62. return 0;
  63. }
  64. static int sp887x_readreg (struct sp887x_state* state, u16 reg)
  65. {
  66. u8 b0 [] = { reg >> 8 , reg & 0xff };
  67. u8 b1 [2];
  68. int ret;
  69. struct i2c_msg msg[] = {{ .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 2 },
  70. { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 2 }};
  71. if ((ret = i2c_transfer(state->i2c, msg, 2)) != 2) {
  72. printk("%s: readreg error (ret == %i)\n", __FUNCTION__, ret);
  73. return -1;
  74. }
  75. return (((b1[0] << 8) | b1[1]) & 0xfff);
  76. }
  77. static void sp887x_microcontroller_stop (struct sp887x_state* state)
  78. {
  79. dprintk("%s\n", __FUNCTION__);
  80. sp887x_writereg(state, 0xf08, 0x000);
  81. sp887x_writereg(state, 0xf09, 0x000);
  82. /* microcontroller STOP */
  83. sp887x_writereg(state, 0xf00, 0x000);
  84. }
  85. static void sp887x_microcontroller_start (struct sp887x_state* state)
  86. {
  87. dprintk("%s\n", __FUNCTION__);
  88. sp887x_writereg(state, 0xf08, 0x000);
  89. sp887x_writereg(state, 0xf09, 0x000);
  90. /* microcontroller START */
  91. sp887x_writereg(state, 0xf00, 0x001);
  92. }
  93. static void sp887x_setup_agc (struct sp887x_state* state)
  94. {
  95. /* setup AGC parameters */
  96. dprintk("%s\n", __FUNCTION__);
  97. sp887x_writereg(state, 0x33c, 0x054);
  98. sp887x_writereg(state, 0x33b, 0x04c);
  99. sp887x_writereg(state, 0x328, 0x000);
  100. sp887x_writereg(state, 0x327, 0x005);
  101. sp887x_writereg(state, 0x326, 0x001);
  102. sp887x_writereg(state, 0x325, 0x001);
  103. sp887x_writereg(state, 0x324, 0x001);
  104. sp887x_writereg(state, 0x318, 0x050);
  105. sp887x_writereg(state, 0x317, 0x3fe);
  106. sp887x_writereg(state, 0x316, 0x001);
  107. sp887x_writereg(state, 0x313, 0x005);
  108. sp887x_writereg(state, 0x312, 0x002);
  109. sp887x_writereg(state, 0x306, 0x000);
  110. sp887x_writereg(state, 0x303, 0x000);
  111. }
  112. #define BLOCKSIZE 30
  113. #define FW_SIZE 0x4000
  114. /**
  115. * load firmware and setup MPEG interface...
  116. */
  117. static int sp887x_initial_setup (struct dvb_frontend* fe, const struct firmware *fw)
  118. {
  119. struct sp887x_state* state = fe->demodulator_priv;
  120. u8 buf [BLOCKSIZE+2];
  121. int i;
  122. int fw_size = fw->size;
  123. unsigned char *mem = fw->data;
  124. dprintk("%s\n", __FUNCTION__);
  125. /* ignore the first 10 bytes, then we expect 0x4000 bytes of firmware */
  126. if (fw_size < FW_SIZE+10)
  127. return -ENODEV;
  128. mem = fw->data + 10;
  129. /* soft reset */
  130. sp887x_writereg(state, 0xf1a, 0x000);
  131. sp887x_microcontroller_stop (state);
  132. printk ("%s: firmware upload... ", __FUNCTION__);
  133. /* setup write pointer to -1 (end of memory) */
  134. /* bit 0x8000 in address is set to enable 13bit mode */
  135. sp887x_writereg(state, 0x8f08, 0x1fff);
  136. /* dummy write (wrap around to start of memory) */
  137. sp887x_writereg(state, 0x8f0a, 0x0000);
  138. for (i = 0; i < FW_SIZE; i += BLOCKSIZE) {
  139. int c = BLOCKSIZE;
  140. int err;
  141. if (i+c > FW_SIZE)
  142. c = FW_SIZE - i;
  143. /* bit 0x8000 in address is set to enable 13bit mode */
  144. /* bit 0x4000 enables multibyte read/write transfers */
  145. /* write register is 0xf0a */
  146. buf[0] = 0xcf;
  147. buf[1] = 0x0a;
  148. memcpy(&buf[2], mem + i, c);
  149. if ((err = i2c_writebytes (state, buf, c+2)) < 0) {
  150. printk ("failed.\n");
  151. printk ("%s: i2c error (err == %i)\n", __FUNCTION__, err);
  152. return err;
  153. }
  154. }
  155. /* don't write RS bytes between packets */
  156. sp887x_writereg(state, 0xc13, 0x001);
  157. /* suppress clock if (!data_valid) */
  158. sp887x_writereg(state, 0xc14, 0x000);
  159. /* setup MPEG interface... */
  160. sp887x_writereg(state, 0xc1a, 0x872);
  161. sp887x_writereg(state, 0xc1b, 0x001);
  162. sp887x_writereg(state, 0xc1c, 0x000); /* parallel mode (serial mode == 1) */
  163. sp887x_writereg(state, 0xc1a, 0x871);
  164. /* ADC mode, 2 for MT8872, 3 for SP8870/SP8871 */
  165. sp887x_writereg(state, 0x301, 0x002);
  166. sp887x_setup_agc(state);
  167. /* bit 0x010: enable data valid signal */
  168. sp887x_writereg(state, 0xd00, 0x010);
  169. sp887x_writereg(state, 0x0d1, 0x000);
  170. /* setup the PLL */
  171. if (state->config->pll_init) {
  172. sp887x_writereg(state, 0x206, 0x001);
  173. state->config->pll_init(fe);
  174. sp887x_writereg(state, 0x206, 0x000);
  175. }
  176. printk ("done.\n");
  177. return 0;
  178. };
  179. static int configure_reg0xc05 (struct dvb_frontend_parameters *p, u16 *reg0xc05)
  180. {
  181. int known_parameters = 1;
  182. *reg0xc05 = 0x000;
  183. switch (p->u.ofdm.constellation) {
  184. case QPSK:
  185. break;
  186. case QAM_16:
  187. *reg0xc05 |= (1 << 10);
  188. break;
  189. case QAM_64:
  190. *reg0xc05 |= (2 << 10);
  191. break;
  192. case QAM_AUTO:
  193. known_parameters = 0;
  194. break;
  195. default:
  196. return -EINVAL;
  197. };
  198. switch (p->u.ofdm.hierarchy_information) {
  199. case HIERARCHY_NONE:
  200. break;
  201. case HIERARCHY_1:
  202. *reg0xc05 |= (1 << 7);
  203. break;
  204. case HIERARCHY_2:
  205. *reg0xc05 |= (2 << 7);
  206. break;
  207. case HIERARCHY_4:
  208. *reg0xc05 |= (3 << 7);
  209. break;
  210. case HIERARCHY_AUTO:
  211. known_parameters = 0;
  212. break;
  213. default:
  214. return -EINVAL;
  215. };
  216. switch (p->u.ofdm.code_rate_HP) {
  217. case FEC_1_2:
  218. break;
  219. case FEC_2_3:
  220. *reg0xc05 |= (1 << 3);
  221. break;
  222. case FEC_3_4:
  223. *reg0xc05 |= (2 << 3);
  224. break;
  225. case FEC_5_6:
  226. *reg0xc05 |= (3 << 3);
  227. break;
  228. case FEC_7_8:
  229. *reg0xc05 |= (4 << 3);
  230. break;
  231. case FEC_AUTO:
  232. known_parameters = 0;
  233. break;
  234. default:
  235. return -EINVAL;
  236. };
  237. if (known_parameters)
  238. *reg0xc05 |= (2 << 1); /* use specified parameters */
  239. else
  240. *reg0xc05 |= (1 << 1); /* enable autoprobing */
  241. return 0;
  242. }
  243. /**
  244. * estimates division of two 24bit numbers,
  245. * derived from the ves1820/stv0299 driver code
  246. */
  247. static void divide (int n, int d, int *quotient_i, int *quotient_f)
  248. {
  249. unsigned int q, r;
  250. r = (n % d) << 8;
  251. q = (r / d);
  252. if (quotient_i)
  253. *quotient_i = q;
  254. if (quotient_f) {
  255. r = (r % d) << 8;
  256. q = (q << 8) | (r / d);
  257. r = (r % d) << 8;
  258. *quotient_f = (q << 8) | (r / d);
  259. }
  260. }
  261. static void sp887x_correct_offsets (struct sp887x_state* state,
  262. struct dvb_frontend_parameters *p,
  263. int actual_freq)
  264. {
  265. static const u32 srate_correction [] = { 1879617, 4544878, 8098561 };
  266. int bw_index = p->u.ofdm.bandwidth - BANDWIDTH_8_MHZ;
  267. int freq_offset = actual_freq - p->frequency;
  268. int sysclock = 61003; //[kHz]
  269. int ifreq = 36000000;
  270. int freq;
  271. int frequency_shift;
  272. if (p->inversion == INVERSION_ON)
  273. freq = ifreq - freq_offset;
  274. else
  275. freq = ifreq + freq_offset;
  276. divide(freq / 333, sysclock, NULL, &frequency_shift);
  277. if (p->inversion == INVERSION_ON)
  278. frequency_shift = -frequency_shift;
  279. /* sample rate correction */
  280. sp887x_writereg(state, 0x319, srate_correction[bw_index] >> 12);
  281. sp887x_writereg(state, 0x31a, srate_correction[bw_index] & 0xfff);
  282. /* carrier offset correction */
  283. sp887x_writereg(state, 0x309, frequency_shift >> 12);
  284. sp887x_writereg(state, 0x30a, frequency_shift & 0xfff);
  285. }
  286. static int sp887x_setup_frontend_parameters (struct dvb_frontend* fe,
  287. struct dvb_frontend_parameters *p)
  288. {
  289. struct sp887x_state* state = fe->demodulator_priv;
  290. int actual_freq, err;
  291. u16 val, reg0xc05;
  292. if (p->u.ofdm.bandwidth != BANDWIDTH_8_MHZ &&
  293. p->u.ofdm.bandwidth != BANDWIDTH_7_MHZ &&
  294. p->u.ofdm.bandwidth != BANDWIDTH_6_MHZ)
  295. return -EINVAL;
  296. if ((err = configure_reg0xc05(p, &reg0xc05)))
  297. return err;
  298. sp887x_microcontroller_stop(state);
  299. /* setup the PLL */
  300. sp887x_writereg(state, 0x206, 0x001);
  301. actual_freq = state->config->pll_set(fe, p);
  302. sp887x_writereg(state, 0x206, 0x000);
  303. /* read status reg in order to clear <pending irqs */
  304. sp887x_readreg(state, 0x200);
  305. sp887x_correct_offsets(state, p, actual_freq);
  306. /* filter for 6/7/8 Mhz channel */
  307. if (p->u.ofdm.bandwidth == BANDWIDTH_6_MHZ)
  308. val = 2;
  309. else if (p->u.ofdm.bandwidth == BANDWIDTH_7_MHZ)
  310. val = 1;
  311. else
  312. val = 0;
  313. sp887x_writereg(state, 0x311, val);
  314. /* scan order: 2k first = 0, 8k first = 1 */
  315. if (p->u.ofdm.transmission_mode == TRANSMISSION_MODE_2K)
  316. sp887x_writereg(state, 0x338, 0x000);
  317. else
  318. sp887x_writereg(state, 0x338, 0x001);
  319. sp887x_writereg(state, 0xc05, reg0xc05);
  320. if (p->u.ofdm.bandwidth == BANDWIDTH_6_MHZ)
  321. val = 2 << 3;
  322. else if (p->u.ofdm.bandwidth == BANDWIDTH_7_MHZ)
  323. val = 3 << 3;
  324. else
  325. val = 0 << 3;
  326. /* enable OFDM and SAW bits as lock indicators in sync register 0xf17,
  327. * optimize algorithm for given bandwidth...
  328. */
  329. sp887x_writereg(state, 0xf14, 0x160 | val);
  330. sp887x_writereg(state, 0xf15, 0x000);
  331. sp887x_microcontroller_start(state);
  332. return 0;
  333. }
  334. static int sp887x_read_status(struct dvb_frontend* fe, fe_status_t* status)
  335. {
  336. struct sp887x_state* state = fe->demodulator_priv;
  337. u16 snr12 = sp887x_readreg(state, 0xf16);
  338. u16 sync0x200 = sp887x_readreg(state, 0x200);
  339. u16 sync0xf17 = sp887x_readreg(state, 0xf17);
  340. *status = 0;
  341. if (snr12 > 0x00f)
  342. *status |= FE_HAS_SIGNAL;
  343. //if (sync0x200 & 0x004)
  344. // *status |= FE_HAS_SYNC | FE_HAS_CARRIER;
  345. //if (sync0x200 & 0x008)
  346. // *status |= FE_HAS_VITERBI;
  347. if ((sync0xf17 & 0x00f) == 0x002) {
  348. *status |= FE_HAS_LOCK;
  349. *status |= FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_CARRIER;
  350. }
  351. if (sync0x200 & 0x001) { /* tuner adjustment requested...*/
  352. int steps = (sync0x200 >> 4) & 0x00f;
  353. if (steps & 0x008)
  354. steps = -steps;
  355. dprintk("sp887x: implement tuner adjustment (%+i steps)!!\n",
  356. steps);
  357. }
  358. return 0;
  359. }
  360. static int sp887x_read_ber(struct dvb_frontend* fe, u32* ber)
  361. {
  362. struct sp887x_state* state = fe->demodulator_priv;
  363. *ber = (sp887x_readreg(state, 0xc08) & 0x3f) |
  364. (sp887x_readreg(state, 0xc07) << 6);
  365. sp887x_writereg(state, 0xc08, 0x000);
  366. sp887x_writereg(state, 0xc07, 0x000);
  367. if (*ber >= 0x3fff0)
  368. *ber = ~0;
  369. return 0;
  370. }
  371. static int sp887x_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  372. {
  373. struct sp887x_state* state = fe->demodulator_priv;
  374. u16 snr12 = sp887x_readreg(state, 0xf16);
  375. u32 signal = 3 * (snr12 << 4);
  376. *strength = (signal < 0xffff) ? signal : 0xffff;
  377. return 0;
  378. }
  379. static int sp887x_read_snr(struct dvb_frontend* fe, u16* snr)
  380. {
  381. struct sp887x_state* state = fe->demodulator_priv;
  382. u16 snr12 = sp887x_readreg(state, 0xf16);
  383. *snr = (snr12 << 4) | (snr12 >> 8);
  384. return 0;
  385. }
  386. static int sp887x_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  387. {
  388. struct sp887x_state* state = fe->demodulator_priv;
  389. *ucblocks = sp887x_readreg(state, 0xc0c);
  390. if (*ucblocks == 0xfff)
  391. *ucblocks = ~0;
  392. return 0;
  393. }
  394. static int sp887x_sleep(struct dvb_frontend* fe)
  395. {
  396. struct sp887x_state* state = fe->demodulator_priv;
  397. /* tristate TS output and disable interface pins */
  398. sp887x_writereg(state, 0xc18, 0x000);
  399. return 0;
  400. }
  401. static int sp887x_init(struct dvb_frontend* fe)
  402. {
  403. struct sp887x_state* state = fe->demodulator_priv;
  404. const struct firmware *fw = NULL;
  405. int ret;
  406. if (!state->initialised) {
  407. /* request the firmware, this will block until someone uploads it */
  408. printk("sp887x: waiting for firmware upload (%s)...\n", SP887X_DEFAULT_FIRMWARE);
  409. ret = state->config->request_firmware(fe, &fw, SP887X_DEFAULT_FIRMWARE);
  410. if (ret) {
  411. printk("sp887x: no firmware upload (timeout or file not found?)\n");
  412. return ret;
  413. }
  414. ret = sp887x_initial_setup(fe, fw);
  415. if (ret) {
  416. printk("sp887x: writing firmware to device failed\n");
  417. release_firmware(fw);
  418. return ret;
  419. }
  420. printk("sp887x: firmware upload complete\n");
  421. state->initialised = 1;
  422. }
  423. /* enable TS output and interface pins */
  424. sp887x_writereg(state, 0xc18, 0x00d);
  425. return 0;
  426. }
  427. static int sp887x_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fesettings)
  428. {
  429. fesettings->min_delay_ms = 350;
  430. fesettings->step_size = 166666*2;
  431. fesettings->max_drift = (166666*2)+1;
  432. return 0;
  433. }
  434. static void sp887x_release(struct dvb_frontend* fe)
  435. {
  436. struct sp887x_state* state = fe->demodulator_priv;
  437. kfree(state);
  438. }
  439. static struct dvb_frontend_ops sp887x_ops;
  440. struct dvb_frontend* sp887x_attach(const struct sp887x_config* config,
  441. struct i2c_adapter* i2c)
  442. {
  443. struct sp887x_state* state = NULL;
  444. /* allocate memory for the internal state */
  445. state = kmalloc(sizeof(struct sp887x_state), GFP_KERNEL);
  446. if (state == NULL) goto error;
  447. /* setup the state */
  448. state->config = config;
  449. state->i2c = i2c;
  450. memcpy(&state->ops, &sp887x_ops, sizeof(struct dvb_frontend_ops));
  451. state->initialised = 0;
  452. /* check if the demod is there */
  453. if (sp887x_readreg(state, 0x0200) < 0) goto error;
  454. /* create dvb_frontend */
  455. state->frontend.ops = &state->ops;
  456. state->frontend.demodulator_priv = state;
  457. return &state->frontend;
  458. error:
  459. kfree(state);
  460. return NULL;
  461. }
  462. static struct dvb_frontend_ops sp887x_ops = {
  463. .info = {
  464. .name = "Spase SP887x DVB-T",
  465. .type = FE_OFDM,
  466. .frequency_min = 50500000,
  467. .frequency_max = 858000000,
  468. .frequency_stepsize = 166666,
  469. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  470. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  471. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
  472. FE_CAN_RECOVER
  473. },
  474. .release = sp887x_release,
  475. .init = sp887x_init,
  476. .sleep = sp887x_sleep,
  477. .set_frontend = sp887x_setup_frontend_parameters,
  478. .get_tune_settings = sp887x_get_tune_settings,
  479. .read_status = sp887x_read_status,
  480. .read_ber = sp887x_read_ber,
  481. .read_signal_strength = sp887x_read_signal_strength,
  482. .read_snr = sp887x_read_snr,
  483. .read_ucblocks = sp887x_read_ucblocks,
  484. };
  485. module_param(debug, int, 0644);
  486. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  487. MODULE_DESCRIPTION("Spase sp887x DVB-T demodulator driver");
  488. MODULE_LICENSE("GPL");
  489. EXPORT_SYMBOL(sp887x_attach);