s5h1420.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826
  1. /*
  2. Driver for Samsung S5H1420 QPSK Demodulator
  3. Copyright (C) 2005 Andrew de Quincey <adq_dvb@lidskialf.net>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/string.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/jiffies.h>
  23. #include <asm/div64.h>
  24. #include "dvb_frontend.h"
  25. #include "s5h1420.h"
  26. #define TONE_FREQ 22000
  27. struct s5h1420_state {
  28. struct i2c_adapter* i2c;
  29. struct dvb_frontend_ops ops;
  30. const struct s5h1420_config* config;
  31. struct dvb_frontend frontend;
  32. u8 postlocked:1;
  33. u32 fclk;
  34. u32 tunedfreq;
  35. fe_code_rate_t fec_inner;
  36. u32 symbol_rate;
  37. };
  38. static u32 s5h1420_getsymbolrate(struct s5h1420_state* state);
  39. static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
  40. struct dvb_frontend_tune_settings* fesettings);
  41. static int debug = 0;
  42. #define dprintk if (debug) printk
  43. static int s5h1420_writereg (struct s5h1420_state* state, u8 reg, u8 data)
  44. {
  45. u8 buf [] = { reg, data };
  46. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = 2 };
  47. int err;
  48. if ((err = i2c_transfer (state->i2c, &msg, 1)) != 1) {
  49. dprintk ("%s: writereg error (err == %i, reg == 0x%02x, data == 0x%02x)\n", __FUNCTION__, err, reg, data);
  50. return -EREMOTEIO;
  51. }
  52. return 0;
  53. }
  54. static u8 s5h1420_readreg (struct s5h1420_state* state, u8 reg)
  55. {
  56. int ret;
  57. u8 b0 [] = { reg };
  58. u8 b1 [] = { 0 };
  59. struct i2c_msg msg1 = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 1 };
  60. struct i2c_msg msg2 = { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 1 };
  61. if ((ret = i2c_transfer (state->i2c, &msg1, 1)) != 1)
  62. return ret;
  63. if ((ret = i2c_transfer (state->i2c, &msg2, 1)) != 1)
  64. return ret;
  65. return b1[0];
  66. }
  67. static int s5h1420_set_voltage (struct dvb_frontend* fe, fe_sec_voltage_t voltage)
  68. {
  69. struct s5h1420_state* state = fe->demodulator_priv;
  70. switch(voltage) {
  71. case SEC_VOLTAGE_13:
  72. s5h1420_writereg(state, 0x3c,
  73. (s5h1420_readreg(state, 0x3c) & 0xfe) | 0x02);
  74. break;
  75. case SEC_VOLTAGE_18:
  76. s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) | 0x03);
  77. break;
  78. case SEC_VOLTAGE_OFF:
  79. s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) & 0xfd);
  80. break;
  81. }
  82. return 0;
  83. }
  84. static int s5h1420_set_tone (struct dvb_frontend* fe, fe_sec_tone_mode_t tone)
  85. {
  86. struct s5h1420_state* state = fe->demodulator_priv;
  87. switch(tone) {
  88. case SEC_TONE_ON:
  89. s5h1420_writereg(state, 0x3b,
  90. (s5h1420_readreg(state, 0x3b) & 0x74) | 0x08);
  91. break;
  92. case SEC_TONE_OFF:
  93. s5h1420_writereg(state, 0x3b,
  94. (s5h1420_readreg(state, 0x3b) & 0x74) | 0x01);
  95. break;
  96. }
  97. return 0;
  98. }
  99. static int s5h1420_send_master_cmd (struct dvb_frontend* fe,
  100. struct dvb_diseqc_master_cmd* cmd)
  101. {
  102. struct s5h1420_state* state = fe->demodulator_priv;
  103. u8 val;
  104. int i;
  105. unsigned long timeout;
  106. int result = 0;
  107. if (cmd->msg_len > 8)
  108. return -EINVAL;
  109. /* setup for DISEQC */
  110. val = s5h1420_readreg(state, 0x3b);
  111. s5h1420_writereg(state, 0x3b, 0x02);
  112. msleep(15);
  113. /* write the DISEQC command bytes */
  114. for(i=0; i< cmd->msg_len; i++) {
  115. s5h1420_writereg(state, 0x3d + i, cmd->msg[i]);
  116. }
  117. /* kick off transmission */
  118. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) |
  119. ((cmd->msg_len-1) << 4) | 0x08);
  120. /* wait for transmission to complete */
  121. timeout = jiffies + ((100*HZ) / 1000);
  122. while(time_before(jiffies, timeout)) {
  123. if (!(s5h1420_readreg(state, 0x3b) & 0x08))
  124. break;
  125. msleep(5);
  126. }
  127. if (time_after(jiffies, timeout))
  128. result = -ETIMEDOUT;
  129. /* restore original settings */
  130. s5h1420_writereg(state, 0x3b, val);
  131. msleep(15);
  132. return result;
  133. }
  134. static int s5h1420_recv_slave_reply (struct dvb_frontend* fe,
  135. struct dvb_diseqc_slave_reply* reply)
  136. {
  137. struct s5h1420_state* state = fe->demodulator_priv;
  138. u8 val;
  139. int i;
  140. int length;
  141. unsigned long timeout;
  142. int result = 0;
  143. /* setup for DISEQC recieve */
  144. val = s5h1420_readreg(state, 0x3b);
  145. s5h1420_writereg(state, 0x3b, 0x82); /* FIXME: guess - do we need to set DIS_RDY(0x08) in receive mode? */
  146. msleep(15);
  147. /* wait for reception to complete */
  148. timeout = jiffies + ((reply->timeout*HZ) / 1000);
  149. while(time_before(jiffies, timeout)) {
  150. if (!(s5h1420_readreg(state, 0x3b) & 0x80)) /* FIXME: do we test DIS_RDY(0x08) or RCV_EN(0x80)? */
  151. break;
  152. msleep(5);
  153. }
  154. if (time_after(jiffies, timeout)) {
  155. result = -ETIMEDOUT;
  156. goto exit;
  157. }
  158. /* check error flag - FIXME: not sure what this does - docs do not describe
  159. * beyond "error flag for diseqc receive data :( */
  160. if (s5h1420_readreg(state, 0x49)) {
  161. result = -EIO;
  162. goto exit;
  163. }
  164. /* check length */
  165. length = (s5h1420_readreg(state, 0x3b) & 0x70) >> 4;
  166. if (length > sizeof(reply->msg)) {
  167. result = -EOVERFLOW;
  168. goto exit;
  169. }
  170. reply->msg_len = length;
  171. /* extract data */
  172. for(i=0; i< length; i++) {
  173. reply->msg[i] = s5h1420_readreg(state, 0x3d + i);
  174. }
  175. exit:
  176. /* restore original settings */
  177. s5h1420_writereg(state, 0x3b, val);
  178. msleep(15);
  179. return result;
  180. }
  181. static int s5h1420_send_burst (struct dvb_frontend* fe, fe_sec_mini_cmd_t minicmd)
  182. {
  183. struct s5h1420_state* state = fe->demodulator_priv;
  184. u8 val;
  185. int result = 0;
  186. unsigned long timeout;
  187. /* setup for tone burst */
  188. val = s5h1420_readreg(state, 0x3b);
  189. s5h1420_writereg(state, 0x3b, (s5h1420_readreg(state, 0x3b) & 0x70) | 0x01);
  190. /* set value for B position if requested */
  191. if (minicmd == SEC_MINI_B) {
  192. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x04);
  193. }
  194. msleep(15);
  195. /* start transmission */
  196. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x08);
  197. /* wait for transmission to complete */
  198. timeout = jiffies + ((100*HZ) / 1000);
  199. while(time_before(jiffies, timeout)) {
  200. if (!(s5h1420_readreg(state, 0x3b) & 0x08))
  201. break;
  202. msleep(5);
  203. }
  204. if (time_after(jiffies, timeout))
  205. result = -ETIMEDOUT;
  206. /* restore original settings */
  207. s5h1420_writereg(state, 0x3b, val);
  208. msleep(15);
  209. return result;
  210. }
  211. static fe_status_t s5h1420_get_status_bits(struct s5h1420_state* state)
  212. {
  213. u8 val;
  214. fe_status_t status = 0;
  215. val = s5h1420_readreg(state, 0x14);
  216. if (val & 0x02)
  217. status |= FE_HAS_SIGNAL;
  218. if (val & 0x01)
  219. status |= FE_HAS_CARRIER;
  220. val = s5h1420_readreg(state, 0x36);
  221. if (val & 0x01)
  222. status |= FE_HAS_VITERBI;
  223. if (val & 0x20)
  224. status |= FE_HAS_SYNC;
  225. if (status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI|FE_HAS_SYNC))
  226. status |= FE_HAS_LOCK;
  227. return status;
  228. }
  229. static int s5h1420_read_status(struct dvb_frontend* fe, fe_status_t* status)
  230. {
  231. struct s5h1420_state* state = fe->demodulator_priv;
  232. u8 val;
  233. if (status == NULL)
  234. return -EINVAL;
  235. /* determine lock state */
  236. *status = s5h1420_get_status_bits(state);
  237. /* fix for FEC 5/6 inversion issue - if it doesn't quite lock, invert
  238. the inversion, wait a bit and check again */
  239. if (*status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI)) {
  240. val = s5h1420_readreg(state, 0x32);
  241. if ((val & 0x07) == 0x03) {
  242. if (val & 0x08)
  243. s5h1420_writereg(state, 0x31, 0x13);
  244. else
  245. s5h1420_writereg(state, 0x31, 0x1b);
  246. /* wait a bit then update lock status */
  247. mdelay(200);
  248. *status = s5h1420_get_status_bits(state);
  249. }
  250. }
  251. /* perform post lock setup */
  252. if ((*status & FE_HAS_LOCK) && (!state->postlocked)) {
  253. /* calculate the data rate */
  254. u32 tmp = s5h1420_getsymbolrate(state);
  255. switch(s5h1420_readreg(state, 0x32) & 0x07) {
  256. case 0:
  257. tmp = (tmp * 2 * 1) / 2;
  258. break;
  259. case 1:
  260. tmp = (tmp * 2 * 2) / 3;
  261. break;
  262. case 2:
  263. tmp = (tmp * 2 * 3) / 4;
  264. break;
  265. case 3:
  266. tmp = (tmp * 2 * 5) / 6;
  267. break;
  268. case 4:
  269. tmp = (tmp * 2 * 6) / 7;
  270. break;
  271. case 5:
  272. tmp = (tmp * 2 * 7) / 8;
  273. break;
  274. }
  275. if (tmp == 0) {
  276. printk("s5h1420: avoided division by 0\n");
  277. tmp = 1;
  278. }
  279. tmp = state->fclk / tmp;
  280. /* set the MPEG_CLK_INTL for the calculated data rate */
  281. if (tmp < 4)
  282. val = 0x00;
  283. else if (tmp < 8)
  284. val = 0x01;
  285. else if (tmp < 12)
  286. val = 0x02;
  287. else if (tmp < 16)
  288. val = 0x03;
  289. else if (tmp < 24)
  290. val = 0x04;
  291. else if (tmp < 32)
  292. val = 0x05;
  293. else
  294. val = 0x06;
  295. s5h1420_writereg(state, 0x22, val);
  296. /* DC freeze */
  297. s5h1420_writereg(state, 0x1f, s5h1420_readreg(state, 0x1f) | 0x01);
  298. /* kicker disable + remove DC offset */
  299. s5h1420_writereg(state, 0x05, s5h1420_readreg(state, 0x05) & 0x6f);
  300. /* post-lock processing has been done! */
  301. state->postlocked = 1;
  302. }
  303. return 0;
  304. }
  305. static int s5h1420_read_ber(struct dvb_frontend* fe, u32* ber)
  306. {
  307. struct s5h1420_state* state = fe->demodulator_priv;
  308. s5h1420_writereg(state, 0x46, 0x1d);
  309. mdelay(25);
  310. *ber = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
  311. return 0;
  312. }
  313. static int s5h1420_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  314. {
  315. struct s5h1420_state* state = fe->demodulator_priv;
  316. u8 val = s5h1420_readreg(state, 0x15);
  317. *strength = (u16) ((val << 8) | val);
  318. return 0;
  319. }
  320. static int s5h1420_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  321. {
  322. struct s5h1420_state* state = fe->demodulator_priv;
  323. s5h1420_writereg(state, 0x46, 0x1f);
  324. mdelay(25);
  325. *ucblocks = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
  326. return 0;
  327. }
  328. static void s5h1420_reset(struct s5h1420_state* state)
  329. {
  330. s5h1420_writereg (state, 0x01, 0x08);
  331. s5h1420_writereg (state, 0x01, 0x00);
  332. udelay(10);
  333. }
  334. static void s5h1420_setsymbolrate(struct s5h1420_state* state,
  335. struct dvb_frontend_parameters *p)
  336. {
  337. u64 val;
  338. val = ((u64) p->u.qpsk.symbol_rate / 1000ULL) * (1ULL<<24);
  339. if (p->u.qpsk.symbol_rate <= 21000000) {
  340. val *= 2;
  341. }
  342. do_div(val, (state->fclk / 1000));
  343. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) & 0x7f);
  344. s5h1420_writereg(state, 0x11, val >> 16);
  345. s5h1420_writereg(state, 0x12, val >> 8);
  346. s5h1420_writereg(state, 0x13, val & 0xff);
  347. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) | 0x80);
  348. }
  349. static u32 s5h1420_getsymbolrate(struct s5h1420_state* state)
  350. {
  351. u64 val = 0;
  352. int sampling = 2;
  353. if (s5h1420_readreg(state, 0x05) & 0x2)
  354. sampling = 1;
  355. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
  356. val = s5h1420_readreg(state, 0x11) << 16;
  357. val |= s5h1420_readreg(state, 0x12) << 8;
  358. val |= s5h1420_readreg(state, 0x13);
  359. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
  360. val *= (state->fclk / 1000ULL);
  361. do_div(val, ((1<<24) * sampling));
  362. return (u32) (val * 1000ULL);
  363. }
  364. static void s5h1420_setfreqoffset(struct s5h1420_state* state, int freqoffset)
  365. {
  366. int val;
  367. /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
  368. * divide fclk by 1000000 to get the correct value. */
  369. val = -(int) ((freqoffset * (1<<24)) / (state->fclk / 1000000));
  370. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) & 0xbf);
  371. s5h1420_writereg(state, 0x0e, val >> 16);
  372. s5h1420_writereg(state, 0x0f, val >> 8);
  373. s5h1420_writereg(state, 0x10, val & 0xff);
  374. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) | 0x40);
  375. }
  376. static int s5h1420_getfreqoffset(struct s5h1420_state* state)
  377. {
  378. int val;
  379. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
  380. val = s5h1420_readreg(state, 0x0e) << 16;
  381. val |= s5h1420_readreg(state, 0x0f) << 8;
  382. val |= s5h1420_readreg(state, 0x10);
  383. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
  384. if (val & 0x800000)
  385. val |= 0xff000000;
  386. /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
  387. * divide fclk by 1000000 to get the correct value. */
  388. val = (((-val) * (state->fclk/1000000)) / (1<<24));
  389. return val;
  390. }
  391. static void s5h1420_setfec_inversion(struct s5h1420_state* state,
  392. struct dvb_frontend_parameters *p)
  393. {
  394. u8 inversion = 0;
  395. if (p->inversion == INVERSION_OFF) {
  396. inversion = state->config->invert ? 0x08 : 0;
  397. } else if (p->inversion == INVERSION_ON) {
  398. inversion = state->config->invert ? 0 : 0x08;
  399. }
  400. if ((p->u.qpsk.fec_inner == FEC_AUTO) || (p->inversion == INVERSION_AUTO)) {
  401. s5h1420_writereg(state, 0x30, 0x3f);
  402. s5h1420_writereg(state, 0x31, 0x00 | inversion);
  403. } else {
  404. switch(p->u.qpsk.fec_inner) {
  405. case FEC_1_2:
  406. s5h1420_writereg(state, 0x30, 0x01);
  407. s5h1420_writereg(state, 0x31, 0x10 | inversion);
  408. break;
  409. case FEC_2_3:
  410. s5h1420_writereg(state, 0x30, 0x02);
  411. s5h1420_writereg(state, 0x31, 0x11 | inversion);
  412. break;
  413. case FEC_3_4:
  414. s5h1420_writereg(state, 0x30, 0x04);
  415. s5h1420_writereg(state, 0x31, 0x12 | inversion);
  416. break;
  417. case FEC_5_6:
  418. s5h1420_writereg(state, 0x30, 0x08);
  419. s5h1420_writereg(state, 0x31, 0x13 | inversion);
  420. break;
  421. case FEC_6_7:
  422. s5h1420_writereg(state, 0x30, 0x10);
  423. s5h1420_writereg(state, 0x31, 0x14 | inversion);
  424. break;
  425. case FEC_7_8:
  426. s5h1420_writereg(state, 0x30, 0x20);
  427. s5h1420_writereg(state, 0x31, 0x15 | inversion);
  428. break;
  429. default:
  430. return;
  431. }
  432. }
  433. }
  434. static fe_code_rate_t s5h1420_getfec(struct s5h1420_state* state)
  435. {
  436. switch(s5h1420_readreg(state, 0x32) & 0x07) {
  437. case 0:
  438. return FEC_1_2;
  439. case 1:
  440. return FEC_2_3;
  441. case 2:
  442. return FEC_3_4;
  443. case 3:
  444. return FEC_5_6;
  445. case 4:
  446. return FEC_6_7;
  447. case 5:
  448. return FEC_7_8;
  449. }
  450. return FEC_NONE;
  451. }
  452. static fe_spectral_inversion_t s5h1420_getinversion(struct s5h1420_state* state)
  453. {
  454. if (s5h1420_readreg(state, 0x32) & 0x08)
  455. return INVERSION_ON;
  456. return INVERSION_OFF;
  457. }
  458. static int s5h1420_set_frontend(struct dvb_frontend* fe,
  459. struct dvb_frontend_parameters *p)
  460. {
  461. struct s5h1420_state* state = fe->demodulator_priv;
  462. int frequency_delta;
  463. struct dvb_frontend_tune_settings fesettings;
  464. u32 tmp;
  465. /* check if we should do a fast-tune */
  466. memcpy(&fesettings.parameters, p, sizeof(struct dvb_frontend_parameters));
  467. s5h1420_get_tune_settings(fe, &fesettings);
  468. frequency_delta = p->frequency - state->tunedfreq;
  469. if ((frequency_delta > -fesettings.max_drift) &&
  470. (frequency_delta < fesettings.max_drift) &&
  471. (frequency_delta != 0) &&
  472. (state->fec_inner == p->u.qpsk.fec_inner) &&
  473. (state->symbol_rate == p->u.qpsk.symbol_rate)) {
  474. if (state->config->pll_set) {
  475. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  476. state->config->pll_set(fe, p, &tmp);
  477. s5h1420_setfreqoffset(state, p->frequency - tmp);
  478. }
  479. return 0;
  480. }
  481. /* first of all, software reset */
  482. s5h1420_reset(state);
  483. /* set s5h1420 fclk PLL according to desired symbol rate */
  484. if (p->u.qpsk.symbol_rate > 28000000) {
  485. state->fclk = 88000000;
  486. s5h1420_writereg(state, 0x03, 0x50);
  487. s5h1420_writereg(state, 0x04, 0x40);
  488. s5h1420_writereg(state, 0x05, 0xae);
  489. } else if (p->u.qpsk.symbol_rate > 21000000) {
  490. state->fclk = 59000000;
  491. s5h1420_writereg(state, 0x03, 0x33);
  492. s5h1420_writereg(state, 0x04, 0x40);
  493. s5h1420_writereg(state, 0x05, 0xae);
  494. } else {
  495. state->fclk = 88000000;
  496. s5h1420_writereg(state, 0x03, 0x50);
  497. s5h1420_writereg(state, 0x04, 0x40);
  498. s5h1420_writereg(state, 0x05, 0xac);
  499. }
  500. /* set misc registers */
  501. s5h1420_writereg(state, 0x02, 0x00);
  502. s5h1420_writereg(state, 0x06, 0x00);
  503. s5h1420_writereg(state, 0x07, 0xb0);
  504. s5h1420_writereg(state, 0x0a, 0xe7);
  505. s5h1420_writereg(state, 0x0b, 0x78);
  506. s5h1420_writereg(state, 0x0c, 0x48);
  507. s5h1420_writereg(state, 0x0d, 0x6b);
  508. s5h1420_writereg(state, 0x2e, 0x8e);
  509. s5h1420_writereg(state, 0x35, 0x33);
  510. s5h1420_writereg(state, 0x38, 0x01);
  511. s5h1420_writereg(state, 0x39, 0x7d);
  512. s5h1420_writereg(state, 0x3a, (state->fclk + (TONE_FREQ * 32) - 1) / (TONE_FREQ * 32));
  513. s5h1420_writereg(state, 0x3c, 0x00);
  514. s5h1420_writereg(state, 0x45, 0x61);
  515. s5h1420_writereg(state, 0x46, 0x1d);
  516. /* start QPSK */
  517. s5h1420_writereg(state, 0x05, s5h1420_readreg(state, 0x05) | 1);
  518. /* set tuner PLL */
  519. if (state->config->pll_set) {
  520. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  521. state->config->pll_set(fe, p, &tmp);
  522. s5h1420_setfreqoffset(state, 0);
  523. }
  524. /* set the reset of the parameters */
  525. s5h1420_setsymbolrate(state, p);
  526. s5h1420_setfec_inversion(state, p);
  527. state->fec_inner = p->u.qpsk.fec_inner;
  528. state->symbol_rate = p->u.qpsk.symbol_rate;
  529. state->postlocked = 0;
  530. state->tunedfreq = p->frequency;
  531. return 0;
  532. }
  533. static int s5h1420_get_frontend(struct dvb_frontend* fe,
  534. struct dvb_frontend_parameters *p)
  535. {
  536. struct s5h1420_state* state = fe->demodulator_priv;
  537. p->frequency = state->tunedfreq + s5h1420_getfreqoffset(state);
  538. p->inversion = s5h1420_getinversion(state);
  539. p->u.qpsk.symbol_rate = s5h1420_getsymbolrate(state);
  540. p->u.qpsk.fec_inner = s5h1420_getfec(state);
  541. return 0;
  542. }
  543. static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
  544. struct dvb_frontend_tune_settings* fesettings)
  545. {
  546. if (fesettings->parameters.u.qpsk.symbol_rate > 20000000) {
  547. fesettings->min_delay_ms = 50;
  548. fesettings->step_size = 2000;
  549. fesettings->max_drift = 8000;
  550. } else if (fesettings->parameters.u.qpsk.symbol_rate > 12000000) {
  551. fesettings->min_delay_ms = 100;
  552. fesettings->step_size = 1500;
  553. fesettings->max_drift = 9000;
  554. } else if (fesettings->parameters.u.qpsk.symbol_rate > 8000000) {
  555. fesettings->min_delay_ms = 100;
  556. fesettings->step_size = 1000;
  557. fesettings->max_drift = 8000;
  558. } else if (fesettings->parameters.u.qpsk.symbol_rate > 4000000) {
  559. fesettings->min_delay_ms = 100;
  560. fesettings->step_size = 500;
  561. fesettings->max_drift = 7000;
  562. } else if (fesettings->parameters.u.qpsk.symbol_rate > 2000000) {
  563. fesettings->min_delay_ms = 200;
  564. fesettings->step_size = (fesettings->parameters.u.qpsk.symbol_rate / 8000);
  565. fesettings->max_drift = 14 * fesettings->step_size;
  566. } else {
  567. fesettings->min_delay_ms = 200;
  568. fesettings->step_size = (fesettings->parameters.u.qpsk.symbol_rate / 8000);
  569. fesettings->max_drift = 18 * fesettings->step_size;
  570. }
  571. return 0;
  572. }
  573. static int s5h1420_init (struct dvb_frontend* fe)
  574. {
  575. struct s5h1420_state* state = fe->demodulator_priv;
  576. /* disable power down and do reset */
  577. s5h1420_writereg(state, 0x02, 0x10);
  578. msleep(10);
  579. s5h1420_reset(state);
  580. /* init PLL */
  581. if (state->config->pll_init) {
  582. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  583. state->config->pll_init(fe);
  584. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) & 0xfe);
  585. }
  586. return 0;
  587. }
  588. static int s5h1420_sleep(struct dvb_frontend* fe)
  589. {
  590. struct s5h1420_state* state = fe->demodulator_priv;
  591. return s5h1420_writereg(state, 0x02, 0x12);
  592. }
  593. static void s5h1420_release(struct dvb_frontend* fe)
  594. {
  595. struct s5h1420_state* state = fe->demodulator_priv;
  596. kfree(state);
  597. }
  598. static struct dvb_frontend_ops s5h1420_ops;
  599. struct dvb_frontend* s5h1420_attach(const struct s5h1420_config* config,
  600. struct i2c_adapter* i2c)
  601. {
  602. struct s5h1420_state* state = NULL;
  603. u8 identity;
  604. /* allocate memory for the internal state */
  605. state = kmalloc(sizeof(struct s5h1420_state), GFP_KERNEL);
  606. if (state == NULL)
  607. goto error;
  608. /* setup the state */
  609. state->config = config;
  610. state->i2c = i2c;
  611. memcpy(&state->ops, &s5h1420_ops, sizeof(struct dvb_frontend_ops));
  612. state->postlocked = 0;
  613. state->fclk = 88000000;
  614. state->tunedfreq = 0;
  615. state->fec_inner = FEC_NONE;
  616. state->symbol_rate = 0;
  617. /* check if the demod is there + identify it */
  618. identity = s5h1420_readreg(state, 0x00);
  619. if (identity != 0x03)
  620. goto error;
  621. /* create dvb_frontend */
  622. state->frontend.ops = &state->ops;
  623. state->frontend.demodulator_priv = state;
  624. return &state->frontend;
  625. error:
  626. kfree(state);
  627. return NULL;
  628. }
  629. static struct dvb_frontend_ops s5h1420_ops = {
  630. .info = {
  631. .name = "Samsung S5H1420 DVB-S",
  632. .type = FE_QPSK,
  633. .frequency_min = 950000,
  634. .frequency_max = 2150000,
  635. .frequency_stepsize = 125, /* kHz for QPSK frontends */
  636. .frequency_tolerance = 29500,
  637. .symbol_rate_min = 1000000,
  638. .symbol_rate_max = 45000000,
  639. /* .symbol_rate_tolerance = ???,*/
  640. .caps = FE_CAN_INVERSION_AUTO |
  641. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  642. FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  643. FE_CAN_QPSK
  644. },
  645. .release = s5h1420_release,
  646. .init = s5h1420_init,
  647. .sleep = s5h1420_sleep,
  648. .set_frontend = s5h1420_set_frontend,
  649. .get_frontend = s5h1420_get_frontend,
  650. .get_tune_settings = s5h1420_get_tune_settings,
  651. .read_status = s5h1420_read_status,
  652. .read_ber = s5h1420_read_ber,
  653. .read_signal_strength = s5h1420_read_signal_strength,
  654. .read_ucblocks = s5h1420_read_ucblocks,
  655. .diseqc_send_master_cmd = s5h1420_send_master_cmd,
  656. .diseqc_recv_slave_reply = s5h1420_recv_slave_reply,
  657. .diseqc_send_burst = s5h1420_send_burst,
  658. .set_tone = s5h1420_set_tone,
  659. .set_voltage = s5h1420_set_voltage,
  660. };
  661. module_param(debug, int, 0644);
  662. MODULE_DESCRIPTION("Samsung S5H1420 DVB-S Demodulator driver");
  663. MODULE_AUTHOR("Andrew de Quincey");
  664. MODULE_LICENSE("GPL");
  665. EXPORT_SYMBOL(s5h1420_attach);