mt312.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. Driver for Zarlink VP310/MT312 Satellite Channel Decoder
  3. Copyright (C) 2003 Andreas Oberritter <obi@linuxtv.org>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. References:
  16. http://products.zarlink.com/product_profiles/MT312.htm
  17. http://products.zarlink.com/product_profiles/SL1935.htm
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/string.h>
  26. #include <linux/slab.h>
  27. #include "dvb_frontend.h"
  28. #include "mt312_priv.h"
  29. #include "mt312.h"
  30. struct mt312_state {
  31. struct i2c_adapter* i2c;
  32. struct dvb_frontend_ops ops;
  33. /* configuration settings */
  34. const struct mt312_config* config;
  35. struct dvb_frontend frontend;
  36. u8 id;
  37. u8 frequency;
  38. };
  39. static int debug;
  40. #define dprintk(args...) \
  41. do { \
  42. if (debug) printk(KERN_DEBUG "mt312: " args); \
  43. } while (0)
  44. #define MT312_SYS_CLK 90000000UL /* 90 MHz */
  45. #define MT312_LPOWER_SYS_CLK 60000000UL /* 60 MHz */
  46. #define MT312_PLL_CLK 10000000UL /* 10 MHz */
  47. static int mt312_read(struct mt312_state* state, const enum mt312_reg_addr reg,
  48. void *buf, const size_t count)
  49. {
  50. int ret;
  51. struct i2c_msg msg[2];
  52. u8 regbuf[1] = { reg };
  53. msg[0].addr = state->config->demod_address;
  54. msg[0].flags = 0;
  55. msg[0].buf = regbuf;
  56. msg[0].len = 1;
  57. msg[1].addr = state->config->demod_address;
  58. msg[1].flags = I2C_M_RD;
  59. msg[1].buf = buf;
  60. msg[1].len = count;
  61. ret = i2c_transfer(state->i2c, msg, 2);
  62. if (ret != 2) {
  63. printk(KERN_ERR "%s: ret == %d\n", __FUNCTION__, ret);
  64. return -EREMOTEIO;
  65. }
  66. if(debug) {
  67. int i;
  68. dprintk("R(%d):", reg & 0x7f);
  69. for (i = 0; i < count; i++)
  70. printk(" %02x", ((const u8 *) buf)[i]);
  71. printk("\n");
  72. }
  73. return 0;
  74. }
  75. static int mt312_write(struct mt312_state* state, const enum mt312_reg_addr reg,
  76. const void *src, const size_t count)
  77. {
  78. int ret;
  79. u8 buf[count + 1];
  80. struct i2c_msg msg;
  81. if(debug) {
  82. int i;
  83. dprintk("W(%d):", reg & 0x7f);
  84. for (i = 0; i < count; i++)
  85. printk(" %02x", ((const u8 *) src)[i]);
  86. printk("\n");
  87. }
  88. buf[0] = reg;
  89. memcpy(&buf[1], src, count);
  90. msg.addr = state->config->demod_address;
  91. msg.flags = 0;
  92. msg.buf = buf;
  93. msg.len = count + 1;
  94. ret = i2c_transfer(state->i2c, &msg, 1);
  95. if (ret != 1) {
  96. dprintk("%s: ret == %d\n", __FUNCTION__, ret);
  97. return -EREMOTEIO;
  98. }
  99. return 0;
  100. }
  101. static inline int mt312_readreg(struct mt312_state* state,
  102. const enum mt312_reg_addr reg, u8 *val)
  103. {
  104. return mt312_read(state, reg, val, 1);
  105. }
  106. static inline int mt312_writereg(struct mt312_state* state,
  107. const enum mt312_reg_addr reg, const u8 val)
  108. {
  109. return mt312_write(state, reg, &val, 1);
  110. }
  111. static inline u32 mt312_div(u32 a, u32 b)
  112. {
  113. return (a + (b / 2)) / b;
  114. }
  115. static int mt312_reset(struct mt312_state* state, const u8 full)
  116. {
  117. return mt312_writereg(state, RESET, full ? 0x80 : 0x40);
  118. }
  119. static int mt312_get_inversion(struct mt312_state* state,
  120. fe_spectral_inversion_t *i)
  121. {
  122. int ret;
  123. u8 vit_mode;
  124. if ((ret = mt312_readreg(state, VIT_MODE, &vit_mode)) < 0)
  125. return ret;
  126. if (vit_mode & 0x80) /* auto inversion was used */
  127. *i = (vit_mode & 0x40) ? INVERSION_ON : INVERSION_OFF;
  128. return 0;
  129. }
  130. static int mt312_get_symbol_rate(struct mt312_state* state, u32 *sr)
  131. {
  132. int ret;
  133. u8 sym_rate_h;
  134. u8 dec_ratio;
  135. u16 sym_rat_op;
  136. u16 monitor;
  137. u8 buf[2];
  138. if ((ret = mt312_readreg(state, SYM_RATE_H, &sym_rate_h)) < 0)
  139. return ret;
  140. if (sym_rate_h & 0x80) { /* symbol rate search was used */
  141. if ((ret = mt312_writereg(state, MON_CTRL, 0x03)) < 0)
  142. return ret;
  143. if ((ret = mt312_read(state, MONITOR_H, buf, sizeof(buf))) < 0)
  144. return ret;
  145. monitor = (buf[0] << 8) | buf[1];
  146. dprintk(KERN_DEBUG "sr(auto) = %u\n",
  147. mt312_div(monitor * 15625, 4));
  148. } else {
  149. if ((ret = mt312_writereg(state, MON_CTRL, 0x05)) < 0)
  150. return ret;
  151. if ((ret = mt312_read(state, MONITOR_H, buf, sizeof(buf))) < 0)
  152. return ret;
  153. dec_ratio = ((buf[0] >> 5) & 0x07) * 32;
  154. if ((ret = mt312_read(state, SYM_RAT_OP_H, buf, sizeof(buf))) < 0)
  155. return ret;
  156. sym_rat_op = (buf[0] << 8) | buf[1];
  157. dprintk(KERN_DEBUG "sym_rat_op=%d dec_ratio=%d\n",
  158. sym_rat_op, dec_ratio);
  159. dprintk(KERN_DEBUG "*sr(manual) = %lu\n",
  160. (((MT312_PLL_CLK * 8192) / (sym_rat_op + 8192)) *
  161. 2) - dec_ratio);
  162. }
  163. return 0;
  164. }
  165. static int mt312_get_code_rate(struct mt312_state* state, fe_code_rate_t *cr)
  166. {
  167. const fe_code_rate_t fec_tab[8] =
  168. { FEC_1_2, FEC_2_3, FEC_3_4, FEC_5_6, FEC_6_7, FEC_7_8,
  169. FEC_AUTO, FEC_AUTO };
  170. int ret;
  171. u8 fec_status;
  172. if ((ret = mt312_readreg(state, FEC_STATUS, &fec_status)) < 0)
  173. return ret;
  174. *cr = fec_tab[(fec_status >> 4) & 0x07];
  175. return 0;
  176. }
  177. static int mt312_initfe(struct dvb_frontend* fe)
  178. {
  179. struct mt312_state *state = fe->demodulator_priv;
  180. int ret;
  181. u8 buf[2];
  182. /* wake up */
  183. if ((ret = mt312_writereg(state, CONFIG, (state->frequency == 60 ? 0x88 : 0x8c))) < 0)
  184. return ret;
  185. /* wait at least 150 usec */
  186. udelay(150);
  187. /* full reset */
  188. if ((ret = mt312_reset(state, 1)) < 0)
  189. return ret;
  190. // Per datasheet, write correct values. 09/28/03 ACCJr.
  191. // If we don't do this, we won't get FE_HAS_VITERBI in the VP310.
  192. {
  193. u8 buf_def[8]={0x14, 0x12, 0x03, 0x02, 0x01, 0x00, 0x00, 0x00};
  194. if ((ret = mt312_write(state, VIT_SETUP, buf_def, sizeof(buf_def))) < 0)
  195. return ret;
  196. }
  197. /* SYS_CLK */
  198. buf[0] = mt312_div((state->frequency == 60 ? MT312_LPOWER_SYS_CLK : MT312_SYS_CLK) * 2, 1000000);
  199. /* DISEQC_RATIO */
  200. buf[1] = mt312_div(MT312_PLL_CLK, 15000 * 4);
  201. if ((ret = mt312_write(state, SYS_CLK, buf, sizeof(buf))) < 0)
  202. return ret;
  203. if ((ret = mt312_writereg(state, SNR_THS_HIGH, 0x32)) < 0)
  204. return ret;
  205. if ((ret = mt312_writereg(state, OP_CTRL, 0x53)) < 0)
  206. return ret;
  207. /* TS_SW_LIM */
  208. buf[0] = 0x8c;
  209. buf[1] = 0x98;
  210. if ((ret = mt312_write(state, TS_SW_LIM_L, buf, sizeof(buf))) < 0)
  211. return ret;
  212. if ((ret = mt312_writereg(state, CS_SW_LIM, 0x69)) < 0)
  213. return ret;
  214. if (state->config->pll_init) {
  215. mt312_writereg(state, GPP_CTRL, 0x40);
  216. state->config->pll_init(fe);
  217. mt312_writereg(state, GPP_CTRL, 0x00);
  218. }
  219. return 0;
  220. }
  221. static int mt312_send_master_cmd(struct dvb_frontend* fe,
  222. struct dvb_diseqc_master_cmd *c)
  223. {
  224. struct mt312_state *state = fe->demodulator_priv;
  225. int ret;
  226. u8 diseqc_mode;
  227. if ((c->msg_len == 0) || (c->msg_len > sizeof(c->msg)))
  228. return -EINVAL;
  229. if ((ret = mt312_readreg(state, DISEQC_MODE, &diseqc_mode)) < 0)
  230. return ret;
  231. if ((ret =
  232. mt312_write(state, (0x80 | DISEQC_INSTR), c->msg, c->msg_len)) < 0)
  233. return ret;
  234. if ((ret =
  235. mt312_writereg(state, DISEQC_MODE,
  236. (diseqc_mode & 0x40) | ((c->msg_len - 1) << 3)
  237. | 0x04)) < 0)
  238. return ret;
  239. /* set DISEQC_MODE[2:0] to zero if a return message is expected */
  240. if (c->msg[0] & 0x02)
  241. if ((ret =
  242. mt312_writereg(state, DISEQC_MODE, (diseqc_mode & 0x40))) < 0)
  243. return ret;
  244. return 0;
  245. }
  246. static int mt312_send_burst(struct dvb_frontend* fe, const fe_sec_mini_cmd_t c)
  247. {
  248. struct mt312_state *state = fe->demodulator_priv;
  249. const u8 mini_tab[2] = { 0x02, 0x03 };
  250. int ret;
  251. u8 diseqc_mode;
  252. if (c > SEC_MINI_B)
  253. return -EINVAL;
  254. if ((ret = mt312_readreg(state, DISEQC_MODE, &diseqc_mode)) < 0)
  255. return ret;
  256. if ((ret =
  257. mt312_writereg(state, DISEQC_MODE,
  258. (diseqc_mode & 0x40) | mini_tab[c])) < 0)
  259. return ret;
  260. return 0;
  261. }
  262. static int mt312_set_tone(struct dvb_frontend* fe, const fe_sec_tone_mode_t t)
  263. {
  264. struct mt312_state *state = fe->demodulator_priv;
  265. const u8 tone_tab[2] = { 0x01, 0x00 };
  266. int ret;
  267. u8 diseqc_mode;
  268. if (t > SEC_TONE_OFF)
  269. return -EINVAL;
  270. if ((ret = mt312_readreg(state, DISEQC_MODE, &diseqc_mode)) < 0)
  271. return ret;
  272. if ((ret =
  273. mt312_writereg(state, DISEQC_MODE,
  274. (diseqc_mode & 0x40) | tone_tab[t])) < 0)
  275. return ret;
  276. return 0;
  277. }
  278. static int mt312_set_voltage(struct dvb_frontend* fe, const fe_sec_voltage_t v)
  279. {
  280. struct mt312_state *state = fe->demodulator_priv;
  281. const u8 volt_tab[3] = { 0x00, 0x40, 0x00 };
  282. if (v > SEC_VOLTAGE_OFF)
  283. return -EINVAL;
  284. return mt312_writereg(state, DISEQC_MODE, volt_tab[v]);
  285. }
  286. static int mt312_read_status(struct dvb_frontend* fe, fe_status_t *s)
  287. {
  288. struct mt312_state *state = fe->demodulator_priv;
  289. int ret;
  290. u8 status[3];
  291. *s = 0;
  292. if ((ret = mt312_read(state, QPSK_STAT_H, status, sizeof(status))) < 0)
  293. return ret;
  294. dprintk(KERN_DEBUG "QPSK_STAT_H: 0x%02x, QPSK_STAT_L: 0x%02x, FEC_STATUS: 0x%02x\n", status[0], status[1], status[2]);
  295. if (status[0] & 0xc0)
  296. *s |= FE_HAS_SIGNAL; /* signal noise ratio */
  297. if (status[0] & 0x04)
  298. *s |= FE_HAS_CARRIER; /* qpsk carrier lock */
  299. if (status[2] & 0x02)
  300. *s |= FE_HAS_VITERBI; /* viterbi lock */
  301. if (status[2] & 0x04)
  302. *s |= FE_HAS_SYNC; /* byte align lock */
  303. if (status[0] & 0x01)
  304. *s |= FE_HAS_LOCK; /* qpsk lock */
  305. return 0;
  306. }
  307. static int mt312_read_ber(struct dvb_frontend* fe, u32 *ber)
  308. {
  309. struct mt312_state *state = fe->demodulator_priv;
  310. int ret;
  311. u8 buf[3];
  312. if ((ret = mt312_read(state, RS_BERCNT_H, buf, 3)) < 0)
  313. return ret;
  314. *ber = ((buf[0] << 16) | (buf[1] << 8) | buf[2]) * 64;
  315. return 0;
  316. }
  317. static int mt312_read_signal_strength(struct dvb_frontend* fe, u16 *signal_strength)
  318. {
  319. struct mt312_state *state = fe->demodulator_priv;
  320. int ret;
  321. u8 buf[3];
  322. u16 agc;
  323. s16 err_db;
  324. if ((ret = mt312_read(state, AGC_H, buf, sizeof(buf))) < 0)
  325. return ret;
  326. agc = (buf[0] << 6) | (buf[1] >> 2);
  327. err_db = (s16) (((buf[1] & 0x03) << 14) | buf[2] << 6) >> 6;
  328. *signal_strength = agc;
  329. dprintk(KERN_DEBUG "agc=%08x err_db=%hd\n", agc, err_db);
  330. return 0;
  331. }
  332. static int mt312_read_snr(struct dvb_frontend* fe, u16 *snr)
  333. {
  334. struct mt312_state *state = fe->demodulator_priv;
  335. int ret;
  336. u8 buf[2];
  337. if ((ret = mt312_read(state, M_SNR_H, &buf, sizeof(buf))) < 0)
  338. return ret;
  339. *snr = 0xFFFF - ((((buf[0] & 0x7f) << 8) | buf[1]) << 1);
  340. return 0;
  341. }
  342. static int mt312_read_ucblocks(struct dvb_frontend* fe, u32 *ubc)
  343. {
  344. struct mt312_state *state = fe->demodulator_priv;
  345. int ret;
  346. u8 buf[2];
  347. if ((ret = mt312_read(state, RS_UBC_H, &buf, sizeof(buf))) < 0)
  348. return ret;
  349. *ubc = (buf[0] << 8) | buf[1];
  350. return 0;
  351. }
  352. static int mt312_set_frontend(struct dvb_frontend* fe,
  353. struct dvb_frontend_parameters *p)
  354. {
  355. struct mt312_state *state = fe->demodulator_priv;
  356. int ret;
  357. u8 buf[5], config_val;
  358. u16 sr;
  359. const u8 fec_tab[10] =
  360. { 0x00, 0x01, 0x02, 0x04, 0x3f, 0x08, 0x10, 0x20, 0x3f, 0x3f };
  361. const u8 inv_tab[3] = { 0x00, 0x40, 0x80 };
  362. dprintk("%s: Freq %d\n", __FUNCTION__, p->frequency);
  363. if ((p->frequency < fe->ops->info.frequency_min)
  364. || (p->frequency > fe->ops->info.frequency_max))
  365. return -EINVAL;
  366. if ((p->inversion < INVERSION_OFF)
  367. || (p->inversion > INVERSION_ON))
  368. return -EINVAL;
  369. if ((p->u.qpsk.symbol_rate < fe->ops->info.symbol_rate_min)
  370. || (p->u.qpsk.symbol_rate > fe->ops->info.symbol_rate_max))
  371. return -EINVAL;
  372. if ((p->u.qpsk.fec_inner < FEC_NONE)
  373. || (p->u.qpsk.fec_inner > FEC_AUTO))
  374. return -EINVAL;
  375. if ((p->u.qpsk.fec_inner == FEC_4_5)
  376. || (p->u.qpsk.fec_inner == FEC_8_9))
  377. return -EINVAL;
  378. switch (state->id) {
  379. case ID_VP310:
  380. // For now we will do this only for the VP310.
  381. // It should be better for the mt312 as well, but tunning will be slower. ACCJr 09/29/03
  382. ret = mt312_readreg(state, CONFIG, &config_val);
  383. if (ret < 0)
  384. return ret;
  385. if (p->u.qpsk.symbol_rate >= 30000000) //Note that 30MS/s should use 90MHz
  386. {
  387. if ((config_val & 0x0c) == 0x08) { //We are running 60MHz
  388. state->frequency = 90;
  389. if ((ret = mt312_initfe(fe)) < 0)
  390. return ret;
  391. }
  392. }
  393. else
  394. {
  395. if ((config_val & 0x0c) == 0x0C) { //We are running 90MHz
  396. state->frequency = 60;
  397. if ((ret = mt312_initfe(fe)) < 0)
  398. return ret;
  399. }
  400. }
  401. break;
  402. case ID_MT312:
  403. break;
  404. default:
  405. return -EINVAL;
  406. }
  407. mt312_writereg(state, GPP_CTRL, 0x40);
  408. state->config->pll_set(fe, p);
  409. mt312_writereg(state, GPP_CTRL, 0x00);
  410. /* sr = (u16)(sr * 256.0 / 1000000.0) */
  411. sr = mt312_div(p->u.qpsk.symbol_rate * 4, 15625);
  412. /* SYM_RATE */
  413. buf[0] = (sr >> 8) & 0x3f;
  414. buf[1] = (sr >> 0) & 0xff;
  415. /* VIT_MODE */
  416. buf[2] = inv_tab[p->inversion] | fec_tab[p->u.qpsk.fec_inner];
  417. /* QPSK_CTRL */
  418. buf[3] = 0x40; /* swap I and Q before QPSK demodulation */
  419. if (p->u.qpsk.symbol_rate < 10000000)
  420. buf[3] |= 0x04; /* use afc mode */
  421. /* GO */
  422. buf[4] = 0x01;
  423. if ((ret = mt312_write(state, SYM_RATE_H, buf, sizeof(buf))) < 0)
  424. return ret;
  425. mt312_reset(state, 0);
  426. return 0;
  427. }
  428. static int mt312_get_frontend(struct dvb_frontend* fe,
  429. struct dvb_frontend_parameters *p)
  430. {
  431. struct mt312_state *state = fe->demodulator_priv;
  432. int ret;
  433. if ((ret = mt312_get_inversion(state, &p->inversion)) < 0)
  434. return ret;
  435. if ((ret = mt312_get_symbol_rate(state, &p->u.qpsk.symbol_rate)) < 0)
  436. return ret;
  437. if ((ret = mt312_get_code_rate(state, &p->u.qpsk.fec_inner)) < 0)
  438. return ret;
  439. return 0;
  440. }
  441. static int mt312_sleep(struct dvb_frontend* fe)
  442. {
  443. struct mt312_state *state = fe->demodulator_priv;
  444. int ret;
  445. u8 config;
  446. /* reset all registers to defaults */
  447. if ((ret = mt312_reset(state, 1)) < 0)
  448. return ret;
  449. if ((ret = mt312_readreg(state, CONFIG, &config)) < 0)
  450. return ret;
  451. /* enter standby */
  452. if ((ret = mt312_writereg(state, CONFIG, config & 0x7f)) < 0)
  453. return ret;
  454. return 0;
  455. }
  456. static int mt312_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fesettings)
  457. {
  458. fesettings->min_delay_ms = 50;
  459. fesettings->step_size = 0;
  460. fesettings->max_drift = 0;
  461. return 0;
  462. }
  463. static void mt312_release(struct dvb_frontend* fe)
  464. {
  465. struct mt312_state* state = fe->demodulator_priv;
  466. kfree(state);
  467. }
  468. static struct dvb_frontend_ops vp310_mt312_ops = {
  469. .info = {
  470. .name = "Zarlink ???? DVB-S",
  471. .type = FE_QPSK,
  472. .frequency_min = 950000,
  473. .frequency_max = 2150000,
  474. .frequency_stepsize = (MT312_PLL_CLK / 1000) / 128,
  475. .symbol_rate_min = MT312_SYS_CLK / 128,
  476. .symbol_rate_max = MT312_SYS_CLK / 2,
  477. .caps =
  478. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
  479. FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
  480. FE_CAN_FEC_AUTO | FE_CAN_QPSK | FE_CAN_MUTE_TS |
  481. FE_CAN_RECOVER
  482. },
  483. .release = mt312_release,
  484. .init = mt312_initfe,
  485. .sleep = mt312_sleep,
  486. .set_frontend = mt312_set_frontend,
  487. .get_frontend = mt312_get_frontend,
  488. .get_tune_settings = mt312_get_tune_settings,
  489. .read_status = mt312_read_status,
  490. .read_ber = mt312_read_ber,
  491. .read_signal_strength = mt312_read_signal_strength,
  492. .read_snr = mt312_read_snr,
  493. .read_ucblocks = mt312_read_ucblocks,
  494. .diseqc_send_master_cmd = mt312_send_master_cmd,
  495. .diseqc_send_burst = mt312_send_burst,
  496. .set_tone = mt312_set_tone,
  497. .set_voltage = mt312_set_voltage,
  498. };
  499. struct dvb_frontend* vp310_mt312_attach(const struct mt312_config* config,
  500. struct i2c_adapter* i2c)
  501. {
  502. struct mt312_state* state = NULL;
  503. /* allocate memory for the internal state */
  504. state = kmalloc(sizeof(struct mt312_state), GFP_KERNEL);
  505. if (state == NULL)
  506. goto error;
  507. /* setup the state */
  508. state->config = config;
  509. state->i2c = i2c;
  510. memcpy(&state->ops, &vp310_mt312_ops, sizeof(struct dvb_frontend_ops));
  511. /* check if the demod is there */
  512. if (mt312_readreg(state, ID, &state->id) < 0)
  513. goto error;
  514. switch (state->id) {
  515. case ID_VP310:
  516. strcpy(state->ops.info.name, "Zarlink VP310 DVB-S");
  517. state->frequency = 90;
  518. break;
  519. case ID_MT312:
  520. strcpy(state->ops.info.name, "Zarlink MT312 DVB-S");
  521. state->frequency = 60;
  522. break;
  523. default:
  524. printk (KERN_WARNING "Only Zarlink VP310/MT312 are supported chips.\n");
  525. goto error;
  526. }
  527. /* create dvb_frontend */
  528. state->frontend.ops = &state->ops;
  529. state->frontend.demodulator_priv = state;
  530. return &state->frontend;
  531. error:
  532. kfree(state);
  533. return NULL;
  534. }
  535. module_param(debug, int, 0644);
  536. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  537. MODULE_DESCRIPTION("Zarlink VP310/MT312 DVB-S Demodulator driver");
  538. MODULE_AUTHOR("Andreas Oberritter <obi@linuxtv.org>");
  539. MODULE_LICENSE("GPL");
  540. EXPORT_SYMBOL(vp310_mt312_attach);