dib3000mb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/init.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/slab.h>
  31. #include "dib3000-common.h"
  32. #include "dib3000mb_priv.h"
  33. #include "dib3000.h"
  34. /* Version information */
  35. #define DRIVER_VERSION "0.1"
  36. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  37. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  38. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  39. static int debug;
  40. module_param(debug, int, 0644);
  41. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  42. #endif
  43. #define deb_info(args...) dprintk(0x01,args)
  44. #define deb_xfer(args...) dprintk(0x02,args)
  45. #define deb_setf(args...) dprintk(0x04,args)
  46. #define deb_getf(args...) dprintk(0x08,args)
  47. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  48. struct dvb_frontend_parameters *fep);
  49. static int dib3000mb_set_frontend(struct dvb_frontend* fe,
  50. struct dvb_frontend_parameters *fep, int tuner)
  51. {
  52. struct dib3000_state* state = fe->demodulator_priv;
  53. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  54. fe_code_rate_t fe_cr = FEC_NONE;
  55. int search_state, seq;
  56. if (tuner && state->config.pll_set) {
  57. state->config.pll_set(fe, fep);
  58. deb_setf("bandwidth: ");
  59. switch (ofdm->bandwidth) {
  60. case BANDWIDTH_8_MHZ:
  61. deb_setf("8 MHz\n");
  62. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  63. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  64. break;
  65. case BANDWIDTH_7_MHZ:
  66. deb_setf("7 MHz\n");
  67. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  68. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  69. break;
  70. case BANDWIDTH_6_MHZ:
  71. deb_setf("6 MHz\n");
  72. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  73. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  74. break;
  75. case BANDWIDTH_AUTO:
  76. return -EOPNOTSUPP;
  77. default:
  78. err("unkown bandwidth value.");
  79. return -EINVAL;
  80. }
  81. }
  82. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  83. deb_setf("transmission mode: ");
  84. switch (ofdm->transmission_mode) {
  85. case TRANSMISSION_MODE_2K:
  86. deb_setf("2k\n");
  87. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  88. break;
  89. case TRANSMISSION_MODE_8K:
  90. deb_setf("8k\n");
  91. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  92. break;
  93. case TRANSMISSION_MODE_AUTO:
  94. deb_setf("auto\n");
  95. break;
  96. default:
  97. return -EINVAL;
  98. }
  99. deb_setf("guard: ");
  100. switch (ofdm->guard_interval) {
  101. case GUARD_INTERVAL_1_32:
  102. deb_setf("1_32\n");
  103. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  104. break;
  105. case GUARD_INTERVAL_1_16:
  106. deb_setf("1_16\n");
  107. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  108. break;
  109. case GUARD_INTERVAL_1_8:
  110. deb_setf("1_8\n");
  111. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  112. break;
  113. case GUARD_INTERVAL_1_4:
  114. deb_setf("1_4\n");
  115. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  116. break;
  117. case GUARD_INTERVAL_AUTO:
  118. deb_setf("auto\n");
  119. break;
  120. default:
  121. return -EINVAL;
  122. }
  123. deb_setf("inversion: ");
  124. switch (fep->inversion) {
  125. case INVERSION_OFF:
  126. deb_setf("off\n");
  127. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  128. break;
  129. case INVERSION_AUTO:
  130. deb_setf("auto ");
  131. break;
  132. case INVERSION_ON:
  133. deb_setf("on\n");
  134. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  135. break;
  136. default:
  137. return -EINVAL;
  138. }
  139. deb_setf("constellation: ");
  140. switch (ofdm->constellation) {
  141. case QPSK:
  142. deb_setf("qpsk\n");
  143. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  144. break;
  145. case QAM_16:
  146. deb_setf("qam16\n");
  147. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  148. break;
  149. case QAM_64:
  150. deb_setf("qam64\n");
  151. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  152. break;
  153. case QAM_AUTO:
  154. break;
  155. default:
  156. return -EINVAL;
  157. }
  158. deb_setf("hierachy: ");
  159. switch (ofdm->hierarchy_information) {
  160. case HIERARCHY_NONE:
  161. deb_setf("none ");
  162. /* fall through */
  163. case HIERARCHY_1:
  164. deb_setf("alpha=1\n");
  165. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  166. break;
  167. case HIERARCHY_2:
  168. deb_setf("alpha=2\n");
  169. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  170. break;
  171. case HIERARCHY_4:
  172. deb_setf("alpha=4\n");
  173. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  174. break;
  175. case HIERARCHY_AUTO:
  176. deb_setf("alpha=auto\n");
  177. break;
  178. default:
  179. return -EINVAL;
  180. }
  181. deb_setf("hierarchy: ");
  182. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  183. deb_setf("none\n");
  184. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  185. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  186. fe_cr = ofdm->code_rate_HP;
  187. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  188. deb_setf("on\n");
  189. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  190. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  191. fe_cr = ofdm->code_rate_LP;
  192. }
  193. deb_setf("fec: ");
  194. switch (fe_cr) {
  195. case FEC_1_2:
  196. deb_setf("1_2\n");
  197. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  198. break;
  199. case FEC_2_3:
  200. deb_setf("2_3\n");
  201. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  202. break;
  203. case FEC_3_4:
  204. deb_setf("3_4\n");
  205. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  206. break;
  207. case FEC_5_6:
  208. deb_setf("5_6\n");
  209. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  210. break;
  211. case FEC_7_8:
  212. deb_setf("7_8\n");
  213. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  214. break;
  215. case FEC_NONE:
  216. deb_setf("none ");
  217. break;
  218. case FEC_AUTO:
  219. deb_setf("auto\n");
  220. break;
  221. default:
  222. return -EINVAL;
  223. }
  224. seq = dib3000_seq
  225. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  226. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  227. [fep->inversion == INVERSION_AUTO];
  228. deb_setf("seq? %d\n", seq);
  229. wr(DIB3000MB_REG_SEQ, seq);
  230. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  231. if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
  232. if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
  233. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  234. } else {
  235. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  236. }
  237. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  238. } else {
  239. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  240. }
  241. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  242. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  243. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  244. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  245. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  246. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  247. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  248. /* wait for AGC lock */
  249. msleep(70);
  250. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  251. /* something has to be auto searched */
  252. if (ofdm->constellation == QAM_AUTO ||
  253. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  254. fe_cr == FEC_AUTO ||
  255. fep->inversion == INVERSION_AUTO) {
  256. int as_count=0;
  257. deb_setf("autosearch enabled.\n");
  258. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  259. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  260. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  261. while ((search_state =
  262. dib3000_search_status(
  263. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  264. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  265. msleep(1);
  266. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  267. if (search_state == 1) {
  268. struct dvb_frontend_parameters feps;
  269. if (dib3000mb_get_frontend(fe, &feps) == 0) {
  270. deb_setf("reading tuning data from frontend succeeded.\n");
  271. return dib3000mb_set_frontend(fe, &feps, 0);
  272. }
  273. }
  274. } else {
  275. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  276. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  277. }
  278. return 0;
  279. }
  280. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  281. {
  282. struct dib3000_state* state = fe->demodulator_priv;
  283. deb_info("dib3000mb is getting up.\n");
  284. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  285. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  286. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  287. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  288. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  289. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  290. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  291. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  292. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  293. wr_foreach(dib3000mb_reg_impulse_noise,
  294. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  295. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  296. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  297. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  298. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  299. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  300. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  301. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  302. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  303. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  304. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  305. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  306. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  307. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  308. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  309. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  310. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  311. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  312. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  313. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  314. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  315. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  316. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  317. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  318. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  319. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  320. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  321. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  322. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  323. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  324. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  325. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  326. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  327. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  328. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  329. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  330. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  331. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  332. if (state->config.pll_init)
  333. state->config.pll_init(fe);
  334. return 0;
  335. }
  336. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  337. struct dvb_frontend_parameters *fep)
  338. {
  339. struct dib3000_state* state = fe->demodulator_priv;
  340. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  341. fe_code_rate_t *cr;
  342. u16 tps_val;
  343. int inv_test1,inv_test2;
  344. u32 dds_val, threshold = 0x800000;
  345. if (!rd(DIB3000MB_REG_TPS_LOCK))
  346. return 0;
  347. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  348. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  349. if (dds_val < threshold)
  350. inv_test1 = 0;
  351. else if (dds_val == threshold)
  352. inv_test1 = 1;
  353. else
  354. inv_test1 = 2;
  355. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  356. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  357. if (dds_val < threshold)
  358. inv_test2 = 0;
  359. else if (dds_val == threshold)
  360. inv_test2 = 1;
  361. else
  362. inv_test2 = 2;
  363. fep->inversion =
  364. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  365. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  366. INVERSION_ON : INVERSION_OFF;
  367. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  368. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  369. case DIB3000_CONSTELLATION_QPSK:
  370. deb_getf("QPSK ");
  371. ofdm->constellation = QPSK;
  372. break;
  373. case DIB3000_CONSTELLATION_16QAM:
  374. deb_getf("QAM16 ");
  375. ofdm->constellation = QAM_16;
  376. break;
  377. case DIB3000_CONSTELLATION_64QAM:
  378. deb_getf("QAM64 ");
  379. ofdm->constellation = QAM_64;
  380. break;
  381. default:
  382. err("Unexpected constellation returned by TPS (%d)", tps_val);
  383. break;
  384. }
  385. deb_getf("TPS: %d\n", tps_val);
  386. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  387. deb_getf("HRCH ON\n");
  388. cr = &ofdm->code_rate_LP;
  389. ofdm->code_rate_HP = FEC_NONE;
  390. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  391. case DIB3000_ALPHA_0:
  392. deb_getf("HIERARCHY_NONE ");
  393. ofdm->hierarchy_information = HIERARCHY_NONE;
  394. break;
  395. case DIB3000_ALPHA_1:
  396. deb_getf("HIERARCHY_1 ");
  397. ofdm->hierarchy_information = HIERARCHY_1;
  398. break;
  399. case DIB3000_ALPHA_2:
  400. deb_getf("HIERARCHY_2 ");
  401. ofdm->hierarchy_information = HIERARCHY_2;
  402. break;
  403. case DIB3000_ALPHA_4:
  404. deb_getf("HIERARCHY_4 ");
  405. ofdm->hierarchy_information = HIERARCHY_4;
  406. break;
  407. default:
  408. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  409. break;
  410. }
  411. deb_getf("TPS: %d\n", tps_val);
  412. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  413. } else {
  414. deb_getf("HRCH OFF\n");
  415. cr = &ofdm->code_rate_HP;
  416. ofdm->code_rate_LP = FEC_NONE;
  417. ofdm->hierarchy_information = HIERARCHY_NONE;
  418. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  419. }
  420. switch (tps_val) {
  421. case DIB3000_FEC_1_2:
  422. deb_getf("FEC_1_2 ");
  423. *cr = FEC_1_2;
  424. break;
  425. case DIB3000_FEC_2_3:
  426. deb_getf("FEC_2_3 ");
  427. *cr = FEC_2_3;
  428. break;
  429. case DIB3000_FEC_3_4:
  430. deb_getf("FEC_3_4 ");
  431. *cr = FEC_3_4;
  432. break;
  433. case DIB3000_FEC_5_6:
  434. deb_getf("FEC_5_6 ");
  435. *cr = FEC_4_5;
  436. break;
  437. case DIB3000_FEC_7_8:
  438. deb_getf("FEC_7_8 ");
  439. *cr = FEC_7_8;
  440. break;
  441. default:
  442. err("Unexpected FEC returned by TPS (%d)", tps_val);
  443. break;
  444. }
  445. deb_getf("TPS: %d\n",tps_val);
  446. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  447. case DIB3000_GUARD_TIME_1_32:
  448. deb_getf("GUARD_INTERVAL_1_32 ");
  449. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  450. break;
  451. case DIB3000_GUARD_TIME_1_16:
  452. deb_getf("GUARD_INTERVAL_1_16 ");
  453. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  454. break;
  455. case DIB3000_GUARD_TIME_1_8:
  456. deb_getf("GUARD_INTERVAL_1_8 ");
  457. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  458. break;
  459. case DIB3000_GUARD_TIME_1_4:
  460. deb_getf("GUARD_INTERVAL_1_4 ");
  461. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  462. break;
  463. default:
  464. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  465. break;
  466. }
  467. deb_getf("TPS: %d\n", tps_val);
  468. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  469. case DIB3000_TRANSMISSION_MODE_2K:
  470. deb_getf("TRANSMISSION_MODE_2K ");
  471. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  472. break;
  473. case DIB3000_TRANSMISSION_MODE_8K:
  474. deb_getf("TRANSMISSION_MODE_8K ");
  475. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  476. break;
  477. default:
  478. err("unexpected transmission mode return by TPS (%d)", tps_val);
  479. break;
  480. }
  481. deb_getf("TPS: %d\n", tps_val);
  482. return 0;
  483. }
  484. static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  485. {
  486. struct dib3000_state* state = fe->demodulator_priv;
  487. *stat = 0;
  488. if (rd(DIB3000MB_REG_AGC_LOCK))
  489. *stat |= FE_HAS_SIGNAL;
  490. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  491. *stat |= FE_HAS_CARRIER;
  492. if (rd(DIB3000MB_REG_VIT_LCK))
  493. *stat |= FE_HAS_VITERBI;
  494. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  495. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  496. deb_getf("actual status is %2x\n",*stat);
  497. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  498. rd(DIB3000MB_REG_TPS_LOCK),
  499. rd(DIB3000MB_REG_TPS_QAM),
  500. rd(DIB3000MB_REG_TPS_HRCH),
  501. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  502. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  503. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  504. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  505. rd(DIB3000MB_REG_TPS_FFT),
  506. rd(DIB3000MB_REG_TPS_CELL_ID));
  507. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  508. return 0;
  509. }
  510. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  511. {
  512. struct dib3000_state* state = fe->demodulator_priv;
  513. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  514. return 0;
  515. }
  516. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  517. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  518. {
  519. struct dib3000_state* state = fe->demodulator_priv;
  520. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  521. return 0;
  522. }
  523. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  524. {
  525. struct dib3000_state* state = fe->demodulator_priv;
  526. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  527. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  528. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  529. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  530. return 0;
  531. }
  532. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  533. {
  534. struct dib3000_state* state = fe->demodulator_priv;
  535. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  536. return 0;
  537. }
  538. static int dib3000mb_sleep(struct dvb_frontend* fe)
  539. {
  540. struct dib3000_state* state = fe->demodulator_priv;
  541. deb_info("dib3000mb is going to bed.\n");
  542. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  543. return 0;
  544. }
  545. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  546. {
  547. tune->min_delay_ms = 800;
  548. return 0;
  549. }
  550. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  551. {
  552. return dib3000mb_fe_init(fe, 0);
  553. }
  554. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  555. {
  556. return dib3000mb_set_frontend(fe, fep, 1);
  557. }
  558. static void dib3000mb_release(struct dvb_frontend* fe)
  559. {
  560. struct dib3000_state *state = fe->demodulator_priv;
  561. kfree(state);
  562. }
  563. /* pid filter and transfer stuff */
  564. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  565. {
  566. struct dib3000_state *state = fe->demodulator_priv;
  567. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  568. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  569. return 0;
  570. }
  571. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  572. {
  573. struct dib3000_state *state = fe->demodulator_priv;
  574. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  575. if (onoff) {
  576. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  577. } else {
  578. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  579. }
  580. return 0;
  581. }
  582. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  583. {
  584. struct dib3000_state *state = fe->demodulator_priv;
  585. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  586. wr(DIB3000MB_REG_PID_PARSE,onoff);
  587. return 0;
  588. }
  589. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  590. {
  591. struct dib3000_state *state = fe->demodulator_priv;
  592. if (onoff) {
  593. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  594. } else {
  595. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  596. }
  597. return 0;
  598. }
  599. static struct dvb_frontend_ops dib3000mb_ops;
  600. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  601. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  602. {
  603. struct dib3000_state* state = NULL;
  604. /* allocate memory for the internal state */
  605. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  606. if (state == NULL)
  607. goto error;
  608. /* setup the state */
  609. state->i2c = i2c;
  610. memcpy(&state->config,config,sizeof(struct dib3000_config));
  611. memcpy(&state->ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  612. /* check for the correct demod */
  613. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  614. goto error;
  615. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  616. goto error;
  617. /* create dvb_frontend */
  618. state->frontend.ops = &state->ops;
  619. state->frontend.demodulator_priv = state;
  620. /* set the xfer operations */
  621. xfer_ops->pid_parse = dib3000mb_pid_parse;
  622. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  623. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  624. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  625. return &state->frontend;
  626. error:
  627. kfree(state);
  628. return NULL;
  629. }
  630. static struct dvb_frontend_ops dib3000mb_ops = {
  631. .info = {
  632. .name = "DiBcom 3000M-B DVB-T",
  633. .type = FE_OFDM,
  634. .frequency_min = 44250000,
  635. .frequency_max = 867250000,
  636. .frequency_stepsize = 62500,
  637. .caps = FE_CAN_INVERSION_AUTO |
  638. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  639. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  640. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  641. FE_CAN_TRANSMISSION_MODE_AUTO |
  642. FE_CAN_GUARD_INTERVAL_AUTO |
  643. FE_CAN_RECOVER |
  644. FE_CAN_HIERARCHY_AUTO,
  645. },
  646. .release = dib3000mb_release,
  647. .init = dib3000mb_fe_init_nonmobile,
  648. .sleep = dib3000mb_sleep,
  649. .set_frontend = dib3000mb_set_frontend_and_tuner,
  650. .get_frontend = dib3000mb_get_frontend,
  651. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  652. .read_status = dib3000mb_read_status,
  653. .read_ber = dib3000mb_read_ber,
  654. .read_signal_strength = dib3000mb_read_signal_strength,
  655. .read_snr = dib3000mb_read_snr,
  656. .read_ucblocks = dib3000mb_read_unc_blocks,
  657. };
  658. MODULE_AUTHOR(DRIVER_AUTHOR);
  659. MODULE_DESCRIPTION(DRIVER_DESC);
  660. MODULE_LICENSE("GPL");
  661. EXPORT_SYMBOL(dib3000mb_attach);