mthca_qp.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. *
  35. * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $
  36. */
  37. #include <linux/init.h>
  38. #include <linux/string.h>
  39. #include <linux/slab.h>
  40. #include <rdma/ib_verbs.h>
  41. #include <rdma/ib_cache.h>
  42. #include <rdma/ib_pack.h>
  43. #include "mthca_dev.h"
  44. #include "mthca_cmd.h"
  45. #include "mthca_memfree.h"
  46. #include "mthca_wqe.h"
  47. enum {
  48. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  49. MTHCA_ACK_REQ_FREQ = 10,
  50. MTHCA_FLIGHT_LIMIT = 9,
  51. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  52. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  53. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  54. };
  55. enum {
  56. MTHCA_QP_STATE_RST = 0,
  57. MTHCA_QP_STATE_INIT = 1,
  58. MTHCA_QP_STATE_RTR = 2,
  59. MTHCA_QP_STATE_RTS = 3,
  60. MTHCA_QP_STATE_SQE = 4,
  61. MTHCA_QP_STATE_SQD = 5,
  62. MTHCA_QP_STATE_ERR = 6,
  63. MTHCA_QP_STATE_DRAINING = 7
  64. };
  65. enum {
  66. MTHCA_QP_ST_RC = 0x0,
  67. MTHCA_QP_ST_UC = 0x1,
  68. MTHCA_QP_ST_RD = 0x2,
  69. MTHCA_QP_ST_UD = 0x3,
  70. MTHCA_QP_ST_MLX = 0x7
  71. };
  72. enum {
  73. MTHCA_QP_PM_MIGRATED = 0x3,
  74. MTHCA_QP_PM_ARMED = 0x0,
  75. MTHCA_QP_PM_REARM = 0x1
  76. };
  77. enum {
  78. /* qp_context flags */
  79. MTHCA_QP_BIT_DE = 1 << 8,
  80. /* params1 */
  81. MTHCA_QP_BIT_SRE = 1 << 15,
  82. MTHCA_QP_BIT_SWE = 1 << 14,
  83. MTHCA_QP_BIT_SAE = 1 << 13,
  84. MTHCA_QP_BIT_SIC = 1 << 4,
  85. MTHCA_QP_BIT_SSC = 1 << 3,
  86. /* params2 */
  87. MTHCA_QP_BIT_RRE = 1 << 15,
  88. MTHCA_QP_BIT_RWE = 1 << 14,
  89. MTHCA_QP_BIT_RAE = 1 << 13,
  90. MTHCA_QP_BIT_RIC = 1 << 4,
  91. MTHCA_QP_BIT_RSC = 1 << 3
  92. };
  93. struct mthca_qp_path {
  94. __be32 port_pkey;
  95. u8 rnr_retry;
  96. u8 g_mylmc;
  97. __be16 rlid;
  98. u8 ackto;
  99. u8 mgid_index;
  100. u8 static_rate;
  101. u8 hop_limit;
  102. __be32 sl_tclass_flowlabel;
  103. u8 rgid[16];
  104. } __attribute__((packed));
  105. struct mthca_qp_context {
  106. __be32 flags;
  107. __be32 tavor_sched_queue; /* Reserved on Arbel */
  108. u8 mtu_msgmax;
  109. u8 rq_size_stride; /* Reserved on Tavor */
  110. u8 sq_size_stride; /* Reserved on Tavor */
  111. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  112. __be32 usr_page;
  113. __be32 local_qpn;
  114. __be32 remote_qpn;
  115. u32 reserved1[2];
  116. struct mthca_qp_path pri_path;
  117. struct mthca_qp_path alt_path;
  118. __be32 rdd;
  119. __be32 pd;
  120. __be32 wqe_base;
  121. __be32 wqe_lkey;
  122. __be32 params1;
  123. __be32 reserved2;
  124. __be32 next_send_psn;
  125. __be32 cqn_snd;
  126. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  127. __be32 snd_db_index; /* (debugging only entries) */
  128. __be32 last_acked_psn;
  129. __be32 ssn;
  130. __be32 params2;
  131. __be32 rnr_nextrecvpsn;
  132. __be32 ra_buff_indx;
  133. __be32 cqn_rcv;
  134. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  135. __be32 rcv_db_index; /* (debugging only entries) */
  136. __be32 qkey;
  137. __be32 srqn;
  138. __be32 rmsn;
  139. __be16 rq_wqe_counter; /* reserved on Tavor */
  140. __be16 sq_wqe_counter; /* reserved on Tavor */
  141. u32 reserved3[18];
  142. } __attribute__((packed));
  143. struct mthca_qp_param {
  144. __be32 opt_param_mask;
  145. u32 reserved1;
  146. struct mthca_qp_context context;
  147. u32 reserved2[62];
  148. } __attribute__((packed));
  149. enum {
  150. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  151. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  152. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  153. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  154. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  155. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  156. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  157. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  158. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  159. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  160. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  161. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  162. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  163. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  164. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  165. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  166. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  167. };
  168. static const u8 mthca_opcode[] = {
  169. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  170. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  171. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  172. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  173. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  174. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  175. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  176. };
  177. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  178. {
  179. return qp->qpn >= dev->qp_table.sqp_start &&
  180. qp->qpn <= dev->qp_table.sqp_start + 3;
  181. }
  182. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  183. {
  184. return qp->qpn >= dev->qp_table.sqp_start &&
  185. qp->qpn <= dev->qp_table.sqp_start + 1;
  186. }
  187. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  188. {
  189. if (qp->is_direct)
  190. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  191. else
  192. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  193. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  194. }
  195. static void *get_send_wqe(struct mthca_qp *qp, int n)
  196. {
  197. if (qp->is_direct)
  198. return qp->queue.direct.buf + qp->send_wqe_offset +
  199. (n << qp->sq.wqe_shift);
  200. else
  201. return qp->queue.page_list[(qp->send_wqe_offset +
  202. (n << qp->sq.wqe_shift)) >>
  203. PAGE_SHIFT].buf +
  204. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  205. (PAGE_SIZE - 1));
  206. }
  207. static void mthca_wq_init(struct mthca_wq *wq)
  208. {
  209. spin_lock_init(&wq->lock);
  210. wq->next_ind = 0;
  211. wq->last_comp = wq->max - 1;
  212. wq->head = 0;
  213. wq->tail = 0;
  214. }
  215. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  216. enum ib_event_type event_type)
  217. {
  218. struct mthca_qp *qp;
  219. struct ib_event event;
  220. spin_lock(&dev->qp_table.lock);
  221. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  222. if (qp)
  223. atomic_inc(&qp->refcount);
  224. spin_unlock(&dev->qp_table.lock);
  225. if (!qp) {
  226. mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
  227. return;
  228. }
  229. if (event_type == IB_EVENT_PATH_MIG)
  230. qp->port = qp->alt_port;
  231. event.device = &dev->ib_dev;
  232. event.event = event_type;
  233. event.element.qp = &qp->ibqp;
  234. if (qp->ibqp.event_handler)
  235. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  236. if (atomic_dec_and_test(&qp->refcount))
  237. wake_up(&qp->wait);
  238. }
  239. static int to_mthca_state(enum ib_qp_state ib_state)
  240. {
  241. switch (ib_state) {
  242. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  243. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  244. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  245. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  246. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  247. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  248. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  249. default: return -1;
  250. }
  251. }
  252. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  253. static int to_mthca_st(int transport)
  254. {
  255. switch (transport) {
  256. case RC: return MTHCA_QP_ST_RC;
  257. case UC: return MTHCA_QP_ST_UC;
  258. case UD: return MTHCA_QP_ST_UD;
  259. case RD: return MTHCA_QP_ST_RD;
  260. case MLX: return MTHCA_QP_ST_MLX;
  261. default: return -1;
  262. }
  263. }
  264. static void store_attrs(struct mthca_sqp *sqp, struct ib_qp_attr *attr,
  265. int attr_mask)
  266. {
  267. if (attr_mask & IB_QP_PKEY_INDEX)
  268. sqp->pkey_index = attr->pkey_index;
  269. if (attr_mask & IB_QP_QKEY)
  270. sqp->qkey = attr->qkey;
  271. if (attr_mask & IB_QP_SQ_PSN)
  272. sqp->send_psn = attr->sq_psn;
  273. }
  274. static void init_port(struct mthca_dev *dev, int port)
  275. {
  276. int err;
  277. u8 status;
  278. struct mthca_init_ib_param param;
  279. memset(&param, 0, sizeof param);
  280. param.port_width = dev->limits.port_width_cap;
  281. param.vl_cap = dev->limits.vl_cap;
  282. param.mtu_cap = dev->limits.mtu_cap;
  283. param.gid_cap = dev->limits.gid_table_len;
  284. param.pkey_cap = dev->limits.pkey_table_len;
  285. err = mthca_INIT_IB(dev, &param, port, &status);
  286. if (err)
  287. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  288. if (status)
  289. mthca_warn(dev, "INIT_IB returned status %02x.\n", status);
  290. }
  291. static __be32 get_hw_access_flags(struct mthca_qp *qp, struct ib_qp_attr *attr,
  292. int attr_mask)
  293. {
  294. u8 dest_rd_atomic;
  295. u32 access_flags;
  296. u32 hw_access_flags = 0;
  297. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  298. dest_rd_atomic = attr->max_dest_rd_atomic;
  299. else
  300. dest_rd_atomic = qp->resp_depth;
  301. if (attr_mask & IB_QP_ACCESS_FLAGS)
  302. access_flags = attr->qp_access_flags;
  303. else
  304. access_flags = qp->atomic_rd_en;
  305. if (!dest_rd_atomic)
  306. access_flags &= IB_ACCESS_REMOTE_WRITE;
  307. if (access_flags & IB_ACCESS_REMOTE_READ)
  308. hw_access_flags |= MTHCA_QP_BIT_RRE;
  309. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  310. hw_access_flags |= MTHCA_QP_BIT_RAE;
  311. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  312. hw_access_flags |= MTHCA_QP_BIT_RWE;
  313. return cpu_to_be32(hw_access_flags);
  314. }
  315. static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
  316. {
  317. switch (mthca_state) {
  318. case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
  319. case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
  320. case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
  321. case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
  322. case MTHCA_QP_STATE_DRAINING:
  323. case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
  324. case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
  325. case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
  326. default: return -1;
  327. }
  328. }
  329. static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
  330. {
  331. switch (mthca_mig_state) {
  332. case 0: return IB_MIG_ARMED;
  333. case 1: return IB_MIG_REARM;
  334. case 3: return IB_MIG_MIGRATED;
  335. default: return -1;
  336. }
  337. }
  338. static int to_ib_qp_access_flags(int mthca_flags)
  339. {
  340. int ib_flags = 0;
  341. if (mthca_flags & MTHCA_QP_BIT_RRE)
  342. ib_flags |= IB_ACCESS_REMOTE_READ;
  343. if (mthca_flags & MTHCA_QP_BIT_RWE)
  344. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  345. if (mthca_flags & MTHCA_QP_BIT_RAE)
  346. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  347. return ib_flags;
  348. }
  349. static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
  350. struct mthca_qp_path *path)
  351. {
  352. memset(ib_ah_attr, 0, sizeof *path);
  353. ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
  354. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
  355. return;
  356. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  357. ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
  358. ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
  359. ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
  360. path->static_rate & 0x7,
  361. ib_ah_attr->port_num);
  362. ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  363. if (ib_ah_attr->ah_flags) {
  364. ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
  365. ib_ah_attr->grh.hop_limit = path->hop_limit;
  366. ib_ah_attr->grh.traffic_class =
  367. (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
  368. ib_ah_attr->grh.flow_label =
  369. be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
  370. memcpy(ib_ah_attr->grh.dgid.raw,
  371. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  372. }
  373. }
  374. int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  375. struct ib_qp_init_attr *qp_init_attr)
  376. {
  377. struct mthca_dev *dev = to_mdev(ibqp->device);
  378. struct mthca_qp *qp = to_mqp(ibqp);
  379. int err;
  380. struct mthca_mailbox *mailbox;
  381. struct mthca_qp_param *qp_param;
  382. struct mthca_qp_context *context;
  383. int mthca_state;
  384. u8 status;
  385. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  386. if (IS_ERR(mailbox))
  387. return PTR_ERR(mailbox);
  388. err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox, &status);
  389. if (err)
  390. goto out;
  391. if (status) {
  392. mthca_warn(dev, "QUERY_QP returned status %02x\n", status);
  393. err = -EINVAL;
  394. goto out;
  395. }
  396. qp_param = mailbox->buf;
  397. context = &qp_param->context;
  398. mthca_state = be32_to_cpu(context->flags) >> 28;
  399. qp_attr->qp_state = to_ib_qp_state(mthca_state);
  400. qp_attr->cur_qp_state = qp_attr->qp_state;
  401. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  402. qp_attr->path_mig_state =
  403. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  404. qp_attr->qkey = be32_to_cpu(context->qkey);
  405. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  406. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  407. qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
  408. qp_attr->qp_access_flags =
  409. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  410. qp_attr->cap.max_send_wr = qp->sq.max;
  411. qp_attr->cap.max_recv_wr = qp->rq.max;
  412. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  413. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  414. qp_attr->cap.max_inline_data = qp->max_inline_data;
  415. if (qp->transport == RC || qp->transport == UC) {
  416. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  417. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  418. }
  419. qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
  420. qp_attr->alt_pkey_index = be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
  421. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  422. qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
  423. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  424. qp_attr->max_dest_rd_atomic =
  425. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  426. qp_attr->min_rnr_timer =
  427. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  428. qp_attr->port_num = qp_attr->ah_attr.port_num;
  429. qp_attr->timeout = context->pri_path.ackto >> 3;
  430. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  431. qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
  432. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  433. qp_attr->alt_timeout = context->alt_path.ackto >> 3;
  434. qp_init_attr->cap = qp_attr->cap;
  435. out:
  436. mthca_free_mailbox(dev, mailbox);
  437. return err;
  438. }
  439. static int mthca_path_set(struct mthca_dev *dev, struct ib_ah_attr *ah,
  440. struct mthca_qp_path *path, u8 port)
  441. {
  442. path->g_mylmc = ah->src_path_bits & 0x7f;
  443. path->rlid = cpu_to_be16(ah->dlid);
  444. path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
  445. if (ah->ah_flags & IB_AH_GRH) {
  446. if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
  447. mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
  448. ah->grh.sgid_index, dev->limits.gid_table_len-1);
  449. return -1;
  450. }
  451. path->g_mylmc |= 1 << 7;
  452. path->mgid_index = ah->grh.sgid_index;
  453. path->hop_limit = ah->grh.hop_limit;
  454. path->sl_tclass_flowlabel =
  455. cpu_to_be32((ah->sl << 28) |
  456. (ah->grh.traffic_class << 20) |
  457. (ah->grh.flow_label));
  458. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  459. } else
  460. path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
  461. return 0;
  462. }
  463. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask)
  464. {
  465. struct mthca_dev *dev = to_mdev(ibqp->device);
  466. struct mthca_qp *qp = to_mqp(ibqp);
  467. enum ib_qp_state cur_state, new_state;
  468. struct mthca_mailbox *mailbox;
  469. struct mthca_qp_param *qp_param;
  470. struct mthca_qp_context *qp_context;
  471. u32 sqd_event = 0;
  472. u8 status;
  473. int err;
  474. if (attr_mask & IB_QP_CUR_STATE) {
  475. cur_state = attr->cur_qp_state;
  476. } else {
  477. spin_lock_irq(&qp->sq.lock);
  478. spin_lock(&qp->rq.lock);
  479. cur_state = qp->state;
  480. spin_unlock(&qp->rq.lock);
  481. spin_unlock_irq(&qp->sq.lock);
  482. }
  483. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  484. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
  485. mthca_dbg(dev, "Bad QP transition (transport %d) "
  486. "%d->%d with attr 0x%08x\n",
  487. qp->transport, cur_state, new_state,
  488. attr_mask);
  489. return -EINVAL;
  490. }
  491. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  492. attr->pkey_index >= dev->limits.pkey_table_len) {
  493. mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
  494. attr->pkey_index, dev->limits.pkey_table_len-1);
  495. return -EINVAL;
  496. }
  497. if ((attr_mask & IB_QP_PORT) &&
  498. (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
  499. mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
  500. return -EINVAL;
  501. }
  502. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  503. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  504. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  505. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  506. return -EINVAL;
  507. }
  508. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  509. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  510. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  511. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  512. return -EINVAL;
  513. }
  514. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  515. if (IS_ERR(mailbox))
  516. return PTR_ERR(mailbox);
  517. qp_param = mailbox->buf;
  518. qp_context = &qp_param->context;
  519. memset(qp_param, 0, sizeof *qp_param);
  520. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  521. (to_mthca_st(qp->transport) << 16));
  522. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  523. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  524. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  525. else {
  526. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  527. switch (attr->path_mig_state) {
  528. case IB_MIG_MIGRATED:
  529. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  530. break;
  531. case IB_MIG_REARM:
  532. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  533. break;
  534. case IB_MIG_ARMED:
  535. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  536. break;
  537. }
  538. }
  539. /* leave tavor_sched_queue as 0 */
  540. if (qp->transport == MLX || qp->transport == UD)
  541. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  542. else if (attr_mask & IB_QP_PATH_MTU) {
  543. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
  544. mthca_dbg(dev, "path MTU (%u) is invalid\n",
  545. attr->path_mtu);
  546. return -EINVAL;
  547. }
  548. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  549. }
  550. if (mthca_is_memfree(dev)) {
  551. if (qp->rq.max)
  552. qp_context->rq_size_stride = long_log2(qp->rq.max) << 3;
  553. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  554. if (qp->sq.max)
  555. qp_context->sq_size_stride = long_log2(qp->sq.max) << 3;
  556. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  557. }
  558. /* leave arbel_sched_queue as 0 */
  559. if (qp->ibqp.uobject)
  560. qp_context->usr_page =
  561. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  562. else
  563. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  564. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  565. if (attr_mask & IB_QP_DEST_QPN) {
  566. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  567. }
  568. if (qp->transport == MLX)
  569. qp_context->pri_path.port_pkey |=
  570. cpu_to_be32(qp->port << 24);
  571. else {
  572. if (attr_mask & IB_QP_PORT) {
  573. qp_context->pri_path.port_pkey |=
  574. cpu_to_be32(attr->port_num << 24);
  575. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  576. }
  577. }
  578. if (attr_mask & IB_QP_PKEY_INDEX) {
  579. qp_context->pri_path.port_pkey |=
  580. cpu_to_be32(attr->pkey_index);
  581. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  582. }
  583. if (attr_mask & IB_QP_RNR_RETRY) {
  584. qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
  585. attr->rnr_retry << 5;
  586. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
  587. MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
  588. }
  589. if (attr_mask & IB_QP_AV) {
  590. if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
  591. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  592. return -EINVAL;
  593. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  594. }
  595. if (attr_mask & IB_QP_TIMEOUT) {
  596. qp_context->pri_path.ackto = attr->timeout << 3;
  597. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  598. }
  599. if (attr_mask & IB_QP_ALT_PATH) {
  600. if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
  601. mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
  602. attr->alt_pkey_index, dev->limits.pkey_table_len-1);
  603. return -EINVAL;
  604. }
  605. if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
  606. mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
  607. attr->alt_port_num);
  608. return -EINVAL;
  609. }
  610. if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
  611. attr->alt_ah_attr.port_num))
  612. return -EINVAL;
  613. qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
  614. attr->alt_port_num << 24);
  615. qp_context->alt_path.ackto = attr->alt_timeout << 3;
  616. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
  617. }
  618. /* leave rdd as 0 */
  619. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  620. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  621. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  622. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  623. (MTHCA_FLIGHT_LIMIT << 24) |
  624. MTHCA_QP_BIT_SWE);
  625. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  626. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  627. if (attr_mask & IB_QP_RETRY_CNT) {
  628. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  629. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  630. }
  631. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  632. if (attr->max_rd_atomic) {
  633. qp_context->params1 |=
  634. cpu_to_be32(MTHCA_QP_BIT_SRE |
  635. MTHCA_QP_BIT_SAE);
  636. qp_context->params1 |=
  637. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  638. }
  639. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  640. }
  641. if (attr_mask & IB_QP_SQ_PSN)
  642. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  643. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  644. if (mthca_is_memfree(dev)) {
  645. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  646. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  647. }
  648. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  649. if (attr->max_dest_rd_atomic)
  650. qp_context->params2 |=
  651. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  652. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  653. }
  654. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  655. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  656. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  657. MTHCA_QP_OPTPAR_RRE |
  658. MTHCA_QP_OPTPAR_RAE);
  659. }
  660. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  661. if (ibqp->srq)
  662. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  663. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  664. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  665. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  666. }
  667. if (attr_mask & IB_QP_RQ_PSN)
  668. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  669. qp_context->ra_buff_indx =
  670. cpu_to_be32(dev->qp_table.rdb_base +
  671. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  672. dev->qp_table.rdb_shift));
  673. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  674. if (mthca_is_memfree(dev))
  675. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  676. if (attr_mask & IB_QP_QKEY) {
  677. qp_context->qkey = cpu_to_be32(attr->qkey);
  678. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  679. }
  680. if (ibqp->srq)
  681. qp_context->srqn = cpu_to_be32(1 << 24 |
  682. to_msrq(ibqp->srq)->srqn);
  683. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  684. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
  685. attr->en_sqd_async_notify)
  686. sqd_event = 1 << 31;
  687. err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
  688. mailbox, sqd_event, &status);
  689. if (err)
  690. goto out;
  691. if (status) {
  692. mthca_warn(dev, "modify QP %d->%d returned status %02x.\n",
  693. cur_state, new_state, status);
  694. err = -EINVAL;
  695. goto out;
  696. }
  697. qp->state = new_state;
  698. if (attr_mask & IB_QP_ACCESS_FLAGS)
  699. qp->atomic_rd_en = attr->qp_access_flags;
  700. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  701. qp->resp_depth = attr->max_dest_rd_atomic;
  702. if (attr_mask & IB_QP_PORT)
  703. qp->port = attr->port_num;
  704. if (attr_mask & IB_QP_ALT_PATH)
  705. qp->alt_port = attr->alt_port_num;
  706. if (is_sqp(dev, qp))
  707. store_attrs(to_msqp(qp), attr, attr_mask);
  708. /*
  709. * If we moved QP0 to RTR, bring the IB link up; if we moved
  710. * QP0 to RESET or ERROR, bring the link back down.
  711. */
  712. if (is_qp0(dev, qp)) {
  713. if (cur_state != IB_QPS_RTR &&
  714. new_state == IB_QPS_RTR)
  715. init_port(dev, qp->port);
  716. if (cur_state != IB_QPS_RESET &&
  717. cur_state != IB_QPS_ERR &&
  718. (new_state == IB_QPS_RESET ||
  719. new_state == IB_QPS_ERR))
  720. mthca_CLOSE_IB(dev, qp->port, &status);
  721. }
  722. /*
  723. * If we moved a kernel QP to RESET, clean up all old CQ
  724. * entries and reinitialize the QP.
  725. */
  726. if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  727. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq)->cqn, qp->qpn,
  728. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  729. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  730. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq)->cqn, qp->qpn,
  731. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  732. mthca_wq_init(&qp->sq);
  733. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  734. mthca_wq_init(&qp->rq);
  735. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  736. if (mthca_is_memfree(dev)) {
  737. *qp->sq.db = 0;
  738. *qp->rq.db = 0;
  739. }
  740. }
  741. out:
  742. mthca_free_mailbox(dev, mailbox);
  743. return err;
  744. }
  745. static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
  746. {
  747. /*
  748. * Calculate the maximum size of WQE s/g segments, excluding
  749. * the next segment and other non-data segments.
  750. */
  751. int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
  752. switch (qp->transport) {
  753. case MLX:
  754. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  755. break;
  756. case UD:
  757. if (mthca_is_memfree(dev))
  758. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  759. else
  760. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  761. break;
  762. default:
  763. max_data_size -= sizeof (struct mthca_raddr_seg);
  764. break;
  765. }
  766. return max_data_size;
  767. }
  768. static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
  769. {
  770. /* We don't support inline data for kernel QPs (yet). */
  771. return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
  772. }
  773. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  774. struct mthca_pd *pd,
  775. struct mthca_qp *qp)
  776. {
  777. int max_data_size = mthca_max_data_size(dev, qp,
  778. min(dev->limits.max_desc_sz,
  779. 1 << qp->sq.wqe_shift));
  780. qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
  781. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  782. max_data_size / sizeof (struct mthca_data_seg));
  783. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  784. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  785. sizeof (struct mthca_next_seg)) /
  786. sizeof (struct mthca_data_seg));
  787. }
  788. /*
  789. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  790. * rq.max_gs and sq.max_gs must all be assigned.
  791. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  792. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  793. * queue)
  794. */
  795. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  796. struct mthca_pd *pd,
  797. struct mthca_qp *qp)
  798. {
  799. int size;
  800. int err = -ENOMEM;
  801. size = sizeof (struct mthca_next_seg) +
  802. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  803. if (size > dev->limits.max_desc_sz)
  804. return -EINVAL;
  805. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  806. qp->rq.wqe_shift++)
  807. ; /* nothing */
  808. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  809. switch (qp->transport) {
  810. case MLX:
  811. size += 2 * sizeof (struct mthca_data_seg);
  812. break;
  813. case UD:
  814. size += mthca_is_memfree(dev) ?
  815. sizeof (struct mthca_arbel_ud_seg) :
  816. sizeof (struct mthca_tavor_ud_seg);
  817. break;
  818. case UC:
  819. size += sizeof (struct mthca_raddr_seg);
  820. break;
  821. case RC:
  822. size += sizeof (struct mthca_raddr_seg);
  823. /*
  824. * An atomic op will require an atomic segment, a
  825. * remote address segment and one scatter entry.
  826. */
  827. size = max_t(int, size,
  828. sizeof (struct mthca_atomic_seg) +
  829. sizeof (struct mthca_raddr_seg) +
  830. sizeof (struct mthca_data_seg));
  831. break;
  832. default:
  833. break;
  834. }
  835. /* Make sure that we have enough space for a bind request */
  836. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  837. size += sizeof (struct mthca_next_seg);
  838. if (size > dev->limits.max_desc_sz)
  839. return -EINVAL;
  840. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  841. qp->sq.wqe_shift++)
  842. ; /* nothing */
  843. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  844. 1 << qp->sq.wqe_shift);
  845. /*
  846. * If this is a userspace QP, we don't actually have to
  847. * allocate anything. All we need is to calculate the WQE
  848. * sizes and the send_wqe_offset, so we're done now.
  849. */
  850. if (pd->ibpd.uobject)
  851. return 0;
  852. size = PAGE_ALIGN(qp->send_wqe_offset +
  853. (qp->sq.max << qp->sq.wqe_shift));
  854. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  855. GFP_KERNEL);
  856. if (!qp->wrid)
  857. goto err_out;
  858. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  859. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  860. if (err)
  861. goto err_out;
  862. return 0;
  863. err_out:
  864. kfree(qp->wrid);
  865. return err;
  866. }
  867. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  868. struct mthca_qp *qp)
  869. {
  870. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  871. (qp->sq.max << qp->sq.wqe_shift)),
  872. &qp->queue, qp->is_direct, &qp->mr);
  873. kfree(qp->wrid);
  874. }
  875. static int mthca_map_memfree(struct mthca_dev *dev,
  876. struct mthca_qp *qp)
  877. {
  878. int ret;
  879. if (mthca_is_memfree(dev)) {
  880. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  881. if (ret)
  882. return ret;
  883. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  884. if (ret)
  885. goto err_qpc;
  886. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  887. qp->qpn << dev->qp_table.rdb_shift);
  888. if (ret)
  889. goto err_eqpc;
  890. }
  891. return 0;
  892. err_eqpc:
  893. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  894. err_qpc:
  895. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  896. return ret;
  897. }
  898. static void mthca_unmap_memfree(struct mthca_dev *dev,
  899. struct mthca_qp *qp)
  900. {
  901. mthca_table_put(dev, dev->qp_table.rdb_table,
  902. qp->qpn << dev->qp_table.rdb_shift);
  903. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  904. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  905. }
  906. static int mthca_alloc_memfree(struct mthca_dev *dev,
  907. struct mthca_qp *qp)
  908. {
  909. int ret = 0;
  910. if (mthca_is_memfree(dev)) {
  911. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  912. qp->qpn, &qp->rq.db);
  913. if (qp->rq.db_index < 0)
  914. return ret;
  915. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  916. qp->qpn, &qp->sq.db);
  917. if (qp->sq.db_index < 0)
  918. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  919. }
  920. return ret;
  921. }
  922. static void mthca_free_memfree(struct mthca_dev *dev,
  923. struct mthca_qp *qp)
  924. {
  925. if (mthca_is_memfree(dev)) {
  926. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  927. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  928. }
  929. }
  930. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  931. struct mthca_pd *pd,
  932. struct mthca_cq *send_cq,
  933. struct mthca_cq *recv_cq,
  934. enum ib_sig_type send_policy,
  935. struct mthca_qp *qp)
  936. {
  937. int ret;
  938. int i;
  939. atomic_set(&qp->refcount, 1);
  940. init_waitqueue_head(&qp->wait);
  941. qp->state = IB_QPS_RESET;
  942. qp->atomic_rd_en = 0;
  943. qp->resp_depth = 0;
  944. qp->sq_policy = send_policy;
  945. mthca_wq_init(&qp->sq);
  946. mthca_wq_init(&qp->rq);
  947. ret = mthca_map_memfree(dev, qp);
  948. if (ret)
  949. return ret;
  950. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  951. if (ret) {
  952. mthca_unmap_memfree(dev, qp);
  953. return ret;
  954. }
  955. mthca_adjust_qp_caps(dev, pd, qp);
  956. /*
  957. * If this is a userspace QP, we're done now. The doorbells
  958. * will be allocated and buffers will be initialized in
  959. * userspace.
  960. */
  961. if (pd->ibpd.uobject)
  962. return 0;
  963. ret = mthca_alloc_memfree(dev, qp);
  964. if (ret) {
  965. mthca_free_wqe_buf(dev, qp);
  966. mthca_unmap_memfree(dev, qp);
  967. return ret;
  968. }
  969. if (mthca_is_memfree(dev)) {
  970. struct mthca_next_seg *next;
  971. struct mthca_data_seg *scatter;
  972. int size = (sizeof (struct mthca_next_seg) +
  973. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  974. for (i = 0; i < qp->rq.max; ++i) {
  975. next = get_recv_wqe(qp, i);
  976. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  977. qp->rq.wqe_shift);
  978. next->ee_nds = cpu_to_be32(size);
  979. for (scatter = (void *) (next + 1);
  980. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  981. ++scatter)
  982. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  983. }
  984. for (i = 0; i < qp->sq.max; ++i) {
  985. next = get_send_wqe(qp, i);
  986. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  987. qp->sq.wqe_shift) +
  988. qp->send_wqe_offset);
  989. }
  990. }
  991. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  992. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  993. return 0;
  994. }
  995. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  996. struct mthca_pd *pd, struct mthca_qp *qp)
  997. {
  998. int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
  999. /* Sanity check QP size before proceeding */
  1000. if (cap->max_send_wr > dev->limits.max_wqes ||
  1001. cap->max_recv_wr > dev->limits.max_wqes ||
  1002. cap->max_send_sge > dev->limits.max_sg ||
  1003. cap->max_recv_sge > dev->limits.max_sg ||
  1004. cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
  1005. return -EINVAL;
  1006. /*
  1007. * For MLX transport we need 2 extra S/G entries:
  1008. * one for the header and one for the checksum at the end
  1009. */
  1010. if (qp->transport == MLX && cap->max_recv_sge + 2 > dev->limits.max_sg)
  1011. return -EINVAL;
  1012. if (mthca_is_memfree(dev)) {
  1013. qp->rq.max = cap->max_recv_wr ?
  1014. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1015. qp->sq.max = cap->max_send_wr ?
  1016. roundup_pow_of_two(cap->max_send_wr) : 0;
  1017. } else {
  1018. qp->rq.max = cap->max_recv_wr;
  1019. qp->sq.max = cap->max_send_wr;
  1020. }
  1021. qp->rq.max_gs = cap->max_recv_sge;
  1022. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1023. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1024. MTHCA_INLINE_CHUNK_SIZE) /
  1025. sizeof (struct mthca_data_seg));
  1026. return 0;
  1027. }
  1028. int mthca_alloc_qp(struct mthca_dev *dev,
  1029. struct mthca_pd *pd,
  1030. struct mthca_cq *send_cq,
  1031. struct mthca_cq *recv_cq,
  1032. enum ib_qp_type type,
  1033. enum ib_sig_type send_policy,
  1034. struct ib_qp_cap *cap,
  1035. struct mthca_qp *qp)
  1036. {
  1037. int err;
  1038. switch (type) {
  1039. case IB_QPT_RC: qp->transport = RC; break;
  1040. case IB_QPT_UC: qp->transport = UC; break;
  1041. case IB_QPT_UD: qp->transport = UD; break;
  1042. default: return -EINVAL;
  1043. }
  1044. err = mthca_set_qp_size(dev, cap, pd, qp);
  1045. if (err)
  1046. return err;
  1047. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1048. if (qp->qpn == -1)
  1049. return -ENOMEM;
  1050. /* initialize port to zero for error-catching. */
  1051. qp->port = 0;
  1052. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1053. send_policy, qp);
  1054. if (err) {
  1055. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1056. return err;
  1057. }
  1058. spin_lock_irq(&dev->qp_table.lock);
  1059. mthca_array_set(&dev->qp_table.qp,
  1060. qp->qpn & (dev->limits.num_qps - 1), qp);
  1061. spin_unlock_irq(&dev->qp_table.lock);
  1062. return 0;
  1063. }
  1064. int mthca_alloc_sqp(struct mthca_dev *dev,
  1065. struct mthca_pd *pd,
  1066. struct mthca_cq *send_cq,
  1067. struct mthca_cq *recv_cq,
  1068. enum ib_sig_type send_policy,
  1069. struct ib_qp_cap *cap,
  1070. int qpn,
  1071. int port,
  1072. struct mthca_sqp *sqp)
  1073. {
  1074. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1075. int err;
  1076. sqp->qp.transport = MLX;
  1077. err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
  1078. if (err)
  1079. return err;
  1080. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1081. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1082. &sqp->header_dma, GFP_KERNEL);
  1083. if (!sqp->header_buf)
  1084. return -ENOMEM;
  1085. spin_lock_irq(&dev->qp_table.lock);
  1086. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1087. err = -EBUSY;
  1088. else
  1089. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1090. spin_unlock_irq(&dev->qp_table.lock);
  1091. if (err)
  1092. goto err_out;
  1093. sqp->qp.port = port;
  1094. sqp->qp.qpn = mqpn;
  1095. sqp->qp.transport = MLX;
  1096. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1097. send_policy, &sqp->qp);
  1098. if (err)
  1099. goto err_out_free;
  1100. atomic_inc(&pd->sqp_count);
  1101. return 0;
  1102. err_out_free:
  1103. /*
  1104. * Lock CQs here, so that CQ polling code can do QP lookup
  1105. * without taking a lock.
  1106. */
  1107. spin_lock_irq(&send_cq->lock);
  1108. if (send_cq != recv_cq)
  1109. spin_lock(&recv_cq->lock);
  1110. spin_lock(&dev->qp_table.lock);
  1111. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1112. spin_unlock(&dev->qp_table.lock);
  1113. if (send_cq != recv_cq)
  1114. spin_unlock(&recv_cq->lock);
  1115. spin_unlock_irq(&send_cq->lock);
  1116. err_out:
  1117. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1118. sqp->header_buf, sqp->header_dma);
  1119. return err;
  1120. }
  1121. void mthca_free_qp(struct mthca_dev *dev,
  1122. struct mthca_qp *qp)
  1123. {
  1124. u8 status;
  1125. struct mthca_cq *send_cq;
  1126. struct mthca_cq *recv_cq;
  1127. send_cq = to_mcq(qp->ibqp.send_cq);
  1128. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1129. /*
  1130. * Lock CQs here, so that CQ polling code can do QP lookup
  1131. * without taking a lock.
  1132. */
  1133. spin_lock_irq(&send_cq->lock);
  1134. if (send_cq != recv_cq)
  1135. spin_lock(&recv_cq->lock);
  1136. spin_lock(&dev->qp_table.lock);
  1137. mthca_array_clear(&dev->qp_table.qp,
  1138. qp->qpn & (dev->limits.num_qps - 1));
  1139. spin_unlock(&dev->qp_table.lock);
  1140. if (send_cq != recv_cq)
  1141. spin_unlock(&recv_cq->lock);
  1142. spin_unlock_irq(&send_cq->lock);
  1143. atomic_dec(&qp->refcount);
  1144. wait_event(qp->wait, !atomic_read(&qp->refcount));
  1145. if (qp->state != IB_QPS_RESET)
  1146. mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
  1147. NULL, 0, &status);
  1148. /*
  1149. * If this is a userspace QP, the buffers, MR, CQs and so on
  1150. * will be cleaned up in userspace, so all we have to do is
  1151. * unref the mem-free tables and free the QPN in our table.
  1152. */
  1153. if (!qp->ibqp.uobject) {
  1154. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq)->cqn, qp->qpn,
  1155. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1156. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  1157. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq)->cqn, qp->qpn,
  1158. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1159. mthca_free_memfree(dev, qp);
  1160. mthca_free_wqe_buf(dev, qp);
  1161. }
  1162. mthca_unmap_memfree(dev, qp);
  1163. if (is_sqp(dev, qp)) {
  1164. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1165. dma_free_coherent(&dev->pdev->dev,
  1166. to_msqp(qp)->header_buf_size,
  1167. to_msqp(qp)->header_buf,
  1168. to_msqp(qp)->header_dma);
  1169. } else
  1170. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1171. }
  1172. /* Create UD header for an MLX send and build a data segment for it */
  1173. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1174. int ind, struct ib_send_wr *wr,
  1175. struct mthca_mlx_seg *mlx,
  1176. struct mthca_data_seg *data)
  1177. {
  1178. int header_size;
  1179. int err;
  1180. u16 pkey;
  1181. ib_ud_header_init(256, /* assume a MAD */
  1182. mthca_ah_grh_present(to_mah(wr->wr.ud.ah)),
  1183. &sqp->ud_header);
  1184. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1185. if (err)
  1186. return err;
  1187. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1188. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1189. (sqp->ud_header.lrh.destination_lid ==
  1190. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1191. (sqp->ud_header.lrh.service_level << 8));
  1192. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1193. mlx->vcrc = 0;
  1194. switch (wr->opcode) {
  1195. case IB_WR_SEND:
  1196. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1197. sqp->ud_header.immediate_present = 0;
  1198. break;
  1199. case IB_WR_SEND_WITH_IMM:
  1200. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1201. sqp->ud_header.immediate_present = 1;
  1202. sqp->ud_header.immediate_data = wr->imm_data;
  1203. break;
  1204. default:
  1205. return -EINVAL;
  1206. }
  1207. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1208. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1209. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1210. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1211. if (!sqp->qp.ibqp.qp_num)
  1212. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1213. sqp->pkey_index, &pkey);
  1214. else
  1215. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1216. wr->wr.ud.pkey_index, &pkey);
  1217. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1218. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1219. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1220. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1221. sqp->qkey : wr->wr.ud.remote_qkey);
  1222. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1223. header_size = ib_ud_header_pack(&sqp->ud_header,
  1224. sqp->header_buf +
  1225. ind * MTHCA_UD_HEADER_SIZE);
  1226. data->byte_count = cpu_to_be32(header_size);
  1227. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1228. data->addr = cpu_to_be64(sqp->header_dma +
  1229. ind * MTHCA_UD_HEADER_SIZE);
  1230. return 0;
  1231. }
  1232. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1233. struct ib_cq *ib_cq)
  1234. {
  1235. unsigned cur;
  1236. struct mthca_cq *cq;
  1237. cur = wq->head - wq->tail;
  1238. if (likely(cur + nreq < wq->max))
  1239. return 0;
  1240. cq = to_mcq(ib_cq);
  1241. spin_lock(&cq->lock);
  1242. cur = wq->head - wq->tail;
  1243. spin_unlock(&cq->lock);
  1244. return cur + nreq >= wq->max;
  1245. }
  1246. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1247. struct ib_send_wr **bad_wr)
  1248. {
  1249. struct mthca_dev *dev = to_mdev(ibqp->device);
  1250. struct mthca_qp *qp = to_mqp(ibqp);
  1251. void *wqe;
  1252. void *prev_wqe;
  1253. unsigned long flags;
  1254. int err = 0;
  1255. int nreq;
  1256. int i;
  1257. int size;
  1258. int size0 = 0;
  1259. u32 f0 = 0;
  1260. int ind;
  1261. u8 op0 = 0;
  1262. spin_lock_irqsave(&qp->sq.lock, flags);
  1263. /* XXX check that state is OK to post send */
  1264. ind = qp->sq.next_ind;
  1265. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1266. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1267. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1268. " %d max, %d nreq)\n", qp->qpn,
  1269. qp->sq.head, qp->sq.tail,
  1270. qp->sq.max, nreq);
  1271. err = -ENOMEM;
  1272. *bad_wr = wr;
  1273. goto out;
  1274. }
  1275. wqe = get_send_wqe(qp, ind);
  1276. prev_wqe = qp->sq.last;
  1277. qp->sq.last = wqe;
  1278. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1279. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1280. ((struct mthca_next_seg *) wqe)->flags =
  1281. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1282. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1283. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1284. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1285. cpu_to_be32(1);
  1286. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1287. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1288. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1289. wqe += sizeof (struct mthca_next_seg);
  1290. size = sizeof (struct mthca_next_seg) / 16;
  1291. switch (qp->transport) {
  1292. case RC:
  1293. switch (wr->opcode) {
  1294. case IB_WR_ATOMIC_CMP_AND_SWP:
  1295. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1296. ((struct mthca_raddr_seg *) wqe)->raddr =
  1297. cpu_to_be64(wr->wr.atomic.remote_addr);
  1298. ((struct mthca_raddr_seg *) wqe)->rkey =
  1299. cpu_to_be32(wr->wr.atomic.rkey);
  1300. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1301. wqe += sizeof (struct mthca_raddr_seg);
  1302. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1303. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1304. cpu_to_be64(wr->wr.atomic.swap);
  1305. ((struct mthca_atomic_seg *) wqe)->compare =
  1306. cpu_to_be64(wr->wr.atomic.compare_add);
  1307. } else {
  1308. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1309. cpu_to_be64(wr->wr.atomic.compare_add);
  1310. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1311. }
  1312. wqe += sizeof (struct mthca_atomic_seg);
  1313. size += (sizeof (struct mthca_raddr_seg) +
  1314. sizeof (struct mthca_atomic_seg)) / 16;
  1315. break;
  1316. case IB_WR_RDMA_WRITE:
  1317. case IB_WR_RDMA_WRITE_WITH_IMM:
  1318. case IB_WR_RDMA_READ:
  1319. ((struct mthca_raddr_seg *) wqe)->raddr =
  1320. cpu_to_be64(wr->wr.rdma.remote_addr);
  1321. ((struct mthca_raddr_seg *) wqe)->rkey =
  1322. cpu_to_be32(wr->wr.rdma.rkey);
  1323. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1324. wqe += sizeof (struct mthca_raddr_seg);
  1325. size += sizeof (struct mthca_raddr_seg) / 16;
  1326. break;
  1327. default:
  1328. /* No extra segments required for sends */
  1329. break;
  1330. }
  1331. break;
  1332. case UC:
  1333. switch (wr->opcode) {
  1334. case IB_WR_RDMA_WRITE:
  1335. case IB_WR_RDMA_WRITE_WITH_IMM:
  1336. ((struct mthca_raddr_seg *) wqe)->raddr =
  1337. cpu_to_be64(wr->wr.rdma.remote_addr);
  1338. ((struct mthca_raddr_seg *) wqe)->rkey =
  1339. cpu_to_be32(wr->wr.rdma.rkey);
  1340. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1341. wqe += sizeof (struct mthca_raddr_seg);
  1342. size += sizeof (struct mthca_raddr_seg) / 16;
  1343. break;
  1344. default:
  1345. /* No extra segments required for sends */
  1346. break;
  1347. }
  1348. break;
  1349. case UD:
  1350. ((struct mthca_tavor_ud_seg *) wqe)->lkey =
  1351. cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1352. ((struct mthca_tavor_ud_seg *) wqe)->av_addr =
  1353. cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1354. ((struct mthca_tavor_ud_seg *) wqe)->dqpn =
  1355. cpu_to_be32(wr->wr.ud.remote_qpn);
  1356. ((struct mthca_tavor_ud_seg *) wqe)->qkey =
  1357. cpu_to_be32(wr->wr.ud.remote_qkey);
  1358. wqe += sizeof (struct mthca_tavor_ud_seg);
  1359. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1360. break;
  1361. case MLX:
  1362. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1363. wqe - sizeof (struct mthca_next_seg),
  1364. wqe);
  1365. if (err) {
  1366. *bad_wr = wr;
  1367. goto out;
  1368. }
  1369. wqe += sizeof (struct mthca_data_seg);
  1370. size += sizeof (struct mthca_data_seg) / 16;
  1371. break;
  1372. }
  1373. if (wr->num_sge > qp->sq.max_gs) {
  1374. mthca_err(dev, "too many gathers\n");
  1375. err = -EINVAL;
  1376. *bad_wr = wr;
  1377. goto out;
  1378. }
  1379. for (i = 0; i < wr->num_sge; ++i) {
  1380. ((struct mthca_data_seg *) wqe)->byte_count =
  1381. cpu_to_be32(wr->sg_list[i].length);
  1382. ((struct mthca_data_seg *) wqe)->lkey =
  1383. cpu_to_be32(wr->sg_list[i].lkey);
  1384. ((struct mthca_data_seg *) wqe)->addr =
  1385. cpu_to_be64(wr->sg_list[i].addr);
  1386. wqe += sizeof (struct mthca_data_seg);
  1387. size += sizeof (struct mthca_data_seg) / 16;
  1388. }
  1389. /* Add one more inline data segment for ICRC */
  1390. if (qp->transport == MLX) {
  1391. ((struct mthca_data_seg *) wqe)->byte_count =
  1392. cpu_to_be32((1 << 31) | 4);
  1393. ((u32 *) wqe)[1] = 0;
  1394. wqe += sizeof (struct mthca_data_seg);
  1395. size += sizeof (struct mthca_data_seg) / 16;
  1396. }
  1397. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1398. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1399. mthca_err(dev, "opcode invalid\n");
  1400. err = -EINVAL;
  1401. *bad_wr = wr;
  1402. goto out;
  1403. }
  1404. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1405. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1406. qp->send_wqe_offset) |
  1407. mthca_opcode[wr->opcode]);
  1408. wmb();
  1409. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1410. cpu_to_be32((size0 ? 0 : MTHCA_NEXT_DBD) | size |
  1411. ((wr->send_flags & IB_SEND_FENCE) ?
  1412. MTHCA_NEXT_FENCE : 0));
  1413. if (!size0) {
  1414. size0 = size;
  1415. op0 = mthca_opcode[wr->opcode];
  1416. }
  1417. ++ind;
  1418. if (unlikely(ind >= qp->sq.max))
  1419. ind -= qp->sq.max;
  1420. }
  1421. out:
  1422. if (likely(nreq)) {
  1423. __be32 doorbell[2];
  1424. doorbell[0] = cpu_to_be32(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1425. qp->send_wqe_offset) | f0 | op0);
  1426. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1427. wmb();
  1428. mthca_write64(doorbell,
  1429. dev->kar + MTHCA_SEND_DOORBELL,
  1430. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1431. }
  1432. qp->sq.next_ind = ind;
  1433. qp->sq.head += nreq;
  1434. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1435. return err;
  1436. }
  1437. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1438. struct ib_recv_wr **bad_wr)
  1439. {
  1440. struct mthca_dev *dev = to_mdev(ibqp->device);
  1441. struct mthca_qp *qp = to_mqp(ibqp);
  1442. __be32 doorbell[2];
  1443. unsigned long flags;
  1444. int err = 0;
  1445. int nreq;
  1446. int i;
  1447. int size;
  1448. int size0 = 0;
  1449. int ind;
  1450. void *wqe;
  1451. void *prev_wqe;
  1452. spin_lock_irqsave(&qp->rq.lock, flags);
  1453. /* XXX check that state is OK to post receive */
  1454. ind = qp->rq.next_ind;
  1455. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1456. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1457. nreq = 0;
  1458. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1459. doorbell[1] = cpu_to_be32(qp->qpn << 8);
  1460. wmb();
  1461. mthca_write64(doorbell,
  1462. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1463. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1464. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1465. size0 = 0;
  1466. }
  1467. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1468. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1469. " %d max, %d nreq)\n", qp->qpn,
  1470. qp->rq.head, qp->rq.tail,
  1471. qp->rq.max, nreq);
  1472. err = -ENOMEM;
  1473. *bad_wr = wr;
  1474. goto out;
  1475. }
  1476. wqe = get_recv_wqe(qp, ind);
  1477. prev_wqe = qp->rq.last;
  1478. qp->rq.last = wqe;
  1479. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1480. ((struct mthca_next_seg *) wqe)->ee_nds =
  1481. cpu_to_be32(MTHCA_NEXT_DBD);
  1482. ((struct mthca_next_seg *) wqe)->flags = 0;
  1483. wqe += sizeof (struct mthca_next_seg);
  1484. size = sizeof (struct mthca_next_seg) / 16;
  1485. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1486. err = -EINVAL;
  1487. *bad_wr = wr;
  1488. goto out;
  1489. }
  1490. for (i = 0; i < wr->num_sge; ++i) {
  1491. ((struct mthca_data_seg *) wqe)->byte_count =
  1492. cpu_to_be32(wr->sg_list[i].length);
  1493. ((struct mthca_data_seg *) wqe)->lkey =
  1494. cpu_to_be32(wr->sg_list[i].lkey);
  1495. ((struct mthca_data_seg *) wqe)->addr =
  1496. cpu_to_be64(wr->sg_list[i].addr);
  1497. wqe += sizeof (struct mthca_data_seg);
  1498. size += sizeof (struct mthca_data_seg) / 16;
  1499. }
  1500. qp->wrid[ind] = wr->wr_id;
  1501. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1502. cpu_to_be32((ind << qp->rq.wqe_shift) | 1);
  1503. wmb();
  1504. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1505. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1506. if (!size0)
  1507. size0 = size;
  1508. ++ind;
  1509. if (unlikely(ind >= qp->rq.max))
  1510. ind -= qp->rq.max;
  1511. }
  1512. out:
  1513. if (likely(nreq)) {
  1514. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1515. doorbell[1] = cpu_to_be32((qp->qpn << 8) | nreq);
  1516. wmb();
  1517. mthca_write64(doorbell,
  1518. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1519. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1520. }
  1521. qp->rq.next_ind = ind;
  1522. qp->rq.head += nreq;
  1523. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1524. return err;
  1525. }
  1526. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1527. struct ib_send_wr **bad_wr)
  1528. {
  1529. struct mthca_dev *dev = to_mdev(ibqp->device);
  1530. struct mthca_qp *qp = to_mqp(ibqp);
  1531. __be32 doorbell[2];
  1532. void *wqe;
  1533. void *prev_wqe;
  1534. unsigned long flags;
  1535. int err = 0;
  1536. int nreq;
  1537. int i;
  1538. int size;
  1539. int size0 = 0;
  1540. u32 f0 = 0;
  1541. int ind;
  1542. u8 op0 = 0;
  1543. spin_lock_irqsave(&qp->sq.lock, flags);
  1544. /* XXX check that state is OK to post send */
  1545. ind = qp->sq.head & (qp->sq.max - 1);
  1546. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1547. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1548. nreq = 0;
  1549. doorbell[0] = cpu_to_be32((MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1550. ((qp->sq.head & 0xffff) << 8) |
  1551. f0 | op0);
  1552. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1553. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1554. size0 = 0;
  1555. /*
  1556. * Make sure that descriptors are written before
  1557. * doorbell record.
  1558. */
  1559. wmb();
  1560. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1561. /*
  1562. * Make sure doorbell record is written before we
  1563. * write MMIO send doorbell.
  1564. */
  1565. wmb();
  1566. mthca_write64(doorbell,
  1567. dev->kar + MTHCA_SEND_DOORBELL,
  1568. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1569. }
  1570. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1571. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1572. " %d max, %d nreq)\n", qp->qpn,
  1573. qp->sq.head, qp->sq.tail,
  1574. qp->sq.max, nreq);
  1575. err = -ENOMEM;
  1576. *bad_wr = wr;
  1577. goto out;
  1578. }
  1579. wqe = get_send_wqe(qp, ind);
  1580. prev_wqe = qp->sq.last;
  1581. qp->sq.last = wqe;
  1582. ((struct mthca_next_seg *) wqe)->flags =
  1583. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1584. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1585. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1586. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1587. cpu_to_be32(1);
  1588. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1589. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1590. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1591. wqe += sizeof (struct mthca_next_seg);
  1592. size = sizeof (struct mthca_next_seg) / 16;
  1593. switch (qp->transport) {
  1594. case RC:
  1595. switch (wr->opcode) {
  1596. case IB_WR_ATOMIC_CMP_AND_SWP:
  1597. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1598. ((struct mthca_raddr_seg *) wqe)->raddr =
  1599. cpu_to_be64(wr->wr.atomic.remote_addr);
  1600. ((struct mthca_raddr_seg *) wqe)->rkey =
  1601. cpu_to_be32(wr->wr.atomic.rkey);
  1602. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1603. wqe += sizeof (struct mthca_raddr_seg);
  1604. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1605. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1606. cpu_to_be64(wr->wr.atomic.swap);
  1607. ((struct mthca_atomic_seg *) wqe)->compare =
  1608. cpu_to_be64(wr->wr.atomic.compare_add);
  1609. } else {
  1610. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1611. cpu_to_be64(wr->wr.atomic.compare_add);
  1612. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1613. }
  1614. wqe += sizeof (struct mthca_atomic_seg);
  1615. size += (sizeof (struct mthca_raddr_seg) +
  1616. sizeof (struct mthca_atomic_seg)) / 16;
  1617. break;
  1618. case IB_WR_RDMA_READ:
  1619. case IB_WR_RDMA_WRITE:
  1620. case IB_WR_RDMA_WRITE_WITH_IMM:
  1621. ((struct mthca_raddr_seg *) wqe)->raddr =
  1622. cpu_to_be64(wr->wr.rdma.remote_addr);
  1623. ((struct mthca_raddr_seg *) wqe)->rkey =
  1624. cpu_to_be32(wr->wr.rdma.rkey);
  1625. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1626. wqe += sizeof (struct mthca_raddr_seg);
  1627. size += sizeof (struct mthca_raddr_seg) / 16;
  1628. break;
  1629. default:
  1630. /* No extra segments required for sends */
  1631. break;
  1632. }
  1633. break;
  1634. case UC:
  1635. switch (wr->opcode) {
  1636. case IB_WR_RDMA_WRITE:
  1637. case IB_WR_RDMA_WRITE_WITH_IMM:
  1638. ((struct mthca_raddr_seg *) wqe)->raddr =
  1639. cpu_to_be64(wr->wr.rdma.remote_addr);
  1640. ((struct mthca_raddr_seg *) wqe)->rkey =
  1641. cpu_to_be32(wr->wr.rdma.rkey);
  1642. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1643. wqe += sizeof (struct mthca_raddr_seg);
  1644. size += sizeof (struct mthca_raddr_seg) / 16;
  1645. break;
  1646. default:
  1647. /* No extra segments required for sends */
  1648. break;
  1649. }
  1650. break;
  1651. case UD:
  1652. memcpy(((struct mthca_arbel_ud_seg *) wqe)->av,
  1653. to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1654. ((struct mthca_arbel_ud_seg *) wqe)->dqpn =
  1655. cpu_to_be32(wr->wr.ud.remote_qpn);
  1656. ((struct mthca_arbel_ud_seg *) wqe)->qkey =
  1657. cpu_to_be32(wr->wr.ud.remote_qkey);
  1658. wqe += sizeof (struct mthca_arbel_ud_seg);
  1659. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1660. break;
  1661. case MLX:
  1662. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1663. wqe - sizeof (struct mthca_next_seg),
  1664. wqe);
  1665. if (err) {
  1666. *bad_wr = wr;
  1667. goto out;
  1668. }
  1669. wqe += sizeof (struct mthca_data_seg);
  1670. size += sizeof (struct mthca_data_seg) / 16;
  1671. break;
  1672. }
  1673. if (wr->num_sge > qp->sq.max_gs) {
  1674. mthca_err(dev, "too many gathers\n");
  1675. err = -EINVAL;
  1676. *bad_wr = wr;
  1677. goto out;
  1678. }
  1679. for (i = 0; i < wr->num_sge; ++i) {
  1680. ((struct mthca_data_seg *) wqe)->byte_count =
  1681. cpu_to_be32(wr->sg_list[i].length);
  1682. ((struct mthca_data_seg *) wqe)->lkey =
  1683. cpu_to_be32(wr->sg_list[i].lkey);
  1684. ((struct mthca_data_seg *) wqe)->addr =
  1685. cpu_to_be64(wr->sg_list[i].addr);
  1686. wqe += sizeof (struct mthca_data_seg);
  1687. size += sizeof (struct mthca_data_seg) / 16;
  1688. }
  1689. /* Add one more inline data segment for ICRC */
  1690. if (qp->transport == MLX) {
  1691. ((struct mthca_data_seg *) wqe)->byte_count =
  1692. cpu_to_be32((1 << 31) | 4);
  1693. ((u32 *) wqe)[1] = 0;
  1694. wqe += sizeof (struct mthca_data_seg);
  1695. size += sizeof (struct mthca_data_seg) / 16;
  1696. }
  1697. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1698. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1699. mthca_err(dev, "opcode invalid\n");
  1700. err = -EINVAL;
  1701. *bad_wr = wr;
  1702. goto out;
  1703. }
  1704. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1705. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1706. qp->send_wqe_offset) |
  1707. mthca_opcode[wr->opcode]);
  1708. wmb();
  1709. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1710. cpu_to_be32(MTHCA_NEXT_DBD | size |
  1711. ((wr->send_flags & IB_SEND_FENCE) ?
  1712. MTHCA_NEXT_FENCE : 0));
  1713. if (!size0) {
  1714. size0 = size;
  1715. op0 = mthca_opcode[wr->opcode];
  1716. }
  1717. ++ind;
  1718. if (unlikely(ind >= qp->sq.max))
  1719. ind -= qp->sq.max;
  1720. }
  1721. out:
  1722. if (likely(nreq)) {
  1723. doorbell[0] = cpu_to_be32((nreq << 24) |
  1724. ((qp->sq.head & 0xffff) << 8) |
  1725. f0 | op0);
  1726. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1727. qp->sq.head += nreq;
  1728. /*
  1729. * Make sure that descriptors are written before
  1730. * doorbell record.
  1731. */
  1732. wmb();
  1733. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1734. /*
  1735. * Make sure doorbell record is written before we
  1736. * write MMIO send doorbell.
  1737. */
  1738. wmb();
  1739. mthca_write64(doorbell,
  1740. dev->kar + MTHCA_SEND_DOORBELL,
  1741. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1742. }
  1743. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1744. return err;
  1745. }
  1746. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1747. struct ib_recv_wr **bad_wr)
  1748. {
  1749. struct mthca_dev *dev = to_mdev(ibqp->device);
  1750. struct mthca_qp *qp = to_mqp(ibqp);
  1751. unsigned long flags;
  1752. int err = 0;
  1753. int nreq;
  1754. int ind;
  1755. int i;
  1756. void *wqe;
  1757. spin_lock_irqsave(&qp->rq.lock, flags);
  1758. /* XXX check that state is OK to post receive */
  1759. ind = qp->rq.head & (qp->rq.max - 1);
  1760. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1761. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1762. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1763. " %d max, %d nreq)\n", qp->qpn,
  1764. qp->rq.head, qp->rq.tail,
  1765. qp->rq.max, nreq);
  1766. err = -ENOMEM;
  1767. *bad_wr = wr;
  1768. goto out;
  1769. }
  1770. wqe = get_recv_wqe(qp, ind);
  1771. ((struct mthca_next_seg *) wqe)->flags = 0;
  1772. wqe += sizeof (struct mthca_next_seg);
  1773. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1774. err = -EINVAL;
  1775. *bad_wr = wr;
  1776. goto out;
  1777. }
  1778. for (i = 0; i < wr->num_sge; ++i) {
  1779. ((struct mthca_data_seg *) wqe)->byte_count =
  1780. cpu_to_be32(wr->sg_list[i].length);
  1781. ((struct mthca_data_seg *) wqe)->lkey =
  1782. cpu_to_be32(wr->sg_list[i].lkey);
  1783. ((struct mthca_data_seg *) wqe)->addr =
  1784. cpu_to_be64(wr->sg_list[i].addr);
  1785. wqe += sizeof (struct mthca_data_seg);
  1786. }
  1787. if (i < qp->rq.max_gs) {
  1788. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  1789. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1790. ((struct mthca_data_seg *) wqe)->addr = 0;
  1791. }
  1792. qp->wrid[ind] = wr->wr_id;
  1793. ++ind;
  1794. if (unlikely(ind >= qp->rq.max))
  1795. ind -= qp->rq.max;
  1796. }
  1797. out:
  1798. if (likely(nreq)) {
  1799. qp->rq.head += nreq;
  1800. /*
  1801. * Make sure that descriptors are written before
  1802. * doorbell record.
  1803. */
  1804. wmb();
  1805. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1806. }
  1807. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1808. return err;
  1809. }
  1810. void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1811. int index, int *dbd, __be32 *new_wqe)
  1812. {
  1813. struct mthca_next_seg *next;
  1814. /*
  1815. * For SRQs, all WQEs generate a CQE, so we're always at the
  1816. * end of the doorbell chain.
  1817. */
  1818. if (qp->ibqp.srq) {
  1819. *new_wqe = 0;
  1820. return;
  1821. }
  1822. if (is_send)
  1823. next = get_send_wqe(qp, index);
  1824. else
  1825. next = get_recv_wqe(qp, index);
  1826. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1827. if (next->ee_nds & cpu_to_be32(0x3f))
  1828. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1829. (next->ee_nds & cpu_to_be32(0x3f));
  1830. else
  1831. *new_wqe = 0;
  1832. }
  1833. int __devinit mthca_init_qp_table(struct mthca_dev *dev)
  1834. {
  1835. int err;
  1836. u8 status;
  1837. int i;
  1838. spin_lock_init(&dev->qp_table.lock);
  1839. /*
  1840. * We reserve 2 extra QPs per port for the special QPs. The
  1841. * special QP for port 1 has to be even, so round up.
  1842. */
  1843. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1844. err = mthca_alloc_init(&dev->qp_table.alloc,
  1845. dev->limits.num_qps,
  1846. (1 << 24) - 1,
  1847. dev->qp_table.sqp_start +
  1848. MTHCA_MAX_PORTS * 2);
  1849. if (err)
  1850. return err;
  1851. err = mthca_array_init(&dev->qp_table.qp,
  1852. dev->limits.num_qps);
  1853. if (err) {
  1854. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1855. return err;
  1856. }
  1857. for (i = 0; i < 2; ++i) {
  1858. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1859. dev->qp_table.sqp_start + i * 2,
  1860. &status);
  1861. if (err)
  1862. goto err_out;
  1863. if (status) {
  1864. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1865. "status %02x, aborting.\n",
  1866. status);
  1867. err = -EINVAL;
  1868. goto err_out;
  1869. }
  1870. }
  1871. return 0;
  1872. err_out:
  1873. for (i = 0; i < 2; ++i)
  1874. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1875. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1876. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1877. return err;
  1878. }
  1879. void mthca_cleanup_qp_table(struct mthca_dev *dev)
  1880. {
  1881. int i;
  1882. u8 status;
  1883. for (i = 0; i < 2; ++i)
  1884. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1885. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1886. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1887. }